Merge tag 'v3.14.25' into backport/v3.14.24-ltsi-rc1+v3.14.25/snapshot-merge.wip
[platform/adaptation/renesas_rcar/renesas_kernel.git] / drivers / spi / spi-tegra20-sflash.c
1 /*
2  * SPI driver for Nvidia's Tegra20 Serial Flash Controller.
3  *
4  * Copyright (c) 2012, NVIDIA CORPORATION.  All rights reserved.
5  *
6  * Author: Laxman Dewangan <ldewangan@nvidia.com>
7  *
8  * This program is free software; you can redistribute it and/or modify it
9  * under the terms and conditions of the GNU General Public License,
10  * version 2, as published by the Free Software Foundation.
11  *
12  * This program is distributed in the hope it will be useful, but WITHOUT
13  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
15  * more details.
16  *
17  * You should have received a copy of the GNU General Public License
18  * along with this program.  If not, see <http://www.gnu.org/licenses/>.
19  */
20
21 #include <linux/clk.h>
22 #include <linux/completion.h>
23 #include <linux/delay.h>
24 #include <linux/err.h>
25 #include <linux/interrupt.h>
26 #include <linux/io.h>
27 #include <linux/kernel.h>
28 #include <linux/kthread.h>
29 #include <linux/module.h>
30 #include <linux/platform_device.h>
31 #include <linux/pm_runtime.h>
32 #include <linux/of.h>
33 #include <linux/of_device.h>
34 #include <linux/reset.h>
35 #include <linux/spi/spi.h>
36
37 #define SPI_COMMAND                             0x000
38 #define SPI_GO                                  BIT(30)
39 #define SPI_M_S                                 BIT(28)
40 #define SPI_ACTIVE_SCLK_MASK                    (0x3 << 26)
41 #define SPI_ACTIVE_SCLK_DRIVE_LOW               (0 << 26)
42 #define SPI_ACTIVE_SCLK_DRIVE_HIGH              (1 << 26)
43 #define SPI_ACTIVE_SCLK_PULL_LOW                (2 << 26)
44 #define SPI_ACTIVE_SCLK_PULL_HIGH               (3 << 26)
45
46 #define SPI_CK_SDA_FALLING                      (1 << 21)
47 #define SPI_CK_SDA_RISING                       (0 << 21)
48 #define SPI_CK_SDA_MASK                         (1 << 21)
49 #define SPI_ACTIVE_SDA                          (0x3 << 18)
50 #define SPI_ACTIVE_SDA_DRIVE_LOW                (0 << 18)
51 #define SPI_ACTIVE_SDA_DRIVE_HIGH               (1 << 18)
52 #define SPI_ACTIVE_SDA_PULL_LOW                 (2 << 18)
53 #define SPI_ACTIVE_SDA_PULL_HIGH                (3 << 18)
54
55 #define SPI_CS_POL_INVERT                       BIT(16)
56 #define SPI_TX_EN                               BIT(15)
57 #define SPI_RX_EN                               BIT(14)
58 #define SPI_CS_VAL_HIGH                         BIT(13)
59 #define SPI_CS_VAL_LOW                          0x0
60 #define SPI_CS_SW                               BIT(12)
61 #define SPI_CS_HW                               0x0
62 #define SPI_CS_DELAY_MASK                       (7 << 9)
63 #define SPI_CS3_EN                              BIT(8)
64 #define SPI_CS2_EN                              BIT(7)
65 #define SPI_CS1_EN                              BIT(6)
66 #define SPI_CS0_EN                              BIT(5)
67
68 #define SPI_CS_MASK                     (SPI_CS3_EN | SPI_CS2_EN |      \
69                                         SPI_CS1_EN | SPI_CS0_EN)
70 #define SPI_BIT_LENGTH(x)               (((x) & 0x1f) << 0)
71
72 #define SPI_MODES                       (SPI_ACTIVE_SCLK_MASK | SPI_CK_SDA_MASK)
73
74 #define SPI_STATUS                      0x004
75 #define SPI_BSY                         BIT(31)
76 #define SPI_RDY                         BIT(30)
77 #define SPI_TXF_FLUSH                   BIT(29)
78 #define SPI_RXF_FLUSH                   BIT(28)
79 #define SPI_RX_UNF                      BIT(27)
80 #define SPI_TX_OVF                      BIT(26)
81 #define SPI_RXF_EMPTY                   BIT(25)
82 #define SPI_RXF_FULL                    BIT(24)
83 #define SPI_TXF_EMPTY                   BIT(23)
84 #define SPI_TXF_FULL                    BIT(22)
85 #define SPI_BLK_CNT(count)              (((count) & 0xffff) + 1)
86
87 #define SPI_FIFO_ERROR                  (SPI_RX_UNF | SPI_TX_OVF)
88 #define SPI_FIFO_EMPTY                  (SPI_TX_EMPTY | SPI_RX_EMPTY)
89
90 #define SPI_RX_CMP                      0x8
91 #define SPI_DMA_CTL                     0x0C
92 #define SPI_DMA_EN                      BIT(31)
93 #define SPI_IE_RXC                      BIT(27)
94 #define SPI_IE_TXC                      BIT(26)
95 #define SPI_PACKED                      BIT(20)
96 #define SPI_RX_TRIG_MASK                (0x3 << 18)
97 #define SPI_RX_TRIG_1W                  (0x0 << 18)
98 #define SPI_RX_TRIG_4W                  (0x1 << 18)
99 #define SPI_TX_TRIG_MASK                (0x3 << 16)
100 #define SPI_TX_TRIG_1W                  (0x0 << 16)
101 #define SPI_TX_TRIG_4W                  (0x1 << 16)
102 #define SPI_DMA_BLK_COUNT(count)        (((count) - 1) & 0xFFFF);
103
104 #define SPI_TX_FIFO                     0x10
105 #define SPI_RX_FIFO                     0x20
106
107 #define DATA_DIR_TX                     (1 << 0)
108 #define DATA_DIR_RX                     (1 << 1)
109
110 #define MAX_CHIP_SELECT                 4
111 #define SPI_FIFO_DEPTH                  4
112 #define SPI_DMA_TIMEOUT               (msecs_to_jiffies(1000))
113
114 struct tegra_sflash_data {
115         struct device                           *dev;
116         struct spi_master                       *master;
117         spinlock_t                              lock;
118
119         struct clk                              *clk;
120         struct reset_control                    *rst;
121         void __iomem                            *base;
122         unsigned                                irq;
123         u32                                     spi_max_frequency;
124         u32                                     cur_speed;
125
126         struct spi_device                       *cur_spi;
127         unsigned                                cur_pos;
128         unsigned                                cur_len;
129         unsigned                                bytes_per_word;
130         unsigned                                cur_direction;
131         unsigned                                curr_xfer_words;
132
133         unsigned                                cur_rx_pos;
134         unsigned                                cur_tx_pos;
135
136         u32                                     tx_status;
137         u32                                     rx_status;
138         u32                                     status_reg;
139
140         u32                                     def_command_reg;
141         u32                                     command_reg;
142         u32                                     dma_control_reg;
143
144         struct completion                       xfer_completion;
145         struct spi_transfer                     *curr_xfer;
146 };
147
148 static int tegra_sflash_runtime_suspend(struct device *dev);
149 static int tegra_sflash_runtime_resume(struct device *dev);
150
151 static inline u32 tegra_sflash_readl(struct tegra_sflash_data *tsd,
152                 unsigned long reg)
153 {
154         return readl(tsd->base + reg);
155 }
156
157 static inline void tegra_sflash_writel(struct tegra_sflash_data *tsd,
158                 u32 val, unsigned long reg)
159 {
160         writel(val, tsd->base + reg);
161 }
162
163 static void tegra_sflash_clear_status(struct tegra_sflash_data *tsd)
164 {
165         /* Write 1 to clear status register */
166         tegra_sflash_writel(tsd, SPI_RDY | SPI_FIFO_ERROR, SPI_STATUS);
167 }
168
169 static unsigned tegra_sflash_calculate_curr_xfer_param(
170         struct spi_device *spi, struct tegra_sflash_data *tsd,
171         struct spi_transfer *t)
172 {
173         unsigned remain_len = t->len - tsd->cur_pos;
174         unsigned max_word;
175
176         tsd->bytes_per_word = DIV_ROUND_UP(t->bits_per_word, 8);
177         max_word = remain_len / tsd->bytes_per_word;
178         if (max_word > SPI_FIFO_DEPTH)
179                 max_word = SPI_FIFO_DEPTH;
180         tsd->curr_xfer_words = max_word;
181         return max_word;
182 }
183
184 static unsigned tegra_sflash_fill_tx_fifo_from_client_txbuf(
185         struct tegra_sflash_data *tsd, struct spi_transfer *t)
186 {
187         unsigned nbytes;
188         u32 status;
189         unsigned max_n_32bit = tsd->curr_xfer_words;
190         u8 *tx_buf = (u8 *)t->tx_buf + tsd->cur_tx_pos;
191
192         if (max_n_32bit > SPI_FIFO_DEPTH)
193                 max_n_32bit = SPI_FIFO_DEPTH;
194         nbytes = max_n_32bit * tsd->bytes_per_word;
195
196         status = tegra_sflash_readl(tsd, SPI_STATUS);
197         while (!(status & SPI_TXF_FULL)) {
198                 int i;
199                 u32 x = 0;
200
201                 for (i = 0; nbytes && (i < tsd->bytes_per_word);
202                                                         i++, nbytes--)
203                         x |= (u32)(*tx_buf++) << (i * 8);
204                 tegra_sflash_writel(tsd, x, SPI_TX_FIFO);
205                 if (!nbytes)
206                         break;
207
208                 status = tegra_sflash_readl(tsd, SPI_STATUS);
209         }
210         tsd->cur_tx_pos += max_n_32bit * tsd->bytes_per_word;
211         return max_n_32bit;
212 }
213
214 static int tegra_sflash_read_rx_fifo_to_client_rxbuf(
215                 struct tegra_sflash_data *tsd, struct spi_transfer *t)
216 {
217         u32 status;
218         unsigned int read_words = 0;
219         u8 *rx_buf = (u8 *)t->rx_buf + tsd->cur_rx_pos;
220
221         status = tegra_sflash_readl(tsd, SPI_STATUS);
222         while (!(status & SPI_RXF_EMPTY)) {
223                 int i;
224                 u32 x = tegra_sflash_readl(tsd, SPI_RX_FIFO);
225                 for (i = 0; (i < tsd->bytes_per_word); i++)
226                         *rx_buf++ = (x >> (i*8)) & 0xFF;
227                 read_words++;
228                 status = tegra_sflash_readl(tsd, SPI_STATUS);
229         }
230         tsd->cur_rx_pos += read_words * tsd->bytes_per_word;
231         return 0;
232 }
233
234 static int tegra_sflash_start_cpu_based_transfer(
235                 struct tegra_sflash_data *tsd, struct spi_transfer *t)
236 {
237         u32 val = 0;
238         unsigned cur_words;
239
240         if (tsd->cur_direction & DATA_DIR_TX)
241                 val |= SPI_IE_TXC;
242
243         if (tsd->cur_direction & DATA_DIR_RX)
244                 val |= SPI_IE_RXC;
245
246         tegra_sflash_writel(tsd, val, SPI_DMA_CTL);
247         tsd->dma_control_reg = val;
248
249         if (tsd->cur_direction & DATA_DIR_TX)
250                 cur_words = tegra_sflash_fill_tx_fifo_from_client_txbuf(tsd, t);
251         else
252                 cur_words = tsd->curr_xfer_words;
253         val |= SPI_DMA_BLK_COUNT(cur_words);
254         tegra_sflash_writel(tsd, val, SPI_DMA_CTL);
255         tsd->dma_control_reg = val;
256         val |= SPI_DMA_EN;
257         tegra_sflash_writel(tsd, val, SPI_DMA_CTL);
258         return 0;
259 }
260
261 static int tegra_sflash_start_transfer_one(struct spi_device *spi,
262                 struct spi_transfer *t, bool is_first_of_msg,
263                 bool is_single_xfer)
264 {
265         struct tegra_sflash_data *tsd = spi_master_get_devdata(spi->master);
266         u32 speed;
267         u32 command;
268
269         speed = t->speed_hz;
270         if (speed != tsd->cur_speed) {
271                 clk_set_rate(tsd->clk, speed);
272                 tsd->cur_speed = speed;
273         }
274
275         tsd->cur_spi = spi;
276         tsd->cur_pos = 0;
277         tsd->cur_rx_pos = 0;
278         tsd->cur_tx_pos = 0;
279         tsd->curr_xfer = t;
280         tegra_sflash_calculate_curr_xfer_param(spi, tsd, t);
281         if (is_first_of_msg) {
282                 command = tsd->def_command_reg;
283                 command |= SPI_BIT_LENGTH(t->bits_per_word - 1);
284                 command |= SPI_CS_VAL_HIGH;
285
286                 command &= ~SPI_MODES;
287                 if (spi->mode & SPI_CPHA)
288                         command |= SPI_CK_SDA_FALLING;
289
290                 if (spi->mode & SPI_CPOL)
291                         command |= SPI_ACTIVE_SCLK_DRIVE_HIGH;
292                 else
293                         command |= SPI_ACTIVE_SCLK_DRIVE_LOW;
294                 command |= SPI_CS0_EN << spi->chip_select;
295         } else {
296                 command = tsd->command_reg;
297                 command &= ~SPI_BIT_LENGTH(~0);
298                 command |= SPI_BIT_LENGTH(t->bits_per_word - 1);
299                 command &= ~(SPI_RX_EN | SPI_TX_EN);
300         }
301
302         tsd->cur_direction = 0;
303         if (t->rx_buf) {
304                 command |= SPI_RX_EN;
305                 tsd->cur_direction |= DATA_DIR_RX;
306         }
307         if (t->tx_buf) {
308                 command |= SPI_TX_EN;
309                 tsd->cur_direction |= DATA_DIR_TX;
310         }
311         tegra_sflash_writel(tsd, command, SPI_COMMAND);
312         tsd->command_reg = command;
313
314         return tegra_sflash_start_cpu_based_transfer(tsd, t);
315 }
316
317 static int tegra_sflash_setup(struct spi_device *spi)
318 {
319         struct tegra_sflash_data *tsd = spi_master_get_devdata(spi->master);
320
321         /* Set speed to the spi max fequency if spi device has not set */
322         spi->max_speed_hz = spi->max_speed_hz ? : tsd->spi_max_frequency;
323         return 0;
324 }
325
326 static int tegra_sflash_transfer_one_message(struct spi_master *master,
327                         struct spi_message *msg)
328 {
329         bool is_first_msg = true;
330         int single_xfer;
331         struct tegra_sflash_data *tsd = spi_master_get_devdata(master);
332         struct spi_transfer *xfer;
333         struct spi_device *spi = msg->spi;
334         int ret;
335
336         msg->status = 0;
337         msg->actual_length = 0;
338         single_xfer = list_is_singular(&msg->transfers);
339         list_for_each_entry(xfer, &msg->transfers, transfer_list) {
340                 reinit_completion(&tsd->xfer_completion);
341                 ret = tegra_sflash_start_transfer_one(spi, xfer,
342                                         is_first_msg, single_xfer);
343                 if (ret < 0) {
344                         dev_err(tsd->dev,
345                                 "spi can not start transfer, err %d\n", ret);
346                         goto exit;
347                 }
348                 is_first_msg = false;
349                 ret = wait_for_completion_timeout(&tsd->xfer_completion,
350                                                 SPI_DMA_TIMEOUT);
351                 if (WARN_ON(ret == 0)) {
352                         dev_err(tsd->dev,
353                                 "spi trasfer timeout, err %d\n", ret);
354                         ret = -EIO;
355                         goto exit;
356                 }
357
358                 if (tsd->tx_status ||  tsd->rx_status) {
359                         dev_err(tsd->dev, "Error in Transfer\n");
360                         ret = -EIO;
361                         goto exit;
362                 }
363                 msg->actual_length += xfer->len;
364                 if (xfer->cs_change && xfer->delay_usecs) {
365                         tegra_sflash_writel(tsd, tsd->def_command_reg,
366                                         SPI_COMMAND);
367                         udelay(xfer->delay_usecs);
368                 }
369         }
370         ret = 0;
371 exit:
372         tegra_sflash_writel(tsd, tsd->def_command_reg, SPI_COMMAND);
373         msg->status = ret;
374         spi_finalize_current_message(master);
375         return ret;
376 }
377
378 static irqreturn_t handle_cpu_based_xfer(struct tegra_sflash_data *tsd)
379 {
380         struct spi_transfer *t = tsd->curr_xfer;
381         unsigned long flags;
382
383         spin_lock_irqsave(&tsd->lock, flags);
384         if (tsd->tx_status || tsd->rx_status || (tsd->status_reg & SPI_BSY)) {
385                 dev_err(tsd->dev,
386                         "CpuXfer ERROR bit set 0x%x\n", tsd->status_reg);
387                 dev_err(tsd->dev,
388                         "CpuXfer 0x%08x:0x%08x\n", tsd->command_reg,
389                                 tsd->dma_control_reg);
390                 reset_control_assert(tsd->rst);
391                 udelay(2);
392                 reset_control_deassert(tsd->rst);
393                 complete(&tsd->xfer_completion);
394                 goto exit;
395         }
396
397         if (tsd->cur_direction & DATA_DIR_RX)
398                 tegra_sflash_read_rx_fifo_to_client_rxbuf(tsd, t);
399
400         if (tsd->cur_direction & DATA_DIR_TX)
401                 tsd->cur_pos = tsd->cur_tx_pos;
402         else
403                 tsd->cur_pos = tsd->cur_rx_pos;
404
405         if (tsd->cur_pos == t->len) {
406                 complete(&tsd->xfer_completion);
407                 goto exit;
408         }
409
410         tegra_sflash_calculate_curr_xfer_param(tsd->cur_spi, tsd, t);
411         tegra_sflash_start_cpu_based_transfer(tsd, t);
412 exit:
413         spin_unlock_irqrestore(&tsd->lock, flags);
414         return IRQ_HANDLED;
415 }
416
417 static irqreturn_t tegra_sflash_isr(int irq, void *context_data)
418 {
419         struct tegra_sflash_data *tsd = context_data;
420
421         tsd->status_reg = tegra_sflash_readl(tsd, SPI_STATUS);
422         if (tsd->cur_direction & DATA_DIR_TX)
423                 tsd->tx_status = tsd->status_reg & SPI_TX_OVF;
424
425         if (tsd->cur_direction & DATA_DIR_RX)
426                 tsd->rx_status = tsd->status_reg & SPI_RX_UNF;
427         tegra_sflash_clear_status(tsd);
428
429         return handle_cpu_based_xfer(tsd);
430 }
431
432 static void tegra_sflash_parse_dt(struct tegra_sflash_data *tsd)
433 {
434         struct device_node *np = tsd->dev->of_node;
435
436         if (of_property_read_u32(np, "spi-max-frequency",
437                                         &tsd->spi_max_frequency))
438                 tsd->spi_max_frequency = 25000000; /* 25MHz */
439 }
440
441 static struct of_device_id tegra_sflash_of_match[] = {
442         { .compatible = "nvidia,tegra20-sflash", },
443         {}
444 };
445 MODULE_DEVICE_TABLE(of, tegra_sflash_of_match);
446
447 static int tegra_sflash_probe(struct platform_device *pdev)
448 {
449         struct spi_master       *master;
450         struct tegra_sflash_data        *tsd;
451         struct resource         *r;
452         int ret;
453         const struct of_device_id *match;
454
455         match = of_match_device(tegra_sflash_of_match, &pdev->dev);
456         if (!match) {
457                 dev_err(&pdev->dev, "Error: No device match found\n");
458                 return -ENODEV;
459         }
460
461         master = spi_alloc_master(&pdev->dev, sizeof(*tsd));
462         if (!master) {
463                 dev_err(&pdev->dev, "master allocation failed\n");
464                 return -ENOMEM;
465         }
466
467         /* the spi->mode bits understood by this driver: */
468         master->mode_bits = SPI_CPOL | SPI_CPHA;
469         master->setup = tegra_sflash_setup;
470         master->transfer_one_message = tegra_sflash_transfer_one_message;
471         master->auto_runtime_pm = true;
472         master->num_chipselect = MAX_CHIP_SELECT;
473         master->bus_num = -1;
474
475         platform_set_drvdata(pdev, master);
476         tsd = spi_master_get_devdata(master);
477         tsd->master = master;
478         tsd->dev = &pdev->dev;
479         spin_lock_init(&tsd->lock);
480
481         tegra_sflash_parse_dt(tsd);
482
483         r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
484         tsd->base = devm_ioremap_resource(&pdev->dev, r);
485         if (IS_ERR(tsd->base)) {
486                 ret = PTR_ERR(tsd->base);
487                 goto exit_free_master;
488         }
489
490         tsd->irq = platform_get_irq(pdev, 0);
491         ret = request_irq(tsd->irq, tegra_sflash_isr, 0,
492                         dev_name(&pdev->dev), tsd);
493         if (ret < 0) {
494                 dev_err(&pdev->dev, "Failed to register ISR for IRQ %d\n",
495                                         tsd->irq);
496                 goto exit_free_master;
497         }
498
499         tsd->clk = devm_clk_get(&pdev->dev, NULL);
500         if (IS_ERR(tsd->clk)) {
501                 dev_err(&pdev->dev, "can not get clock\n");
502                 ret = PTR_ERR(tsd->clk);
503                 goto exit_free_irq;
504         }
505
506         tsd->rst = devm_reset_control_get(&pdev->dev, "spi");
507         if (IS_ERR(tsd->rst)) {
508                 dev_err(&pdev->dev, "can not get reset\n");
509                 ret = PTR_ERR(tsd->rst);
510                 goto exit_free_irq;
511         }
512
513         init_completion(&tsd->xfer_completion);
514         pm_runtime_enable(&pdev->dev);
515         if (!pm_runtime_enabled(&pdev->dev)) {
516                 ret = tegra_sflash_runtime_resume(&pdev->dev);
517                 if (ret)
518                         goto exit_pm_disable;
519         }
520
521         ret = pm_runtime_get_sync(&pdev->dev);
522         if (ret < 0) {
523                 dev_err(&pdev->dev, "pm runtime get failed, e = %d\n", ret);
524                 goto exit_pm_disable;
525         }
526
527         /* Reset controller */
528         reset_control_assert(tsd->rst);
529         udelay(2);
530         reset_control_deassert(tsd->rst);
531
532         tsd->def_command_reg  = SPI_M_S | SPI_CS_SW;
533         tegra_sflash_writel(tsd, tsd->def_command_reg, SPI_COMMAND);
534         pm_runtime_put(&pdev->dev);
535
536         master->dev.of_node = pdev->dev.of_node;
537         ret = devm_spi_register_master(&pdev->dev, master);
538         if (ret < 0) {
539                 dev_err(&pdev->dev, "can not register to master err %d\n", ret);
540                 goto exit_pm_disable;
541         }
542         return ret;
543
544 exit_pm_disable:
545         pm_runtime_disable(&pdev->dev);
546         if (!pm_runtime_status_suspended(&pdev->dev))
547                 tegra_sflash_runtime_suspend(&pdev->dev);
548 exit_free_irq:
549         free_irq(tsd->irq, tsd);
550 exit_free_master:
551         spi_master_put(master);
552         return ret;
553 }
554
555 static int tegra_sflash_remove(struct platform_device *pdev)
556 {
557         struct spi_master *master = platform_get_drvdata(pdev);
558         struct tegra_sflash_data        *tsd = spi_master_get_devdata(master);
559
560         free_irq(tsd->irq, tsd);
561
562         pm_runtime_disable(&pdev->dev);
563         if (!pm_runtime_status_suspended(&pdev->dev))
564                 tegra_sflash_runtime_suspend(&pdev->dev);
565
566         return 0;
567 }
568
569 #ifdef CONFIG_PM_SLEEP
570 static int tegra_sflash_suspend(struct device *dev)
571 {
572         struct spi_master *master = dev_get_drvdata(dev);
573
574         return spi_master_suspend(master);
575 }
576
577 static int tegra_sflash_resume(struct device *dev)
578 {
579         struct spi_master *master = dev_get_drvdata(dev);
580         struct tegra_sflash_data *tsd = spi_master_get_devdata(master);
581         int ret;
582
583         ret = pm_runtime_get_sync(dev);
584         if (ret < 0) {
585                 dev_err(dev, "pm runtime failed, e = %d\n", ret);
586                 return ret;
587         }
588         tegra_sflash_writel(tsd, tsd->command_reg, SPI_COMMAND);
589         pm_runtime_put(dev);
590
591         return spi_master_resume(master);
592 }
593 #endif
594
595 static int tegra_sflash_runtime_suspend(struct device *dev)
596 {
597         struct spi_master *master = dev_get_drvdata(dev);
598         struct tegra_sflash_data *tsd = spi_master_get_devdata(master);
599
600         /* Flush all write which are in PPSB queue by reading back */
601         tegra_sflash_readl(tsd, SPI_COMMAND);
602
603         clk_disable_unprepare(tsd->clk);
604         return 0;
605 }
606
607 static int tegra_sflash_runtime_resume(struct device *dev)
608 {
609         struct spi_master *master = dev_get_drvdata(dev);
610         struct tegra_sflash_data *tsd = spi_master_get_devdata(master);
611         int ret;
612
613         ret = clk_prepare_enable(tsd->clk);
614         if (ret < 0) {
615                 dev_err(tsd->dev, "clk_prepare failed: %d\n", ret);
616                 return ret;
617         }
618         return 0;
619 }
620
621 static const struct dev_pm_ops slink_pm_ops = {
622         SET_RUNTIME_PM_OPS(tegra_sflash_runtime_suspend,
623                 tegra_sflash_runtime_resume, NULL)
624         SET_SYSTEM_SLEEP_PM_OPS(tegra_sflash_suspend, tegra_sflash_resume)
625 };
626 static struct platform_driver tegra_sflash_driver = {
627         .driver = {
628                 .name           = "spi-tegra-sflash",
629                 .owner          = THIS_MODULE,
630                 .pm             = &slink_pm_ops,
631                 .of_match_table = tegra_sflash_of_match,
632         },
633         .probe =        tegra_sflash_probe,
634         .remove =       tegra_sflash_remove,
635 };
636 module_platform_driver(tegra_sflash_driver);
637
638 MODULE_ALIAS("platform:spi-tegra-sflash");
639 MODULE_DESCRIPTION("NVIDIA Tegra20 Serial Flash Controller Driver");
640 MODULE_AUTHOR("Laxman Dewangan <ldewangan@nvidia.com>");
641 MODULE_LICENSE("GPL v2");