1 // SPDX-License-Identifier: GPL-2.0-only
3 * Marvell Orion SPI controller driver
5 * Author: Shadi Ammouri <shadi@marvell.com>
6 * Copyright (C) 2007-2008 Marvell Ltd.
9 #include <linux/interrupt.h>
10 #include <linux/delay.h>
11 #include <linux/platform_device.h>
12 #include <linux/err.h>
14 #include <linux/spi/spi.h>
15 #include <linux/module.h>
16 #include <linux/pm_runtime.h>
18 #include <linux/of_address.h>
19 #include <linux/clk.h>
20 #include <linux/sizes.h>
21 #include <asm/unaligned.h>
23 #define DRIVER_NAME "orion_spi"
25 /* Runtime PM autosuspend timeout: PM is fairly light on this driver */
26 #define SPI_AUTOSUSPEND_TIMEOUT 200
28 /* Some SoCs using this driver support up to 8 chip selects.
29 * It is up to the implementer to only use the chip selects
32 #define ORION_NUM_CHIPSELECTS 8
34 #define ORION_SPI_WAIT_RDY_MAX_LOOP 2000 /* in usec */
36 #define ORION_SPI_IF_CTRL_REG 0x00
37 #define ORION_SPI_IF_CONFIG_REG 0x04
38 #define ORION_SPI_IF_RXLSBF BIT(14)
39 #define ORION_SPI_IF_TXLSBF BIT(13)
40 #define ORION_SPI_DATA_OUT_REG 0x08
41 #define ORION_SPI_DATA_IN_REG 0x0c
42 #define ORION_SPI_INT_CAUSE_REG 0x10
43 #define ORION_SPI_TIMING_PARAMS_REG 0x18
45 /* Register for the "Direct Mode" */
46 #define SPI_DIRECT_WRITE_CONFIG_REG 0x20
48 #define ORION_SPI_TMISO_SAMPLE_MASK (0x3 << 6)
49 #define ORION_SPI_TMISO_SAMPLE_1 (1 << 6)
50 #define ORION_SPI_TMISO_SAMPLE_2 (2 << 6)
52 #define ORION_SPI_MODE_CPOL (1 << 11)
53 #define ORION_SPI_MODE_CPHA (1 << 12)
54 #define ORION_SPI_IF_8_16_BIT_MODE (1 << 5)
55 #define ORION_SPI_CLK_PRESCALE_MASK 0x1F
56 #define ARMADA_SPI_CLK_PRESCALE_MASK 0xDF
57 #define ORION_SPI_MODE_MASK (ORION_SPI_MODE_CPOL | \
59 #define ORION_SPI_CS_MASK 0x1C
60 #define ORION_SPI_CS_SHIFT 2
61 #define ORION_SPI_CS(cs) ((cs << ORION_SPI_CS_SHIFT) & \
69 struct orion_spi_dev {
70 enum orion_spi_type typ;
72 * min_divisor and max_hz should be exclusive, the only we can
73 * have both is for managing the armada-370-spi case with old
77 unsigned int min_divisor;
78 unsigned int max_divisor;
80 bool is_errata_50mhz_ac;
83 struct orion_direct_acc {
88 struct orion_child_options {
89 struct orion_direct_acc direct_access;
93 struct spi_controller *host;
97 const struct orion_spi_dev *devdata;
100 struct orion_child_options child[ORION_NUM_CHIPSELECTS];
104 static int orion_spi_runtime_suspend(struct device *dev);
105 static int orion_spi_runtime_resume(struct device *dev);
108 static inline void __iomem *spi_reg(struct orion_spi *orion_spi, u32 reg)
110 return orion_spi->base + reg;
114 orion_spi_setbits(struct orion_spi *orion_spi, u32 reg, u32 mask)
116 void __iomem *reg_addr = spi_reg(orion_spi, reg);
119 val = readl(reg_addr);
121 writel(val, reg_addr);
125 orion_spi_clrbits(struct orion_spi *orion_spi, u32 reg, u32 mask)
127 void __iomem *reg_addr = spi_reg(orion_spi, reg);
130 val = readl(reg_addr);
132 writel(val, reg_addr);
135 static int orion_spi_baudrate_set(struct spi_device *spi, unsigned int speed)
141 struct orion_spi *orion_spi;
142 const struct orion_spi_dev *devdata;
144 orion_spi = spi_controller_get_devdata(spi->controller);
145 devdata = orion_spi->devdata;
147 tclk_hz = clk_get_rate(orion_spi->clk);
149 if (devdata->typ == ARMADA_SPI) {
151 * Given the core_clk (tclk_hz) and the target rate (speed) we
152 * determine the best values for SPR (in [0 .. 15]) and SPPR (in
155 * core_clk / (SPR * 2 ** SPPR)
157 * is as big as possible but not bigger than speed.
160 /* best integer divider: */
161 unsigned divider = DIV_ROUND_UP(tclk_hz, speed);
165 /* This is the easy case, divider is less than 16 */
170 unsigned two_pow_sppr;
172 * Find the highest bit set in divider. This and the
173 * three next bits define SPR (apart from rounding).
174 * SPPR is then the number of zero bits that must be
177 sppr = fls(divider) - 4;
180 * As SPR only has 4 bits, we have to round divider up
181 * to the next multiple of 2 ** sppr.
183 two_pow_sppr = 1 << sppr;
184 divider = (divider + two_pow_sppr - 1) & -two_pow_sppr;
187 * recalculate sppr as rounding up divider might have
188 * increased it enough to change the position of the
189 * highest set bit. In this case the bit that now
190 * doesn't make it into SPR is 0, so there is no need to
193 sppr = fls(divider) - 4;
194 spr = divider >> sppr;
197 * Now do range checking. SPR is constructed to have a
198 * width of 4 bits, so this is fine for sure. So we
199 * still need to check for sppr to fit into 3 bits:
205 prescale = ((sppr & 0x6) << 5) | ((sppr & 0x1) << 4) | spr;
208 * the supported rates are: 4,6,8...30
209 * round up as we look for equal or less speed
211 rate = DIV_ROUND_UP(tclk_hz, speed);
212 rate = roundup(rate, 2);
214 /* check if requested speed is too small */
221 /* Convert the rate to SPI clock divisor value. */
222 prescale = 0x10 + rate/2;
225 reg = readl(spi_reg(orion_spi, ORION_SPI_IF_CONFIG_REG));
226 reg = ((reg & ~devdata->prescale_mask) | prescale);
227 writel(reg, spi_reg(orion_spi, ORION_SPI_IF_CONFIG_REG));
233 orion_spi_mode_set(struct spi_device *spi)
236 struct orion_spi *orion_spi;
238 orion_spi = spi_controller_get_devdata(spi->controller);
240 reg = readl(spi_reg(orion_spi, ORION_SPI_IF_CONFIG_REG));
241 reg &= ~ORION_SPI_MODE_MASK;
242 if (spi->mode & SPI_CPOL)
243 reg |= ORION_SPI_MODE_CPOL;
244 if (spi->mode & SPI_CPHA)
245 reg |= ORION_SPI_MODE_CPHA;
246 if (spi->mode & SPI_LSB_FIRST)
247 reg |= ORION_SPI_IF_RXLSBF | ORION_SPI_IF_TXLSBF;
249 reg &= ~(ORION_SPI_IF_RXLSBF | ORION_SPI_IF_TXLSBF);
251 writel(reg, spi_reg(orion_spi, ORION_SPI_IF_CONFIG_REG));
255 orion_spi_50mhz_ac_timing_erratum(struct spi_device *spi, unsigned int speed)
258 struct orion_spi *orion_spi;
260 orion_spi = spi_controller_get_devdata(spi->controller);
263 * Erratum description: (Erratum NO. FE-9144572) The device
264 * SPI interface supports frequencies of up to 50 MHz.
265 * However, due to this erratum, when the device core clock is
266 * 250 MHz and the SPI interfaces is configured for 50MHz SPI
267 * clock and CPOL=CPHA=1 there might occur data corruption on
268 * reads from the SPI device.
269 * Erratum Workaround:
270 * Work in one of the following configurations:
271 * 1. Set CPOL=CPHA=0 in "SPI Interface Configuration
273 * 2. Set TMISO_SAMPLE value to 0x2 in "SPI Timing Parameters 1
274 * Register" before setting the interface.
276 reg = readl(spi_reg(orion_spi, ORION_SPI_TIMING_PARAMS_REG));
277 reg &= ~ORION_SPI_TMISO_SAMPLE_MASK;
279 if (clk_get_rate(orion_spi->clk) == 250000000 &&
280 speed == 50000000 && spi->mode & SPI_CPOL &&
281 spi->mode & SPI_CPHA)
282 reg |= ORION_SPI_TMISO_SAMPLE_2;
284 reg |= ORION_SPI_TMISO_SAMPLE_1; /* This is the default value */
286 writel(reg, spi_reg(orion_spi, ORION_SPI_TIMING_PARAMS_REG));
290 * called only when no transfer is active on the bus
293 orion_spi_setup_transfer(struct spi_device *spi, struct spi_transfer *t)
295 struct orion_spi *orion_spi;
296 unsigned int speed = spi->max_speed_hz;
297 unsigned int bits_per_word = spi->bits_per_word;
300 orion_spi = spi_controller_get_devdata(spi->controller);
302 if ((t != NULL) && t->speed_hz)
305 if ((t != NULL) && t->bits_per_word)
306 bits_per_word = t->bits_per_word;
308 orion_spi_mode_set(spi);
310 if (orion_spi->devdata->is_errata_50mhz_ac)
311 orion_spi_50mhz_ac_timing_erratum(spi, speed);
313 rc = orion_spi_baudrate_set(spi, speed);
317 if (bits_per_word == 16)
318 orion_spi_setbits(orion_spi, ORION_SPI_IF_CONFIG_REG,
319 ORION_SPI_IF_8_16_BIT_MODE);
321 orion_spi_clrbits(orion_spi, ORION_SPI_IF_CONFIG_REG,
322 ORION_SPI_IF_8_16_BIT_MODE);
327 static void orion_spi_set_cs(struct spi_device *spi, bool enable)
329 struct orion_spi *orion_spi;
330 void __iomem *ctrl_reg;
333 orion_spi = spi_controller_get_devdata(spi->controller);
334 ctrl_reg = spi_reg(orion_spi, ORION_SPI_IF_CTRL_REG);
336 val = readl(ctrl_reg);
338 /* Clear existing chip-select and assertion state */
339 val &= ~(ORION_SPI_CS_MASK | 0x1);
342 * If this line is using a GPIO to control chip select, this internal
343 * .set_cs() function will still be called, so we clear any previous
344 * chip select. The CS we activate will not have any elecrical effect,
345 * as it is handled by a GPIO, but that doesn't matter. What we need
346 * is to deassert the old chip select and assert some other chip select.
348 val |= ORION_SPI_CS(spi_get_chipselect(spi, 0));
351 * Chip select logic is inverted from spi_set_cs(). For lines using a
352 * GPIO to do chip select SPI_CS_HIGH is enforced and inversion happens
353 * in the GPIO library, but we don't care about that, because in those
354 * cases we are dealing with an unused native CS anyways so the polarity
361 * To avoid toggling unwanted chip selects update the register
362 * with a single write.
364 writel(val, ctrl_reg);
367 static inline int orion_spi_wait_till_ready(struct orion_spi *orion_spi)
371 for (i = 0; i < ORION_SPI_WAIT_RDY_MAX_LOOP; i++) {
372 if (readl(spi_reg(orion_spi, ORION_SPI_INT_CAUSE_REG)))
382 orion_spi_write_read_8bit(struct spi_device *spi,
383 const u8 **tx_buf, u8 **rx_buf)
385 void __iomem *tx_reg, *rx_reg, *int_reg;
386 struct orion_spi *orion_spi;
389 cs_single_byte = spi->mode & SPI_CS_WORD;
391 orion_spi = spi_controller_get_devdata(spi->controller);
394 orion_spi_set_cs(spi, 0);
396 tx_reg = spi_reg(orion_spi, ORION_SPI_DATA_OUT_REG);
397 rx_reg = spi_reg(orion_spi, ORION_SPI_DATA_IN_REG);
398 int_reg = spi_reg(orion_spi, ORION_SPI_INT_CAUSE_REG);
400 /* clear the interrupt cause register */
401 writel(0x0, int_reg);
403 if (tx_buf && *tx_buf)
404 writel(*(*tx_buf)++, tx_reg);
408 if (orion_spi_wait_till_ready(orion_spi) < 0) {
409 if (cs_single_byte) {
410 orion_spi_set_cs(spi, 1);
411 /* Satisfy some SLIC devices requirements */
414 dev_err(&spi->dev, "TXS timed out\n");
418 if (rx_buf && *rx_buf)
419 *(*rx_buf)++ = readl(rx_reg);
421 if (cs_single_byte) {
422 orion_spi_set_cs(spi, 1);
423 /* Satisfy some SLIC devices requirements */
431 orion_spi_write_read_16bit(struct spi_device *spi,
432 const u16 **tx_buf, u16 **rx_buf)
434 void __iomem *tx_reg, *rx_reg, *int_reg;
435 struct orion_spi *orion_spi;
437 if (spi->mode & SPI_CS_WORD) {
438 dev_err(&spi->dev, "SPI_CS_WORD is only supported for 8 bit words\n");
442 orion_spi = spi_controller_get_devdata(spi->controller);
443 tx_reg = spi_reg(orion_spi, ORION_SPI_DATA_OUT_REG);
444 rx_reg = spi_reg(orion_spi, ORION_SPI_DATA_IN_REG);
445 int_reg = spi_reg(orion_spi, ORION_SPI_INT_CAUSE_REG);
447 /* clear the interrupt cause register */
448 writel(0x0, int_reg);
450 if (tx_buf && *tx_buf)
451 writel(__cpu_to_le16(get_unaligned((*tx_buf)++)), tx_reg);
455 if (orion_spi_wait_till_ready(orion_spi) < 0) {
456 dev_err(&spi->dev, "TXS timed out\n");
460 if (rx_buf && *rx_buf)
461 put_unaligned(__le16_to_cpu(readl(rx_reg)), (*rx_buf)++);
467 orion_spi_write_read(struct spi_device *spi, struct spi_transfer *xfer)
471 struct orion_spi *orion_spi;
472 int cs = spi_get_chipselect(spi, 0);
475 word_len = spi->bits_per_word;
478 orion_spi = spi_controller_get_devdata(spi->controller);
481 * Use SPI direct write mode if base address is available
482 * and SPI_CS_WORD flag is not set.
483 * Otherwise fall back to PIO mode for this transfer.
485 vaddr = orion_spi->child[cs].direct_access.vaddr;
487 if (vaddr && xfer->tx_buf && word_len == 8 && (spi->mode & SPI_CS_WORD) == 0) {
488 unsigned int cnt = count / 4;
489 unsigned int rem = count % 4;
492 * Send the TX-data to the SPI device via the direct
493 * mapped address window
495 iowrite32_rep(vaddr, xfer->tx_buf, cnt);
497 u32 *buf = (u32 *)xfer->tx_buf;
499 iowrite8_rep(vaddr, &buf[cnt], rem);
506 const u8 *tx = xfer->tx_buf;
507 u8 *rx = xfer->rx_buf;
510 if (orion_spi_write_read_8bit(spi, &tx, &rx) < 0)
513 spi_delay_exec(&xfer->word_delay, xfer);
515 } else if (word_len == 16) {
516 const u16 *tx = xfer->tx_buf;
517 u16 *rx = xfer->rx_buf;
520 if (orion_spi_write_read_16bit(spi, &tx, &rx) < 0)
523 spi_delay_exec(&xfer->word_delay, xfer);
528 return xfer->len - count;
531 static int orion_spi_transfer_one(struct spi_controller *host,
532 struct spi_device *spi,
533 struct spi_transfer *t)
537 status = orion_spi_setup_transfer(spi, t);
542 orion_spi_write_read(spi, t);
547 static int orion_spi_setup(struct spi_device *spi)
551 struct orion_spi *orion_spi = spi_controller_get_devdata(spi->controller);
552 struct device *dev = orion_spi->dev;
554 orion_spi_runtime_resume(dev);
557 ret = orion_spi_setup_transfer(spi, NULL);
560 orion_spi_runtime_suspend(dev);
566 static int orion_spi_reset(struct orion_spi *orion_spi)
568 /* Verify that the CS is deasserted */
569 orion_spi_clrbits(orion_spi, ORION_SPI_IF_CTRL_REG, 0x1);
571 /* Don't deassert CS between the direct mapped SPI transfers */
572 writel(0, spi_reg(orion_spi, SPI_DIRECT_WRITE_CONFIG_REG));
577 static const struct orion_spi_dev orion_spi_dev_data = {
581 .prescale_mask = ORION_SPI_CLK_PRESCALE_MASK,
584 static const struct orion_spi_dev armada_370_spi_dev_data = {
589 .prescale_mask = ARMADA_SPI_CLK_PRESCALE_MASK,
592 static const struct orion_spi_dev armada_xp_spi_dev_data = {
596 .prescale_mask = ARMADA_SPI_CLK_PRESCALE_MASK,
599 static const struct orion_spi_dev armada_375_spi_dev_data = {
603 .prescale_mask = ARMADA_SPI_CLK_PRESCALE_MASK,
606 static const struct orion_spi_dev armada_380_spi_dev_data = {
610 .prescale_mask = ARMADA_SPI_CLK_PRESCALE_MASK,
611 .is_errata_50mhz_ac = true,
614 static const struct of_device_id orion_spi_of_match_table[] = {
616 .compatible = "marvell,orion-spi",
617 .data = &orion_spi_dev_data,
620 .compatible = "marvell,armada-370-spi",
621 .data = &armada_370_spi_dev_data,
624 .compatible = "marvell,armada-375-spi",
625 .data = &armada_375_spi_dev_data,
628 .compatible = "marvell,armada-380-spi",
629 .data = &armada_380_spi_dev_data,
632 .compatible = "marvell,armada-390-spi",
633 .data = &armada_xp_spi_dev_data,
636 .compatible = "marvell,armada-xp-spi",
637 .data = &armada_xp_spi_dev_data,
642 MODULE_DEVICE_TABLE(of, orion_spi_of_match_table);
644 static int orion_spi_probe(struct platform_device *pdev)
646 const struct orion_spi_dev *devdata;
647 struct spi_controller *host;
648 struct orion_spi *spi;
650 unsigned long tclk_hz;
652 struct device_node *np;
654 host = spi_alloc_host(&pdev->dev, sizeof(*spi));
656 dev_dbg(&pdev->dev, "host allocation failed\n");
661 host->bus_num = pdev->id;
662 if (pdev->dev.of_node) {
665 if (!of_property_read_u32(pdev->dev.of_node, "cell-index",
667 host->bus_num = cell_index;
670 /* we support all 4 SPI modes and LSB first option */
671 host->mode_bits = SPI_CPHA | SPI_CPOL | SPI_LSB_FIRST | SPI_CS_WORD;
672 host->set_cs = orion_spi_set_cs;
673 host->transfer_one = orion_spi_transfer_one;
674 host->num_chipselect = ORION_NUM_CHIPSELECTS;
675 host->setup = orion_spi_setup;
676 host->bits_per_word_mask = SPI_BPW_MASK(8) | SPI_BPW_MASK(16);
677 host->auto_runtime_pm = true;
678 host->use_gpio_descriptors = true;
679 host->flags = SPI_CONTROLLER_GPIO_SS;
681 platform_set_drvdata(pdev, host);
683 spi = spi_controller_get_devdata(host);
685 spi->dev = &pdev->dev;
687 devdata = device_get_match_data(&pdev->dev);
688 devdata = devdata ? devdata : &orion_spi_dev_data;
689 spi->devdata = devdata;
691 spi->clk = devm_clk_get(&pdev->dev, NULL);
692 if (IS_ERR(spi->clk)) {
693 status = PTR_ERR(spi->clk);
697 status = clk_prepare_enable(spi->clk);
701 /* The following clock is only used by some SoCs */
702 spi->axi_clk = devm_clk_get(&pdev->dev, "axi");
703 if (PTR_ERR(spi->axi_clk) == -EPROBE_DEFER) {
704 status = -EPROBE_DEFER;
707 if (!IS_ERR(spi->axi_clk))
708 clk_prepare_enable(spi->axi_clk);
710 tclk_hz = clk_get_rate(spi->clk);
713 * With old device tree, armada-370-spi could be used with
714 * Armada XP, however for this SoC the maximum frequency is
715 * 50MHz instead of tclk/4. On Armada 370, tclk cannot be
716 * higher than 200MHz. So, in order to be able to handle both
717 * SoCs, we can take the minimum of 50MHz and tclk/4.
719 if (of_device_is_compatible(pdev->dev.of_node,
720 "marvell,armada-370-spi"))
721 host->max_speed_hz = min(devdata->max_hz,
722 DIV_ROUND_UP(tclk_hz, devdata->min_divisor));
723 else if (devdata->min_divisor)
725 DIV_ROUND_UP(tclk_hz, devdata->min_divisor);
727 host->max_speed_hz = devdata->max_hz;
728 host->min_speed_hz = DIV_ROUND_UP(tclk_hz, devdata->max_divisor);
730 spi->base = devm_platform_get_and_ioremap_resource(pdev, 0, &r);
731 if (IS_ERR(spi->base)) {
732 status = PTR_ERR(spi->base);
733 goto out_rel_axi_clk;
736 for_each_available_child_of_node(pdev->dev.of_node, np) {
737 struct orion_direct_acc *dir_acc;
740 /* Get chip-select number from the "reg" property */
741 status = of_property_read_u32(np, "reg", &cs);
744 "%pOF has no valid 'reg' property (%d)\n",
750 * Check if an address is configured for this SPI device. If
751 * not, the MBus mapping via the 'ranges' property in the 'soc'
752 * node is not configured and this device should not use the
753 * direct mode. In this case, just continue with the next
756 status = of_address_to_resource(pdev->dev.of_node, cs + 1, r);
761 * Only map one page for direct access. This is enough for the
762 * simple TX transfer which only writes to the first word.
763 * This needs to get extended for the direct SPI NOR / SPI NAND
764 * support, once this gets implemented.
766 dir_acc = &spi->child[cs].direct_access;
767 dir_acc->vaddr = devm_ioremap(&pdev->dev, r->start, PAGE_SIZE);
768 if (!dir_acc->vaddr) {
771 goto out_rel_axi_clk;
773 dir_acc->size = PAGE_SIZE;
775 dev_info(&pdev->dev, "CS%d configured for direct access\n", cs);
778 pm_runtime_set_active(&pdev->dev);
779 pm_runtime_use_autosuspend(&pdev->dev);
780 pm_runtime_set_autosuspend_delay(&pdev->dev, SPI_AUTOSUSPEND_TIMEOUT);
781 pm_runtime_enable(&pdev->dev);
783 status = orion_spi_reset(spi);
787 host->dev.of_node = pdev->dev.of_node;
788 status = spi_register_controller(host);
795 pm_runtime_disable(&pdev->dev);
797 clk_disable_unprepare(spi->axi_clk);
799 clk_disable_unprepare(spi->clk);
801 spi_controller_put(host);
806 static void orion_spi_remove(struct platform_device *pdev)
808 struct spi_controller *host = platform_get_drvdata(pdev);
809 struct orion_spi *spi = spi_controller_get_devdata(host);
811 pm_runtime_get_sync(&pdev->dev);
812 clk_disable_unprepare(spi->axi_clk);
813 clk_disable_unprepare(spi->clk);
815 spi_unregister_controller(host);
816 pm_runtime_disable(&pdev->dev);
819 MODULE_ALIAS("platform:" DRIVER_NAME);
822 static int orion_spi_runtime_suspend(struct device *dev)
824 struct spi_controller *host = dev_get_drvdata(dev);
825 struct orion_spi *spi = spi_controller_get_devdata(host);
827 clk_disable_unprepare(spi->axi_clk);
828 clk_disable_unprepare(spi->clk);
832 static int orion_spi_runtime_resume(struct device *dev)
834 struct spi_controller *host = dev_get_drvdata(dev);
835 struct orion_spi *spi = spi_controller_get_devdata(host);
837 if (!IS_ERR(spi->axi_clk))
838 clk_prepare_enable(spi->axi_clk);
839 return clk_prepare_enable(spi->clk);
843 static const struct dev_pm_ops orion_spi_pm_ops = {
844 SET_RUNTIME_PM_OPS(orion_spi_runtime_suspend,
845 orion_spi_runtime_resume,
849 static struct platform_driver orion_spi_driver = {
852 .pm = &orion_spi_pm_ops,
853 .of_match_table = of_match_ptr(orion_spi_of_match_table),
855 .probe = orion_spi_probe,
856 .remove_new = orion_spi_remove,
859 module_platform_driver(orion_spi_driver);
861 MODULE_DESCRIPTION("Orion SPI driver");
862 MODULE_AUTHOR("Shadi Ammouri <shadi@marvell.com>");
863 MODULE_LICENSE("GPL");