1 // SPDX-License-Identifier: GPL-2.0-or-later
3 * Freescale SPI controller driver.
5 * Maintainer: Kumar Gala
7 * Copyright (C) 2006 Polycom, Inc.
8 * Copyright 2010 Freescale Semiconductor, Inc.
10 * CPM SPI and QE buffer descriptors mode support:
11 * Copyright (c) 2009 MontaVista Software, Inc.
12 * Author: Anton Vorontsov <avorontsov@ru.mvista.com>
15 * Copyright (c) 2012 Aeroflex Gaisler AB.
16 * Author: Andreas Larsson <andreas@gaisler.com>
18 #include <linux/delay.h>
19 #include <linux/dma-mapping.h>
20 #include <linux/fsl_devices.h>
21 #include <linux/gpio/consumer.h>
22 #include <linux/interrupt.h>
23 #include <linux/irq.h>
24 #include <linux/kernel.h>
26 #include <linux/module.h>
27 #include <linux/mutex.h>
29 #include <linux/of_address.h>
30 #include <linux/of_irq.h>
31 #include <linux/of_platform.h>
32 #include <linux/platform_device.h>
33 #include <linux/spi/spi.h>
34 #include <linux/spi/spi_bitbang.h>
35 #include <linux/types.h>
38 #include <sysdev/fsl_soc.h>
41 /* Specific to the MPC8306/MPC8309 */
42 #define IMMR_SPI_CS_OFFSET 0x14c
43 #define SPI_BOOT_SEL_BIT 0x80000000
45 #include "spi-fsl-lib.h"
46 #include "spi-fsl-cpm.h"
47 #include "spi-fsl-spi.h"
52 struct fsl_spi_match_data {
56 static struct fsl_spi_match_data of_fsl_spi_fsl_config = {
60 static struct fsl_spi_match_data of_fsl_spi_grlib_config = {
64 static const struct of_device_id of_fsl_spi_match[] = {
66 .compatible = "fsl,spi",
67 .data = &of_fsl_spi_fsl_config,
70 .compatible = "aeroflexgaisler,spictrl",
71 .data = &of_fsl_spi_grlib_config,
75 MODULE_DEVICE_TABLE(of, of_fsl_spi_match);
77 static int fsl_spi_get_type(struct device *dev)
79 const struct of_device_id *match;
82 match = of_match_node(of_fsl_spi_match, dev->of_node);
83 if (match && match->data)
84 return ((struct fsl_spi_match_data *)match->data)->type;
89 static void fsl_spi_change_mode(struct spi_device *spi)
91 struct mpc8xxx_spi *mspi = spi_controller_get_devdata(spi->controller);
92 struct spi_mpc8xxx_cs *cs = spi->controller_state;
93 struct fsl_spi_reg __iomem *reg_base = mspi->reg_base;
94 __be32 __iomem *mode = ®_base->mode;
97 if (cs->hw_mode == mpc8xxx_spi_read_reg(mode))
100 /* Turn off IRQs locally to minimize time that SPI is disabled. */
101 local_irq_save(flags);
103 /* Turn off SPI unit prior changing mode */
104 mpc8xxx_spi_write_reg(mode, cs->hw_mode & ~SPMODE_ENABLE);
106 /* When in CPM mode, we need to reinit tx and rx. */
107 if (mspi->flags & SPI_CPM_MODE) {
108 fsl_spi_cpm_reinit_txrx(mspi);
110 mpc8xxx_spi_write_reg(mode, cs->hw_mode);
111 local_irq_restore(flags);
114 static void fsl_spi_qe_cpu_set_shifts(u32 *rx_shift, u32 *tx_shift,
115 int bits_per_word, int msb_first)
120 if (bits_per_word <= 8) {
123 } else if (bits_per_word <= 16) {
128 if (bits_per_word <= 8)
133 static void fsl_spi_grlib_set_shifts(u32 *rx_shift, u32 *tx_shift,
134 int bits_per_word, int msb_first)
138 if (bits_per_word <= 16) {
140 *rx_shift = 16; /* LSB in bit 16 */
141 *tx_shift = 32 - bits_per_word; /* MSB in bit 31 */
143 *rx_shift = 16 - bits_per_word; /* MSB in bit 15 */
148 static void mspi_apply_cpu_mode_quirks(struct spi_mpc8xxx_cs *cs,
149 struct spi_device *spi,
150 struct mpc8xxx_spi *mpc8xxx_spi,
155 if (bits_per_word <= 8) {
156 cs->get_rx = mpc8xxx_spi_rx_buf_u8;
157 cs->get_tx = mpc8xxx_spi_tx_buf_u8;
158 } else if (bits_per_word <= 16) {
159 cs->get_rx = mpc8xxx_spi_rx_buf_u16;
160 cs->get_tx = mpc8xxx_spi_tx_buf_u16;
161 } else if (bits_per_word <= 32) {
162 cs->get_rx = mpc8xxx_spi_rx_buf_u32;
163 cs->get_tx = mpc8xxx_spi_tx_buf_u32;
166 if (mpc8xxx_spi->set_shifts)
167 mpc8xxx_spi->set_shifts(&cs->rx_shift, &cs->tx_shift,
169 !(spi->mode & SPI_LSB_FIRST));
171 mpc8xxx_spi->rx_shift = cs->rx_shift;
172 mpc8xxx_spi->tx_shift = cs->tx_shift;
173 mpc8xxx_spi->get_rx = cs->get_rx;
174 mpc8xxx_spi->get_tx = cs->get_tx;
177 static int fsl_spi_setup_transfer(struct spi_device *spi,
178 struct spi_transfer *t)
180 struct mpc8xxx_spi *mpc8xxx_spi;
181 int bits_per_word = 0;
184 struct spi_mpc8xxx_cs *cs = spi->controller_state;
186 mpc8xxx_spi = spi_controller_get_devdata(spi->controller);
189 bits_per_word = t->bits_per_word;
193 /* spi_transfer level calls that work per-word */
195 bits_per_word = spi->bits_per_word;
198 hz = spi->max_speed_hz;
200 if (!(mpc8xxx_spi->flags & SPI_CPM_MODE))
201 mspi_apply_cpu_mode_quirks(cs, spi, mpc8xxx_spi, bits_per_word);
203 if (bits_per_word == 32)
206 bits_per_word = bits_per_word - 1;
208 /* mask out bits we are going to set */
209 cs->hw_mode &= ~(SPMODE_LEN(0xF) | SPMODE_DIV16
212 cs->hw_mode |= SPMODE_LEN(bits_per_word);
214 if ((mpc8xxx_spi->spibrg / hz) > 64) {
215 cs->hw_mode |= SPMODE_DIV16;
216 pm = (mpc8xxx_spi->spibrg - 1) / (hz * 64) + 1;
218 "%s: Requested speed is too low: %d Hz. Will use %d Hz instead.\n",
219 dev_name(&spi->dev), hz, mpc8xxx_spi->spibrg / 1024);
223 pm = (mpc8xxx_spi->spibrg - 1) / (hz * 4) + 1;
228 cs->hw_mode |= SPMODE_PM(pm);
230 fsl_spi_change_mode(spi);
234 static int fsl_spi_cpu_bufs(struct mpc8xxx_spi *mspi,
235 struct spi_transfer *t, unsigned int len)
238 struct fsl_spi_reg __iomem *reg_base = mspi->reg_base;
243 mpc8xxx_spi_write_reg(®_base->mask, SPIM_NE);
246 word = mspi->get_tx(mspi);
247 mpc8xxx_spi_write_reg(®_base->transmit, word);
252 static int fsl_spi_bufs(struct spi_device *spi, struct spi_transfer *t,
255 struct mpc8xxx_spi *mpc8xxx_spi = spi_controller_get_devdata(spi->controller);
256 struct fsl_spi_reg __iomem *reg_base;
257 unsigned int len = t->len;
261 reg_base = mpc8xxx_spi->reg_base;
262 bits_per_word = spi->bits_per_word;
263 if (t->bits_per_word)
264 bits_per_word = t->bits_per_word;
266 if (bits_per_word > 8)
268 if (bits_per_word > 16)
271 mpc8xxx_spi->tx = t->tx_buf;
272 mpc8xxx_spi->rx = t->rx_buf;
274 reinit_completion(&mpc8xxx_spi->done);
276 if (mpc8xxx_spi->flags & SPI_CPM_MODE)
277 ret = fsl_spi_cpm_bufs(mpc8xxx_spi, t, is_dma_mapped);
279 ret = fsl_spi_cpu_bufs(mpc8xxx_spi, t, len);
283 wait_for_completion(&mpc8xxx_spi->done);
285 /* disable rx ints */
286 mpc8xxx_spi_write_reg(®_base->mask, 0);
288 if (mpc8xxx_spi->flags & SPI_CPM_MODE)
289 fsl_spi_cpm_bufs_complete(mpc8xxx_spi);
291 return mpc8xxx_spi->count;
294 static int fsl_spi_prepare_message(struct spi_controller *ctlr,
295 struct spi_message *m)
297 struct mpc8xxx_spi *mpc8xxx_spi = spi_controller_get_devdata(ctlr);
298 struct spi_transfer *t;
299 struct spi_transfer *first;
301 first = list_first_entry(&m->transfers, struct spi_transfer,
305 * In CPU mode, optimize large byte transfers to use larger
306 * bits_per_word values to reduce number of interrupts taken.
308 * Some glitches can appear on the SPI clock when the mode changes.
309 * Check that there is no speed change during the transfer and set it up
310 * now to change the mode without having a chip-select asserted.
312 list_for_each_entry(t, &m->transfers, transfer_list) {
313 if (t->speed_hz != first->speed_hz) {
314 dev_err(&m->spi->dev,
315 "speed_hz cannot change during message.\n");
318 if (!(mpc8xxx_spi->flags & SPI_CPM_MODE)) {
319 if (t->len < 256 || t->bits_per_word != 8)
321 if ((t->len & 3) == 0)
322 t->bits_per_word = 32;
323 else if ((t->len & 1) == 0)
324 t->bits_per_word = 16;
327 * CPM/QE uses Little Endian for words > 8
328 * so transform 16 and 32 bits words into 8 bits
329 * Unfortnatly that doesn't work for LSB so
330 * reject these for now
331 * Note: 32 bits word, LSB works iff
332 * tfcr/rfcr is set to CPMFCR_GBL
334 if (m->spi->mode & SPI_LSB_FIRST && t->bits_per_word > 8)
336 if (t->bits_per_word == 16 || t->bits_per_word == 32)
337 t->bits_per_word = 8; /* pretend its 8 bits */
338 if (t->bits_per_word == 8 && t->len >= 256 &&
339 (mpc8xxx_spi->flags & SPI_CPM1))
340 t->bits_per_word = 16;
343 return fsl_spi_setup_transfer(m->spi, first);
346 static int fsl_spi_transfer_one(struct spi_controller *controller,
347 struct spi_device *spi,
348 struct spi_transfer *t)
352 status = fsl_spi_setup_transfer(spi, t);
356 status = fsl_spi_bufs(spi, t, !!t->tx_dma || !!t->rx_dma);
363 static int fsl_spi_unprepare_message(struct spi_controller *controller,
364 struct spi_message *msg)
366 return fsl_spi_setup_transfer(msg->spi, NULL);
369 static int fsl_spi_setup(struct spi_device *spi)
371 struct mpc8xxx_spi *mpc8xxx_spi;
372 struct fsl_spi_reg __iomem *reg_base;
373 bool initial_setup = false;
376 struct spi_mpc8xxx_cs *cs = spi_get_ctldata(spi);
378 if (!spi->max_speed_hz)
382 cs = kzalloc(sizeof(*cs), GFP_KERNEL);
385 spi_set_ctldata(spi, cs);
386 initial_setup = true;
388 mpc8xxx_spi = spi_controller_get_devdata(spi->controller);
390 reg_base = mpc8xxx_spi->reg_base;
392 hw_mode = cs->hw_mode; /* Save original settings */
393 cs->hw_mode = mpc8xxx_spi_read_reg(®_base->mode);
394 /* mask out bits we are going to set */
395 cs->hw_mode &= ~(SPMODE_CP_BEGIN_EDGECLK | SPMODE_CI_INACTIVEHIGH
396 | SPMODE_REV | SPMODE_LOOP);
398 if (spi->mode & SPI_CPHA)
399 cs->hw_mode |= SPMODE_CP_BEGIN_EDGECLK;
400 if (spi->mode & SPI_CPOL)
401 cs->hw_mode |= SPMODE_CI_INACTIVEHIGH;
402 if (!(spi->mode & SPI_LSB_FIRST))
403 cs->hw_mode |= SPMODE_REV;
404 if (spi->mode & SPI_LOOP)
405 cs->hw_mode |= SPMODE_LOOP;
407 retval = fsl_spi_setup_transfer(spi, NULL);
409 cs->hw_mode = hw_mode; /* Restore settings */
418 static void fsl_spi_cleanup(struct spi_device *spi)
420 struct spi_mpc8xxx_cs *cs = spi_get_ctldata(spi);
423 spi_set_ctldata(spi, NULL);
426 static void fsl_spi_cpu_irq(struct mpc8xxx_spi *mspi, u32 events)
428 struct fsl_spi_reg __iomem *reg_base = mspi->reg_base;
430 /* We need handle RX first */
431 if (events & SPIE_NE) {
432 u32 rx_data = mpc8xxx_spi_read_reg(®_base->receive);
435 mspi->get_rx(rx_data, mspi);
438 if ((events & SPIE_NF) == 0)
439 /* spin until TX is done */
441 mpc8xxx_spi_read_reg(®_base->event)) &
445 /* Clear the events */
446 mpc8xxx_spi_write_reg(®_base->event, events);
450 u32 word = mspi->get_tx(mspi);
452 mpc8xxx_spi_write_reg(®_base->transmit, word);
454 complete(&mspi->done);
458 static irqreturn_t fsl_spi_irq(s32 irq, void *context_data)
460 struct mpc8xxx_spi *mspi = context_data;
461 irqreturn_t ret = IRQ_NONE;
463 struct fsl_spi_reg __iomem *reg_base = mspi->reg_base;
465 /* Get interrupt events(tx/rx) */
466 events = mpc8xxx_spi_read_reg(®_base->event);
470 dev_dbg(mspi->dev, "%s: events %x\n", __func__, events);
472 if (mspi->flags & SPI_CPM_MODE)
473 fsl_spi_cpm_irq(mspi, events);
475 fsl_spi_cpu_irq(mspi, events);
480 static void fsl_spi_grlib_cs_control(struct spi_device *spi, bool on)
482 struct mpc8xxx_spi *mpc8xxx_spi = spi_controller_get_devdata(spi->controller);
483 struct fsl_spi_reg __iomem *reg_base = mpc8xxx_spi->reg_base;
485 u16 cs = spi_get_chipselect(spi, 0);
487 if (cs < mpc8xxx_spi->native_chipselects) {
488 slvsel = mpc8xxx_spi_read_reg(®_base->slvsel);
489 slvsel = on ? (slvsel | (1 << cs)) : (slvsel & ~(1 << cs));
490 mpc8xxx_spi_write_reg(®_base->slvsel, slvsel);
494 static void fsl_spi_grlib_probe(struct device *dev)
496 struct spi_controller *host = dev_get_drvdata(dev);
497 struct mpc8xxx_spi *mpc8xxx_spi = spi_controller_get_devdata(host);
498 struct fsl_spi_reg __iomem *reg_base = mpc8xxx_spi->reg_base;
502 capabilities = mpc8xxx_spi_read_reg(®_base->cap);
504 mpc8xxx_spi->set_shifts = fsl_spi_grlib_set_shifts;
505 mbits = SPCAP_MAXWLEN(capabilities);
507 mpc8xxx_spi->max_bits_per_word = mbits + 1;
509 mpc8xxx_spi->native_chipselects = 0;
510 if (SPCAP_SSEN(capabilities)) {
511 mpc8xxx_spi->native_chipselects = SPCAP_SSSZ(capabilities);
512 mpc8xxx_spi_write_reg(®_base->slvsel, 0xffffffff);
514 host->num_chipselect = mpc8xxx_spi->native_chipselects;
515 host->set_cs = fsl_spi_grlib_cs_control;
518 static void fsl_spi_cs_control(struct spi_device *spi, bool on)
520 struct device *dev = spi->dev.parent->parent;
521 struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
522 struct mpc8xxx_spi_probe_info *pinfo = to_of_pinfo(pdata);
524 if (WARN_ON_ONCE(!pinfo->immr_spi_cs))
526 iowrite32be(on ? 0 : SPI_BOOT_SEL_BIT, pinfo->immr_spi_cs);
529 static struct spi_controller *fsl_spi_probe(struct device *dev,
530 struct resource *mem, unsigned int irq)
532 struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
533 struct spi_controller *host;
534 struct mpc8xxx_spi *mpc8xxx_spi;
535 struct fsl_spi_reg __iomem *reg_base;
539 host = spi_alloc_host(dev, sizeof(struct mpc8xxx_spi));
545 dev_set_drvdata(dev, host);
547 mpc8xxx_spi_probe(dev, mem, irq);
549 host->setup = fsl_spi_setup;
550 host->cleanup = fsl_spi_cleanup;
551 host->prepare_message = fsl_spi_prepare_message;
552 host->transfer_one = fsl_spi_transfer_one;
553 host->unprepare_message = fsl_spi_unprepare_message;
554 host->use_gpio_descriptors = true;
555 host->set_cs = fsl_spi_cs_control;
557 mpc8xxx_spi = spi_controller_get_devdata(host);
558 mpc8xxx_spi->max_bits_per_word = 32;
559 mpc8xxx_spi->type = fsl_spi_get_type(dev);
561 ret = fsl_spi_cpm_init(mpc8xxx_spi);
565 mpc8xxx_spi->reg_base = devm_ioremap_resource(dev, mem);
566 if (IS_ERR(mpc8xxx_spi->reg_base)) {
567 ret = PTR_ERR(mpc8xxx_spi->reg_base);
571 if (mpc8xxx_spi->type == TYPE_GRLIB)
572 fsl_spi_grlib_probe(dev);
574 if (mpc8xxx_spi->flags & SPI_CPM_MODE)
575 host->bits_per_word_mask =
576 (SPI_BPW_RANGE_MASK(4, 8) | SPI_BPW_MASK(16) | SPI_BPW_MASK(32));
578 host->bits_per_word_mask =
579 (SPI_BPW_RANGE_MASK(4, 16) | SPI_BPW_MASK(32));
581 host->bits_per_word_mask &=
582 SPI_BPW_RANGE_MASK(1, mpc8xxx_spi->max_bits_per_word);
584 if (mpc8xxx_spi->flags & SPI_QE_CPU_MODE)
585 mpc8xxx_spi->set_shifts = fsl_spi_qe_cpu_set_shifts;
587 if (mpc8xxx_spi->set_shifts)
588 /* 8 bits per word and MSB first */
589 mpc8xxx_spi->set_shifts(&mpc8xxx_spi->rx_shift,
590 &mpc8xxx_spi->tx_shift, 8, 1);
592 /* Register for SPI Interrupt */
593 ret = devm_request_irq(dev, mpc8xxx_spi->irq, fsl_spi_irq,
594 0, "fsl_spi", mpc8xxx_spi);
599 reg_base = mpc8xxx_spi->reg_base;
601 /* SPI controller initializations */
602 mpc8xxx_spi_write_reg(®_base->mode, 0);
603 mpc8xxx_spi_write_reg(®_base->mask, 0);
604 mpc8xxx_spi_write_reg(®_base->command, 0);
605 mpc8xxx_spi_write_reg(®_base->event, 0xffffffff);
607 /* Enable SPI interface */
608 regval = pdata->initial_spmode | SPMODE_INIT_VAL | SPMODE_ENABLE;
609 if (mpc8xxx_spi->max_bits_per_word < 8) {
610 regval &= ~SPMODE_LEN(0xF);
611 regval |= SPMODE_LEN(mpc8xxx_spi->max_bits_per_word - 1);
613 if (mpc8xxx_spi->flags & SPI_QE_CPU_MODE)
616 mpc8xxx_spi_write_reg(®_base->mode, regval);
618 ret = devm_spi_register_controller(dev, host);
622 dev_info(dev, "at 0x%p (irq = %d), %s mode\n", reg_base,
623 mpc8xxx_spi->irq, mpc8xxx_spi_strmode(mpc8xxx_spi->flags));
628 fsl_spi_cpm_free(mpc8xxx_spi);
630 spi_controller_put(host);
635 static int of_fsl_spi_probe(struct platform_device *ofdev)
637 struct device *dev = &ofdev->dev;
638 struct device_node *np = ofdev->dev.of_node;
639 struct spi_controller *host;
643 bool spisel_boot = false;
644 #if IS_ENABLED(CONFIG_FSL_SOC)
645 struct mpc8xxx_spi_probe_info *pinfo = NULL;
649 ret = of_mpc8xxx_spi_probe(ofdev);
653 type = fsl_spi_get_type(&ofdev->dev);
654 if (type == TYPE_FSL) {
655 struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
656 #if IS_ENABLED(CONFIG_FSL_SOC)
657 pinfo = to_of_pinfo(pdata);
659 spisel_boot = of_property_read_bool(np, "fsl,spisel_boot");
661 pinfo->immr_spi_cs = ioremap(get_immrbase() + IMMR_SPI_CS_OFFSET, 4);
662 if (!pinfo->immr_spi_cs)
667 * Handle the case where we have one hardwired (always selected)
668 * device on the first "chipselect". Else we let the core code
669 * handle any GPIOs or native chip selects and assign the
670 * appropriate callback for dealing with the CS lines. This isn't
671 * supported on the GRLIB variant.
673 ret = gpiod_count(dev, "cs");
676 if (ret == 0 && !spisel_boot)
677 pdata->max_chipselect = 1;
679 pdata->max_chipselect = ret + spisel_boot;
682 ret = of_address_to_resource(np, 0, &mem);
686 irq = platform_get_irq(ofdev, 0);
692 host = fsl_spi_probe(dev, &mem, irq);
694 return PTR_ERR_OR_ZERO(host);
697 #if IS_ENABLED(CONFIG_FSL_SOC)
699 iounmap(pinfo->immr_spi_cs);
704 static void of_fsl_spi_remove(struct platform_device *ofdev)
706 struct spi_controller *host = platform_get_drvdata(ofdev);
707 struct mpc8xxx_spi *mpc8xxx_spi = spi_controller_get_devdata(host);
709 fsl_spi_cpm_free(mpc8xxx_spi);
712 static struct platform_driver of_fsl_spi_driver = {
715 .of_match_table = of_fsl_spi_match,
717 .probe = of_fsl_spi_probe,
718 .remove_new = of_fsl_spi_remove,
721 #ifdef CONFIG_MPC832x_RDB
724 * This is "legacy" platform driver, was used by the MPC8323E-RDB boards
725 * only. The driver should go away soon, since newer MPC8323E-RDB's device
726 * tree can work with OpenFirmware driver. But for now we support old trees
729 static int plat_mpc8xxx_spi_probe(struct platform_device *pdev)
731 struct resource *mem;
733 struct spi_controller *host;
735 if (!dev_get_platdata(&pdev->dev))
738 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
742 irq = platform_get_irq(pdev, 0);
746 host = fsl_spi_probe(&pdev->dev, mem, irq);
747 return PTR_ERR_OR_ZERO(host);
750 static void plat_mpc8xxx_spi_remove(struct platform_device *pdev)
752 struct spi_controller *host = platform_get_drvdata(pdev);
753 struct mpc8xxx_spi *mpc8xxx_spi = spi_controller_get_devdata(host);
755 fsl_spi_cpm_free(mpc8xxx_spi);
758 MODULE_ALIAS("platform:mpc8xxx_spi");
759 static struct platform_driver mpc8xxx_spi_driver = {
760 .probe = plat_mpc8xxx_spi_probe,
761 .remove_new = plat_mpc8xxx_spi_remove,
763 .name = "mpc8xxx_spi",
767 static bool legacy_driver_failed;
769 static void __init legacy_driver_register(void)
771 legacy_driver_failed = platform_driver_register(&mpc8xxx_spi_driver);
774 static void __exit legacy_driver_unregister(void)
776 if (legacy_driver_failed)
778 platform_driver_unregister(&mpc8xxx_spi_driver);
781 static void __init legacy_driver_register(void) {}
782 static void __exit legacy_driver_unregister(void) {}
783 #endif /* CONFIG_MPC832x_RDB */
785 static int __init fsl_spi_init(void)
787 legacy_driver_register();
788 return platform_driver_register(&of_fsl_spi_driver);
790 module_init(fsl_spi_init);
792 static void __exit fsl_spi_exit(void)
794 platform_driver_unregister(&of_fsl_spi_driver);
795 legacy_driver_unregister();
797 module_exit(fsl_spi_exit);
799 MODULE_AUTHOR("Kumar Gala");
800 MODULE_DESCRIPTION("Simple Freescale SPI Driver");
801 MODULE_LICENSE("GPL");