1 // SPDX-License-Identifier: GPL-2.0-or-later
3 * Copyright (C) 2009 Texas Instruments.
4 * Copyright (C) 2010 EF Johnson Technologies
7 #include <linux/interrupt.h>
9 #include <linux/gpio/consumer.h>
10 #include <linux/module.h>
11 #include <linux/delay.h>
12 #include <linux/platform_device.h>
13 #include <linux/err.h>
14 #include <linux/clk.h>
15 #include <linux/dmaengine.h>
16 #include <linux/dma-mapping.h>
18 #include <linux/spi/spi.h>
19 #include <linux/spi/spi_bitbang.h>
20 #include <linux/slab.h>
22 #include <linux/platform_data/spi-davinci.h>
24 #define CS_DEFAULT 0xFF
26 #define SPIFMT_PHASE_MASK BIT(16)
27 #define SPIFMT_POLARITY_MASK BIT(17)
28 #define SPIFMT_DISTIMER_MASK BIT(18)
29 #define SPIFMT_SHIFTDIR_MASK BIT(20)
30 #define SPIFMT_WAITENA_MASK BIT(21)
31 #define SPIFMT_PARITYENA_MASK BIT(22)
32 #define SPIFMT_ODD_PARITY_MASK BIT(23)
33 #define SPIFMT_WDELAY_MASK 0x3f000000u
34 #define SPIFMT_WDELAY_SHIFT 24
35 #define SPIFMT_PRESCALE_SHIFT 8
38 #define SPIPC0_DIFUN_MASK BIT(11) /* MISO */
39 #define SPIPC0_DOFUN_MASK BIT(10) /* MOSI */
40 #define SPIPC0_CLKFUN_MASK BIT(9) /* CLK */
41 #define SPIPC0_SPIENA_MASK BIT(8) /* nREADY */
43 #define SPIINT_MASKALL 0x0101035F
44 #define SPIINT_MASKINT 0x0000015F
45 #define SPI_INTLVL_1 0x000001FF
46 #define SPI_INTLVL_0 0x00000000
48 /* SPIDAT1 (upper 16 bit defines) */
49 #define SPIDAT1_CSHOLD_MASK BIT(12)
50 #define SPIDAT1_WDEL BIT(10)
53 #define SPIGCR1_CLKMOD_MASK BIT(1)
54 #define SPIGCR1_MASTER_MASK BIT(0)
55 #define SPIGCR1_POWERDOWN_MASK BIT(8)
56 #define SPIGCR1_LOOPBACK_MASK BIT(16)
57 #define SPIGCR1_SPIENA_MASK BIT(24)
60 #define SPIBUF_TXFULL_MASK BIT(29)
61 #define SPIBUF_RXEMPTY_MASK BIT(31)
64 #define SPIDELAY_C2TDELAY_SHIFT 24
65 #define SPIDELAY_C2TDELAY_MASK (0xFF << SPIDELAY_C2TDELAY_SHIFT)
66 #define SPIDELAY_T2CDELAY_SHIFT 16
67 #define SPIDELAY_T2CDELAY_MASK (0xFF << SPIDELAY_T2CDELAY_SHIFT)
68 #define SPIDELAY_T2EDELAY_SHIFT 8
69 #define SPIDELAY_T2EDELAY_MASK (0xFF << SPIDELAY_T2EDELAY_SHIFT)
70 #define SPIDELAY_C2EDELAY_SHIFT 0
71 #define SPIDELAY_C2EDELAY_MASK 0xFF
74 #define SPIFLG_DLEN_ERR_MASK BIT(0)
75 #define SPIFLG_TIMEOUT_MASK BIT(1)
76 #define SPIFLG_PARERR_MASK BIT(2)
77 #define SPIFLG_DESYNC_MASK BIT(3)
78 #define SPIFLG_BITERR_MASK BIT(4)
79 #define SPIFLG_OVRRUN_MASK BIT(6)
80 #define SPIFLG_BUF_INIT_ACTIVE_MASK BIT(24)
81 #define SPIFLG_ERROR_MASK (SPIFLG_DLEN_ERR_MASK \
82 | SPIFLG_TIMEOUT_MASK | SPIFLG_PARERR_MASK \
83 | SPIFLG_DESYNC_MASK | SPIFLG_BITERR_MASK \
86 #define SPIINT_DMA_REQ_EN BIT(16)
88 /* SPI Controller registers */
101 #define DMA_MIN_BYTES 16
103 /* SPI Controller driver's private data. */
105 struct spi_bitbang bitbang;
109 resource_size_t pbase;
112 struct completion done;
119 struct dma_chan *dma_rx;
120 struct dma_chan *dma_tx;
122 struct davinci_spi_platform_data pdata;
124 void (*get_rx)(u32 rx_data, struct davinci_spi *);
125 u32 (*get_tx)(struct davinci_spi *);
132 static struct davinci_spi_config davinci_spi_default_cfg;
134 static void davinci_spi_rx_buf_u8(u32 data, struct davinci_spi *dspi)
143 static void davinci_spi_rx_buf_u16(u32 data, struct davinci_spi *dspi)
152 static u32 davinci_spi_tx_buf_u8(struct davinci_spi *dspi)
157 const u8 *tx = dspi->tx;
165 static u32 davinci_spi_tx_buf_u16(struct davinci_spi *dspi)
170 const u16 *tx = dspi->tx;
178 static inline void set_io_bits(void __iomem *addr, u32 bits)
180 u32 v = ioread32(addr);
186 static inline void clear_io_bits(void __iomem *addr, u32 bits)
188 u32 v = ioread32(addr);
195 * Interface to control the chip select signal
197 static void davinci_spi_chipselect(struct spi_device *spi, int value)
199 struct davinci_spi *dspi;
200 struct davinci_spi_config *spicfg = spi->controller_data;
201 u8 chip_sel = spi_get_chipselect(spi, 0);
202 u16 spidat1 = CS_DEFAULT;
204 dspi = spi_controller_get_devdata(spi->controller);
206 /* program delay transfers if tx_delay is non zero */
207 if (spicfg && spicfg->wdelay)
208 spidat1 |= SPIDAT1_WDEL;
211 * Board specific chip select logic decides the polarity and cs
212 * line for the controller
214 if (spi_get_csgpiod(spi, 0)) {
215 if (value == BITBANG_CS_ACTIVE)
216 gpiod_set_value(spi_get_csgpiod(spi, 0), 1);
218 gpiod_set_value(spi_get_csgpiod(spi, 0), 0);
220 if (value == BITBANG_CS_ACTIVE) {
221 if (!(spi->mode & SPI_CS_WORD))
222 spidat1 |= SPIDAT1_CSHOLD_MASK;
223 spidat1 &= ~(0x1 << chip_sel);
227 iowrite16(spidat1, dspi->base + SPIDAT1 + 2);
231 * davinci_spi_get_prescale - Calculates the correct prescale value
232 * @dspi: the controller data
233 * @max_speed_hz: the maximum rate the SPI clock can run at
235 * This function calculates the prescale value that generates a clock rate
236 * less than or equal to the specified maximum.
238 * Returns: calculated prescale value for easy programming into SPI registers
239 * or negative error number if valid prescalar cannot be updated.
241 static inline int davinci_spi_get_prescale(struct davinci_spi *dspi,
246 /* Subtract 1 to match what will be programmed into SPI register. */
247 ret = DIV_ROUND_UP(clk_get_rate(dspi->clk), max_speed_hz) - 1;
249 if (ret < dspi->prescaler_limit || ret > 255)
256 * davinci_spi_setup_transfer - This functions will determine transfer method
257 * @spi: spi device on which data transfer to be done
258 * @t: spi transfer in which transfer info is filled
260 * This function determines data transfer method (8/16/32 bit transfer).
261 * It will also set the SPI Clock Control register according to
262 * SPI slave device freq.
264 static int davinci_spi_setup_transfer(struct spi_device *spi,
265 struct spi_transfer *t)
268 struct davinci_spi *dspi;
269 struct davinci_spi_config *spicfg;
270 u8 bits_per_word = 0;
271 u32 hz = 0, spifmt = 0;
274 dspi = spi_controller_get_devdata(spi->controller);
275 spicfg = spi->controller_data;
277 spicfg = &davinci_spi_default_cfg;
280 bits_per_word = t->bits_per_word;
284 /* if bits_per_word is not set then set it default */
286 bits_per_word = spi->bits_per_word;
289 * Assign function pointer to appropriate transfer method
290 * 8bit, 16bit or 32bit transfer
292 if (bits_per_word <= 8) {
293 dspi->get_rx = davinci_spi_rx_buf_u8;
294 dspi->get_tx = davinci_spi_tx_buf_u8;
295 dspi->bytes_per_word[spi_get_chipselect(spi, 0)] = 1;
297 dspi->get_rx = davinci_spi_rx_buf_u16;
298 dspi->get_tx = davinci_spi_tx_buf_u16;
299 dspi->bytes_per_word[spi_get_chipselect(spi, 0)] = 2;
303 hz = spi->max_speed_hz;
305 /* Set up SPIFMTn register, unique to this chipselect. */
307 prescale = davinci_spi_get_prescale(dspi, hz);
311 spifmt = (prescale << SPIFMT_PRESCALE_SHIFT) | (bits_per_word & 0x1f);
313 if (spi->mode & SPI_LSB_FIRST)
314 spifmt |= SPIFMT_SHIFTDIR_MASK;
316 if (spi->mode & SPI_CPOL)
317 spifmt |= SPIFMT_POLARITY_MASK;
319 if (!(spi->mode & SPI_CPHA))
320 spifmt |= SPIFMT_PHASE_MASK;
323 * Assume wdelay is used only on SPI peripherals that has this field
324 * in SPIFMTn register and when it's configured from board file or DT.
327 spifmt |= ((spicfg->wdelay << SPIFMT_WDELAY_SHIFT)
328 & SPIFMT_WDELAY_MASK);
331 * Version 1 hardware supports two basic SPI modes:
332 * - Standard SPI mode uses 4 pins, with chipselect
333 * - 3 pin SPI is a 4 pin variant without CS (SPI_NO_CS)
334 * (distinct from SPI_3WIRE, with just one data wire;
335 * or similar variants without MOSI or without MISO)
337 * Version 2 hardware supports an optional handshaking signal,
338 * so it can support two more modes:
339 * - 5 pin SPI variant is standard SPI plus SPI_READY
340 * - 4 pin with enable is (SPI_READY | SPI_NO_CS)
343 if (dspi->version == SPI_VERSION_2) {
347 if (spicfg->odd_parity)
348 spifmt |= SPIFMT_ODD_PARITY_MASK;
350 if (spicfg->parity_enable)
351 spifmt |= SPIFMT_PARITYENA_MASK;
353 if (spicfg->timer_disable) {
354 spifmt |= SPIFMT_DISTIMER_MASK;
356 delay |= (spicfg->c2tdelay << SPIDELAY_C2TDELAY_SHIFT)
357 & SPIDELAY_C2TDELAY_MASK;
358 delay |= (spicfg->t2cdelay << SPIDELAY_T2CDELAY_SHIFT)
359 & SPIDELAY_T2CDELAY_MASK;
362 if (spi->mode & SPI_READY) {
363 spifmt |= SPIFMT_WAITENA_MASK;
364 delay |= (spicfg->t2edelay << SPIDELAY_T2EDELAY_SHIFT)
365 & SPIDELAY_T2EDELAY_MASK;
366 delay |= (spicfg->c2edelay << SPIDELAY_C2EDELAY_SHIFT)
367 & SPIDELAY_C2EDELAY_MASK;
370 iowrite32(delay, dspi->base + SPIDELAY);
373 iowrite32(spifmt, dspi->base + SPIFMT0);
378 static int davinci_spi_of_setup(struct spi_device *spi)
380 struct davinci_spi_config *spicfg = spi->controller_data;
381 struct device_node *np = spi->dev.of_node;
382 struct davinci_spi *dspi = spi_controller_get_devdata(spi->controller);
385 if (spicfg == NULL && np) {
386 spicfg = kzalloc(sizeof(*spicfg), GFP_KERNEL);
389 *spicfg = davinci_spi_default_cfg;
390 /* override with dt configured values */
391 if (!of_property_read_u32(np, "ti,spi-wdelay", &prop))
392 spicfg->wdelay = (u8)prop;
393 spi->controller_data = spicfg;
395 if (dspi->dma_rx && dspi->dma_tx)
396 spicfg->io_type = SPI_IO_TYPE_DMA;
403 * davinci_spi_setup - This functions will set default transfer method
404 * @spi: spi device on which data transfer to be done
406 * This functions sets the default transfer method.
408 static int davinci_spi_setup(struct spi_device *spi)
410 struct davinci_spi *dspi;
411 struct device_node *np = spi->dev.of_node;
412 bool internal_cs = true;
414 dspi = spi_controller_get_devdata(spi->controller);
416 if (!(spi->mode & SPI_NO_CS)) {
417 if (np && spi_get_csgpiod(spi, 0))
421 set_io_bits(dspi->base + SPIPC0, 1 << spi_get_chipselect(spi, 0));
424 if (spi->mode & SPI_READY)
425 set_io_bits(dspi->base + SPIPC0, SPIPC0_SPIENA_MASK);
427 if (spi->mode & SPI_LOOP)
428 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_LOOPBACK_MASK);
430 clear_io_bits(dspi->base + SPIGCR1, SPIGCR1_LOOPBACK_MASK);
432 return davinci_spi_of_setup(spi);
435 static void davinci_spi_cleanup(struct spi_device *spi)
437 struct davinci_spi_config *spicfg = spi->controller_data;
439 spi->controller_data = NULL;
440 if (spi->dev.of_node)
444 static bool davinci_spi_can_dma(struct spi_controller *host,
445 struct spi_device *spi,
446 struct spi_transfer *xfer)
448 struct davinci_spi_config *spicfg = spi->controller_data;
449 bool can_dma = false;
452 can_dma = (spicfg->io_type == SPI_IO_TYPE_DMA) &&
453 (xfer->len >= DMA_MIN_BYTES) &&
454 !is_vmalloc_addr(xfer->rx_buf) &&
455 !is_vmalloc_addr(xfer->tx_buf);
460 static int davinci_spi_check_error(struct davinci_spi *dspi, int int_status)
462 struct device *sdev = dspi->bitbang.master->dev.parent;
464 if (int_status & SPIFLG_TIMEOUT_MASK) {
465 dev_err(sdev, "SPI Time-out Error\n");
468 if (int_status & SPIFLG_DESYNC_MASK) {
469 dev_err(sdev, "SPI Desynchronization Error\n");
472 if (int_status & SPIFLG_BITERR_MASK) {
473 dev_err(sdev, "SPI Bit error\n");
477 if (dspi->version == SPI_VERSION_2) {
478 if (int_status & SPIFLG_DLEN_ERR_MASK) {
479 dev_err(sdev, "SPI Data Length Error\n");
482 if (int_status & SPIFLG_PARERR_MASK) {
483 dev_err(sdev, "SPI Parity Error\n");
486 if (int_status & SPIFLG_OVRRUN_MASK) {
487 dev_err(sdev, "SPI Data Overrun error\n");
490 if (int_status & SPIFLG_BUF_INIT_ACTIVE_MASK) {
491 dev_err(sdev, "SPI Buffer Init Active\n");
500 * davinci_spi_process_events - check for and handle any SPI controller events
501 * @dspi: the controller data
503 * This function will check the SPIFLG register and handle any events that are
506 static int davinci_spi_process_events(struct davinci_spi *dspi)
508 u32 buf, status, errors = 0, spidat1;
510 buf = ioread32(dspi->base + SPIBUF);
512 if (dspi->rcount > 0 && !(buf & SPIBUF_RXEMPTY_MASK)) {
513 dspi->get_rx(buf & 0xFFFF, dspi);
517 status = ioread32(dspi->base + SPIFLG);
519 if (unlikely(status & SPIFLG_ERROR_MASK)) {
520 errors = status & SPIFLG_ERROR_MASK;
524 if (dspi->wcount > 0 && !(buf & SPIBUF_TXFULL_MASK)) {
525 spidat1 = ioread32(dspi->base + SPIDAT1);
528 spidat1 |= 0xFFFF & dspi->get_tx(dspi);
529 iowrite32(spidat1, dspi->base + SPIDAT1);
536 static void davinci_spi_dma_rx_callback(void *data)
538 struct davinci_spi *dspi = (struct davinci_spi *)data;
542 if (!dspi->wcount && !dspi->rcount)
543 complete(&dspi->done);
546 static void davinci_spi_dma_tx_callback(void *data)
548 struct davinci_spi *dspi = (struct davinci_spi *)data;
552 if (!dspi->wcount && !dspi->rcount)
553 complete(&dspi->done);
557 * davinci_spi_bufs - functions which will handle transfer data
558 * @spi: spi device on which data transfer to be done
559 * @t: spi transfer in which transfer info is filled
561 * This function will put data to be transferred into data register
562 * of SPI controller and then wait until the completion will be marked
563 * by the IRQ Handler.
565 static int davinci_spi_bufs(struct spi_device *spi, struct spi_transfer *t)
567 struct davinci_spi *dspi;
568 int data_type, ret = -ENOMEM;
569 u32 tx_data, spidat1;
571 struct davinci_spi_config *spicfg;
572 struct davinci_spi_platform_data *pdata;
574 dspi = spi_controller_get_devdata(spi->controller);
575 pdata = &dspi->pdata;
576 spicfg = (struct davinci_spi_config *)spi->controller_data;
578 spicfg = &davinci_spi_default_cfg;
580 /* convert len to words based on bits_per_word */
581 data_type = dspi->bytes_per_word[spi_get_chipselect(spi, 0)];
583 dspi->tx = t->tx_buf;
584 dspi->rx = t->rx_buf;
585 dspi->wcount = t->len / data_type;
586 dspi->rcount = dspi->wcount;
588 spidat1 = ioread32(dspi->base + SPIDAT1);
590 clear_io_bits(dspi->base + SPIGCR1, SPIGCR1_POWERDOWN_MASK);
591 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_SPIENA_MASK);
593 reinit_completion(&dspi->done);
595 if (!davinci_spi_can_dma(spi->controller, spi, t)) {
596 if (spicfg->io_type != SPI_IO_TYPE_POLL)
597 set_io_bits(dspi->base + SPIINT, SPIINT_MASKINT);
598 /* start the transfer */
600 tx_data = dspi->get_tx(dspi);
601 spidat1 &= 0xFFFF0000;
602 spidat1 |= tx_data & 0xFFFF;
603 iowrite32(spidat1, dspi->base + SPIDAT1);
605 struct dma_slave_config dma_rx_conf = {
606 .direction = DMA_DEV_TO_MEM,
607 .src_addr = (unsigned long)dspi->pbase + SPIBUF,
608 .src_addr_width = data_type,
611 struct dma_slave_config dma_tx_conf = {
612 .direction = DMA_MEM_TO_DEV,
613 .dst_addr = (unsigned long)dspi->pbase + SPIDAT1,
614 .dst_addr_width = data_type,
617 struct dma_async_tx_descriptor *rxdesc;
618 struct dma_async_tx_descriptor *txdesc;
620 dmaengine_slave_config(dspi->dma_rx, &dma_rx_conf);
621 dmaengine_slave_config(dspi->dma_tx, &dma_tx_conf);
623 rxdesc = dmaengine_prep_slave_sg(dspi->dma_rx,
624 t->rx_sg.sgl, t->rx_sg.nents, DMA_DEV_TO_MEM,
625 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
630 /* To avoid errors when doing rx-only transfers with
631 * many SG entries (> 20), use the rx buffer as the
632 * dummy tx buffer so that dma reloads are done at the
633 * same time for rx and tx.
635 t->tx_sg.sgl = t->rx_sg.sgl;
636 t->tx_sg.nents = t->rx_sg.nents;
639 txdesc = dmaengine_prep_slave_sg(dspi->dma_tx,
640 t->tx_sg.sgl, t->tx_sg.nents, DMA_MEM_TO_DEV,
641 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
645 rxdesc->callback = davinci_spi_dma_rx_callback;
646 rxdesc->callback_param = (void *)dspi;
647 txdesc->callback = davinci_spi_dma_tx_callback;
648 txdesc->callback_param = (void *)dspi;
650 if (pdata->cshold_bug)
651 iowrite16(spidat1 >> 16, dspi->base + SPIDAT1 + 2);
653 dmaengine_submit(rxdesc);
654 dmaengine_submit(txdesc);
656 dma_async_issue_pending(dspi->dma_rx);
657 dma_async_issue_pending(dspi->dma_tx);
659 set_io_bits(dspi->base + SPIINT, SPIINT_DMA_REQ_EN);
662 /* Wait for the transfer to complete */
663 if (spicfg->io_type != SPI_IO_TYPE_POLL) {
664 if (wait_for_completion_timeout(&dspi->done, HZ) == 0)
665 errors = SPIFLG_TIMEOUT_MASK;
667 while (dspi->rcount > 0 || dspi->wcount > 0) {
668 errors = davinci_spi_process_events(dspi);
675 clear_io_bits(dspi->base + SPIINT, SPIINT_MASKALL);
676 if (davinci_spi_can_dma(spi->controller, spi, t))
677 clear_io_bits(dspi->base + SPIINT, SPIINT_DMA_REQ_EN);
679 clear_io_bits(dspi->base + SPIGCR1, SPIGCR1_SPIENA_MASK);
680 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_POWERDOWN_MASK);
683 * Check for bit error, desync error,parity error,timeout error and
684 * receive overflow errors
687 ret = davinci_spi_check_error(dspi, errors);
688 WARN(!ret, "%s: error reported but no error found!\n",
689 dev_name(&spi->dev));
693 if (dspi->rcount != 0 || dspi->wcount != 0) {
694 dev_err(&spi->dev, "SPI data transfer error\n");
705 * dummy_thread_fn - dummy thread function
706 * @irq: IRQ number for this SPI Master
707 * @data: structure for SPI Master controller davinci_spi
709 * This is to satisfy the request_threaded_irq() API so that the irq
710 * handler is called in interrupt context.
712 static irqreturn_t dummy_thread_fn(s32 irq, void *data)
718 * davinci_spi_irq - Interrupt handler for SPI Master Controller
719 * @irq: IRQ number for this SPI Master
720 * @data: structure for SPI Master controller davinci_spi
722 * ISR will determine that interrupt arrives either for READ or WRITE command.
723 * According to command it will do the appropriate action. It will check
724 * transfer length and if it is not zero then dispatch transfer command again.
725 * If transfer length is zero then it will indicate the COMPLETION so that
726 * davinci_spi_bufs function can go ahead.
728 static irqreturn_t davinci_spi_irq(s32 irq, void *data)
730 struct davinci_spi *dspi = data;
733 status = davinci_spi_process_events(dspi);
734 if (unlikely(status != 0))
735 clear_io_bits(dspi->base + SPIINT, SPIINT_MASKINT);
737 if ((!dspi->rcount && !dspi->wcount) || status)
738 complete(&dspi->done);
743 static int davinci_spi_request_dma(struct davinci_spi *dspi)
745 struct device *sdev = dspi->bitbang.master->dev.parent;
747 dspi->dma_rx = dma_request_chan(sdev, "rx");
748 if (IS_ERR(dspi->dma_rx))
749 return PTR_ERR(dspi->dma_rx);
751 dspi->dma_tx = dma_request_chan(sdev, "tx");
752 if (IS_ERR(dspi->dma_tx)) {
753 dma_release_channel(dspi->dma_rx);
754 return PTR_ERR(dspi->dma_tx);
760 #if defined(CONFIG_OF)
762 /* OF SPI data structure */
763 struct davinci_spi_of_data {
768 static const struct davinci_spi_of_data dm6441_spi_data = {
769 .version = SPI_VERSION_1,
770 .prescaler_limit = 2,
773 static const struct davinci_spi_of_data da830_spi_data = {
774 .version = SPI_VERSION_2,
775 .prescaler_limit = 2,
778 static const struct davinci_spi_of_data keystone_spi_data = {
779 .version = SPI_VERSION_1,
780 .prescaler_limit = 0,
783 static const struct of_device_id davinci_spi_of_match[] = {
785 .compatible = "ti,dm6441-spi",
786 .data = &dm6441_spi_data,
789 .compatible = "ti,da830-spi",
790 .data = &da830_spi_data,
793 .compatible = "ti,keystone-spi",
794 .data = &keystone_spi_data,
798 MODULE_DEVICE_TABLE(of, davinci_spi_of_match);
801 * spi_davinci_get_pdata - Get platform data from DTS binding
802 * @pdev: ptr to platform data
803 * @dspi: ptr to driver data
805 * Parses and populates pdata in dspi from device tree bindings.
807 * NOTE: Not all platform data params are supported currently.
809 static int spi_davinci_get_pdata(struct platform_device *pdev,
810 struct davinci_spi *dspi)
812 struct device_node *node = pdev->dev.of_node;
813 const struct davinci_spi_of_data *spi_data;
814 struct davinci_spi_platform_data *pdata;
815 unsigned int num_cs, intr_line = 0;
817 pdata = &dspi->pdata;
819 spi_data = device_get_match_data(&pdev->dev);
821 pdata->version = spi_data->version;
822 pdata->prescaler_limit = spi_data->prescaler_limit;
824 * default num_cs is 1 and all chipsel are internal to the chip
825 * indicated by chip_sel being NULL or cs_gpios being NULL or
826 * set to -ENOENT. num-cs includes internal as well as gpios.
827 * indicated by chip_sel being NULL. GPIO based CS is not
828 * supported yet in DT bindings.
831 of_property_read_u32(node, "num-cs", &num_cs);
832 pdata->num_chipselect = num_cs;
833 of_property_read_u32(node, "ti,davinci-spi-intr-line", &intr_line);
834 pdata->intr_line = intr_line;
838 static int spi_davinci_get_pdata(struct platform_device *pdev,
839 struct davinci_spi *dspi)
846 * davinci_spi_probe - probe function for SPI Master Controller
847 * @pdev: platform_device structure which contains plateform specific data
849 * According to Linux Device Model this function will be invoked by Linux
850 * with platform_device struct which contains the device specific info.
851 * This function will map the SPI controller's memory, register IRQ,
852 * Reset SPI controller and setting its registers to default value.
853 * It will invoke spi_bitbang_start to create work queue so that client driver
854 * can register transfer method to work queue.
856 static int davinci_spi_probe(struct platform_device *pdev)
858 struct spi_controller *host;
859 struct davinci_spi *dspi;
860 struct davinci_spi_platform_data *pdata;
865 host = spi_alloc_host(&pdev->dev, sizeof(struct davinci_spi));
871 platform_set_drvdata(pdev, host);
873 dspi = spi_controller_get_devdata(host);
875 if (dev_get_platdata(&pdev->dev)) {
876 pdata = dev_get_platdata(&pdev->dev);
877 dspi->pdata = *pdata;
879 /* update dspi pdata with that from the DT */
880 ret = spi_davinci_get_pdata(pdev, dspi);
885 /* pdata in dspi is now updated and point pdata to that */
886 pdata = &dspi->pdata;
888 dspi->bytes_per_word = devm_kcalloc(&pdev->dev,
889 pdata->num_chipselect,
890 sizeof(*dspi->bytes_per_word),
892 if (dspi->bytes_per_word == NULL) {
897 dspi->base = devm_platform_get_and_ioremap_resource(pdev, 0, &r);
898 if (IS_ERR(dspi->base)) {
899 ret = PTR_ERR(dspi->base);
902 dspi->pbase = r->start;
904 init_completion(&dspi->done);
906 ret = platform_get_irq(pdev, 0);
911 ret = devm_request_threaded_irq(&pdev->dev, dspi->irq, davinci_spi_irq,
912 dummy_thread_fn, 0, dev_name(&pdev->dev), dspi);
916 dspi->bitbang.master = host;
918 dspi->clk = devm_clk_get(&pdev->dev, NULL);
919 if (IS_ERR(dspi->clk)) {
923 ret = clk_prepare_enable(dspi->clk);
927 host->use_gpio_descriptors = true;
928 host->dev.of_node = pdev->dev.of_node;
929 host->bus_num = pdev->id;
930 host->num_chipselect = pdata->num_chipselect;
931 host->bits_per_word_mask = SPI_BPW_RANGE_MASK(2, 16);
932 host->flags = SPI_CONTROLLER_MUST_RX | SPI_CONTROLLER_GPIO_SS;
933 host->setup = davinci_spi_setup;
934 host->cleanup = davinci_spi_cleanup;
935 host->can_dma = davinci_spi_can_dma;
937 dspi->bitbang.chipselect = davinci_spi_chipselect;
938 dspi->bitbang.setup_transfer = davinci_spi_setup_transfer;
939 dspi->prescaler_limit = pdata->prescaler_limit;
940 dspi->version = pdata->version;
942 dspi->bitbang.flags = SPI_NO_CS | SPI_LSB_FIRST | SPI_LOOP | SPI_CS_WORD;
943 if (dspi->version == SPI_VERSION_2)
944 dspi->bitbang.flags |= SPI_READY;
946 dspi->bitbang.txrx_bufs = davinci_spi_bufs;
948 ret = davinci_spi_request_dma(dspi);
949 if (ret == -EPROBE_DEFER) {
952 dev_info(&pdev->dev, "DMA is not supported (%d)\n", ret);
957 dspi->get_rx = davinci_spi_rx_buf_u8;
958 dspi->get_tx = davinci_spi_tx_buf_u8;
960 /* Reset In/OUT SPI module */
961 iowrite32(0, dspi->base + SPIGCR0);
963 iowrite32(1, dspi->base + SPIGCR0);
965 /* Set up SPIPC0. CS and ENA init is done in davinci_spi_setup */
966 spipc0 = SPIPC0_DIFUN_MASK | SPIPC0_DOFUN_MASK | SPIPC0_CLKFUN_MASK;
967 iowrite32(spipc0, dspi->base + SPIPC0);
969 if (pdata->intr_line)
970 iowrite32(SPI_INTLVL_1, dspi->base + SPILVL);
972 iowrite32(SPI_INTLVL_0, dspi->base + SPILVL);
974 iowrite32(CS_DEFAULT, dspi->base + SPIDEF);
976 /* host mode default */
977 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_CLKMOD_MASK);
978 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_MASTER_MASK);
979 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_POWERDOWN_MASK);
981 ret = spi_bitbang_start(&dspi->bitbang);
985 dev_info(&pdev->dev, "Controller at 0x%p\n", dspi->base);
991 dma_release_channel(dspi->dma_rx);
992 dma_release_channel(dspi->dma_tx);
995 clk_disable_unprepare(dspi->clk);
997 spi_controller_put(host);
1003 * davinci_spi_remove - remove function for SPI Master Controller
1004 * @pdev: platform_device structure which contains plateform specific data
1006 * This function will do the reverse action of davinci_spi_probe function
1007 * It will free the IRQ and SPI controller's memory region.
1008 * It will also call spi_bitbang_stop to destroy the work queue which was
1009 * created by spi_bitbang_start.
1011 static void davinci_spi_remove(struct platform_device *pdev)
1013 struct davinci_spi *dspi;
1014 struct spi_controller *host;
1016 host = platform_get_drvdata(pdev);
1017 dspi = spi_controller_get_devdata(host);
1019 spi_bitbang_stop(&dspi->bitbang);
1021 clk_disable_unprepare(dspi->clk);
1024 dma_release_channel(dspi->dma_rx);
1025 dma_release_channel(dspi->dma_tx);
1028 spi_controller_put(host);
1031 static struct platform_driver davinci_spi_driver = {
1033 .name = "spi_davinci",
1034 .of_match_table = of_match_ptr(davinci_spi_of_match),
1036 .probe = davinci_spi_probe,
1037 .remove_new = davinci_spi_remove,
1039 module_platform_driver(davinci_spi_driver);
1041 MODULE_DESCRIPTION("TI DaVinci SPI Master Controller Driver");
1042 MODULE_LICENSE("GPL");