1 // SPDX-License-Identifier: GPL-2.0-or-later
3 * Cadence SPI controller driver (master mode only)
5 * Copyright (C) 2008 - 2014 Xilinx, Inc.
7 * based on Blackfin On-Chip SPI Driver (spi_bfin5xx.c)
10 #include <linux/clk.h>
11 #include <linux/delay.h>
12 #include <linux/gpio/consumer.h>
13 #include <linux/interrupt.h>
15 #include <linux/module.h>
16 #include <linux/of_irq.h>
17 #include <linux/of_address.h>
18 #include <linux/platform_device.h>
19 #include <linux/pm_runtime.h>
20 #include <linux/spi/spi.h>
22 /* Name of this driver */
23 #define CDNS_SPI_NAME "cdns-spi"
25 /* Register offset definitions */
26 #define CDNS_SPI_CR 0x00 /* Configuration Register, RW */
27 #define CDNS_SPI_ISR 0x04 /* Interrupt Status Register, RO */
28 #define CDNS_SPI_IER 0x08 /* Interrupt Enable Register, WO */
29 #define CDNS_SPI_IDR 0x0c /* Interrupt Disable Register, WO */
30 #define CDNS_SPI_IMR 0x10 /* Interrupt Enabled Mask Register, RO */
31 #define CDNS_SPI_ER 0x14 /* Enable/Disable Register, RW */
32 #define CDNS_SPI_DR 0x18 /* Delay Register, RW */
33 #define CDNS_SPI_TXD 0x1C /* Data Transmit Register, WO */
34 #define CDNS_SPI_RXD 0x20 /* Data Receive Register, RO */
35 #define CDNS_SPI_SICR 0x24 /* Slave Idle Count Register, RW */
36 #define CDNS_SPI_THLD 0x28 /* Transmit FIFO Watermark Register,RW */
38 #define SPI_AUTOSUSPEND_TIMEOUT 3000
40 * SPI Configuration Register bit Masks
42 * This register contains various control bits that affect the operation
43 * of the SPI controller
45 #define CDNS_SPI_CR_MANSTRT 0x00010000 /* Manual TX Start */
46 #define CDNS_SPI_CR_CPHA 0x00000004 /* Clock Phase Control */
47 #define CDNS_SPI_CR_CPOL 0x00000002 /* Clock Polarity Control */
48 #define CDNS_SPI_CR_SSCTRL 0x00003C00 /* Slave Select Mask */
49 #define CDNS_SPI_CR_PERI_SEL 0x00000200 /* Peripheral Select Decode */
50 #define CDNS_SPI_CR_BAUD_DIV 0x00000038 /* Baud Rate Divisor Mask */
51 #define CDNS_SPI_CR_MSTREN 0x00000001 /* Master Enable Mask */
52 #define CDNS_SPI_CR_MANSTRTEN 0x00008000 /* Manual TX Enable Mask */
53 #define CDNS_SPI_CR_SSFORCE 0x00004000 /* Manual SS Enable Mask */
54 #define CDNS_SPI_CR_BAUD_DIV_4 0x00000008 /* Default Baud Div Mask */
55 #define CDNS_SPI_CR_DEFAULT (CDNS_SPI_CR_MSTREN | \
56 CDNS_SPI_CR_SSCTRL | \
57 CDNS_SPI_CR_SSFORCE | \
58 CDNS_SPI_CR_BAUD_DIV_4)
61 * SPI Configuration Register - Baud rate and slave select
63 * These are the values used in the calculation of baud rate divisor and
64 * setting the slave select.
67 #define CDNS_SPI_BAUD_DIV_MAX 7 /* Baud rate divisor maximum */
68 #define CDNS_SPI_BAUD_DIV_MIN 1 /* Baud rate divisor minimum */
69 #define CDNS_SPI_BAUD_DIV_SHIFT 3 /* Baud rate divisor shift in CR */
70 #define CDNS_SPI_SS_SHIFT 10 /* Slave Select field shift in CR */
71 #define CDNS_SPI_SS0 0x1 /* Slave Select zero */
72 #define CDNS_SPI_NOSS 0xF /* No Slave select */
75 * SPI Interrupt Registers bit Masks
77 * All the four interrupt registers (Status/Mask/Enable/Disable) have the same
80 #define CDNS_SPI_IXR_TXOW 0x00000004 /* SPI TX FIFO Overwater */
81 #define CDNS_SPI_IXR_MODF 0x00000002 /* SPI Mode Fault */
82 #define CDNS_SPI_IXR_RXNEMTY 0x00000010 /* SPI RX FIFO Not Empty */
83 #define CDNS_SPI_IXR_DEFAULT (CDNS_SPI_IXR_TXOW | \
85 #define CDNS_SPI_IXR_TXFULL 0x00000008 /* SPI TX Full */
86 #define CDNS_SPI_IXR_ALL 0x0000007F /* SPI all interrupts */
89 * SPI Enable Register bit Masks
91 * This register is used to enable or disable the SPI controller
93 #define CDNS_SPI_ER_ENABLE 0x00000001 /* SPI Enable Bit Mask */
94 #define CDNS_SPI_ER_DISABLE 0x0 /* SPI Disable Bit Mask */
96 /* Default number of chip select lines */
97 #define CDNS_SPI_DEFAULT_NUM_CS 4
100 * struct cdns_spi - This definition defines spi driver instance
101 * @regs: Virtual address of the SPI controller registers
102 * @ref_clk: Pointer to the peripheral clock
103 * @pclk: Pointer to the APB clock
104 * @speed_hz: Current SPI bus clock speed in Hz
105 * @txbuf: Pointer to the TX buffer
106 * @rxbuf: Pointer to the RX buffer
107 * @tx_bytes: Number of bytes left to transfer
108 * @rx_bytes: Number of bytes requested
109 * @dev_busy: Device busy flag
110 * @is_decoded_cs: Flag for decoder property set or not
111 * @tx_fifo_depth: Depth of the TX FIFO
117 unsigned int clk_rate;
125 unsigned int tx_fifo_depth;
128 /* Macros for the SPI controller read/write */
129 static inline u32 cdns_spi_read(struct cdns_spi *xspi, u32 offset)
131 return readl_relaxed(xspi->regs + offset);
134 static inline void cdns_spi_write(struct cdns_spi *xspi, u32 offset, u32 val)
136 writel_relaxed(val, xspi->regs + offset);
140 * cdns_spi_init_hw - Initialize the hardware and configure the SPI controller
141 * @xspi: Pointer to the cdns_spi structure
143 * On reset the SPI controller is configured to be in master mode, baud rate
144 * divisor is set to 4, threshold value for TX FIFO not full interrupt is set
145 * to 1 and size of the word to be transferred as 8 bit.
146 * This function initializes the SPI controller to disable and clear all the
147 * interrupts, enable manual slave select and manual start, deselect all the
148 * chip select lines, and enable the SPI controller.
150 static void cdns_spi_init_hw(struct cdns_spi *xspi)
152 u32 ctrl_reg = CDNS_SPI_CR_DEFAULT;
154 if (xspi->is_decoded_cs)
155 ctrl_reg |= CDNS_SPI_CR_PERI_SEL;
157 cdns_spi_write(xspi, CDNS_SPI_ER, CDNS_SPI_ER_DISABLE);
158 cdns_spi_write(xspi, CDNS_SPI_IDR, CDNS_SPI_IXR_ALL);
160 /* Clear the RX FIFO */
161 while (cdns_spi_read(xspi, CDNS_SPI_ISR) & CDNS_SPI_IXR_RXNEMTY)
162 cdns_spi_read(xspi, CDNS_SPI_RXD);
164 cdns_spi_write(xspi, CDNS_SPI_ISR, CDNS_SPI_IXR_ALL);
165 cdns_spi_write(xspi, CDNS_SPI_CR, ctrl_reg);
166 cdns_spi_write(xspi, CDNS_SPI_ER, CDNS_SPI_ER_ENABLE);
170 * cdns_spi_chipselect - Select or deselect the chip select line
171 * @spi: Pointer to the spi_device structure
172 * @is_high: Select(0) or deselect (1) the chip select line
174 static void cdns_spi_chipselect(struct spi_device *spi, bool is_high)
176 struct cdns_spi *xspi = spi_master_get_devdata(spi->master);
179 ctrl_reg = cdns_spi_read(xspi, CDNS_SPI_CR);
182 /* Deselect the slave */
183 ctrl_reg |= CDNS_SPI_CR_SSCTRL;
185 /* Select the slave */
186 ctrl_reg &= ~CDNS_SPI_CR_SSCTRL;
187 if (!(xspi->is_decoded_cs))
188 ctrl_reg |= ((~(CDNS_SPI_SS0 << spi->chip_select)) <<
192 ctrl_reg |= (spi->chip_select << CDNS_SPI_SS_SHIFT) &
196 cdns_spi_write(xspi, CDNS_SPI_CR, ctrl_reg);
200 * cdns_spi_config_clock_mode - Sets clock polarity and phase
201 * @spi: Pointer to the spi_device structure
203 * Sets the requested clock polarity and phase.
205 static void cdns_spi_config_clock_mode(struct spi_device *spi)
207 struct cdns_spi *xspi = spi_master_get_devdata(spi->master);
208 u32 ctrl_reg, new_ctrl_reg;
210 new_ctrl_reg = cdns_spi_read(xspi, CDNS_SPI_CR);
211 ctrl_reg = new_ctrl_reg;
213 /* Set the SPI clock phase and clock polarity */
214 new_ctrl_reg &= ~(CDNS_SPI_CR_CPHA | CDNS_SPI_CR_CPOL);
215 if (spi->mode & SPI_CPHA)
216 new_ctrl_reg |= CDNS_SPI_CR_CPHA;
217 if (spi->mode & SPI_CPOL)
218 new_ctrl_reg |= CDNS_SPI_CR_CPOL;
220 if (new_ctrl_reg != ctrl_reg) {
222 * Just writing the CR register does not seem to apply the clock
223 * setting changes. This is problematic when changing the clock
224 * polarity as it will cause the SPI slave to see spurious clock
225 * transitions. To workaround the issue toggle the ER register.
227 cdns_spi_write(xspi, CDNS_SPI_ER, CDNS_SPI_ER_DISABLE);
228 cdns_spi_write(xspi, CDNS_SPI_CR, new_ctrl_reg);
229 cdns_spi_write(xspi, CDNS_SPI_ER, CDNS_SPI_ER_ENABLE);
234 * cdns_spi_config_clock_freq - Sets clock frequency
235 * @spi: Pointer to the spi_device structure
236 * @transfer: Pointer to the spi_transfer structure which provides
237 * information about next transfer setup parameters
239 * Sets the requested clock frequency.
240 * Note: If the requested frequency is not an exact match with what can be
241 * obtained using the prescalar value the driver sets the clock frequency which
242 * is lower than the requested frequency (maximum lower) for the transfer. If
243 * the requested frequency is higher or lower than that is supported by the SPI
244 * controller the driver will set the highest or lowest frequency supported by
247 static void cdns_spi_config_clock_freq(struct spi_device *spi,
248 struct spi_transfer *transfer)
250 struct cdns_spi *xspi = spi_master_get_devdata(spi->master);
251 u32 ctrl_reg, baud_rate_val;
252 unsigned long frequency;
254 frequency = xspi->clk_rate;
256 ctrl_reg = cdns_spi_read(xspi, CDNS_SPI_CR);
258 /* Set the clock frequency */
259 if (xspi->speed_hz != transfer->speed_hz) {
260 /* first valid value is 1 */
261 baud_rate_val = CDNS_SPI_BAUD_DIV_MIN;
262 while ((baud_rate_val < CDNS_SPI_BAUD_DIV_MAX) &&
263 (frequency / (2 << baud_rate_val)) > transfer->speed_hz)
266 ctrl_reg &= ~CDNS_SPI_CR_BAUD_DIV;
267 ctrl_reg |= baud_rate_val << CDNS_SPI_BAUD_DIV_SHIFT;
269 xspi->speed_hz = frequency / (2 << baud_rate_val);
271 cdns_spi_write(xspi, CDNS_SPI_CR, ctrl_reg);
275 * cdns_spi_setup_transfer - Configure SPI controller for specified transfer
276 * @spi: Pointer to the spi_device structure
277 * @transfer: Pointer to the spi_transfer structure which provides
278 * information about next transfer setup parameters
280 * Sets the operational mode of SPI controller for the next SPI transfer and
281 * sets the requested clock frequency.
285 static int cdns_spi_setup_transfer(struct spi_device *spi,
286 struct spi_transfer *transfer)
288 struct cdns_spi *xspi = spi_master_get_devdata(spi->master);
290 cdns_spi_config_clock_freq(spi, transfer);
292 dev_dbg(&spi->dev, "%s, mode %d, %u bits/w, %u clock speed\n",
293 __func__, spi->mode, spi->bits_per_word,
300 * cdns_spi_fill_tx_fifo - Fills the TX FIFO with as many bytes as possible
301 * @xspi: Pointer to the cdns_spi structure
303 static void cdns_spi_fill_tx_fifo(struct cdns_spi *xspi)
305 unsigned long trans_cnt = 0;
307 while ((trans_cnt < xspi->tx_fifo_depth) &&
308 (xspi->tx_bytes > 0)) {
310 /* When xspi in busy condition, bytes may send failed,
311 * then spi control did't work thoroughly, add one byte delay
313 if (cdns_spi_read(xspi, CDNS_SPI_ISR) &
318 cdns_spi_write(xspi, CDNS_SPI_TXD, *xspi->txbuf++);
320 cdns_spi_write(xspi, CDNS_SPI_TXD, 0);
328 * cdns_spi_irq - Interrupt service routine of the SPI controller
330 * @dev_id: Pointer to the xspi structure
332 * This function handles TX empty and Mode Fault interrupts only.
333 * On TX empty interrupt this function reads the received data from RX FIFO and
334 * fills the TX FIFO if there is any data remaining to be transferred.
335 * On Mode Fault interrupt this function indicates that transfer is completed,
336 * the SPI subsystem will identify the error as the remaining bytes to be
337 * transferred is non-zero.
339 * Return: IRQ_HANDLED when handled; IRQ_NONE otherwise.
341 static irqreturn_t cdns_spi_irq(int irq, void *dev_id)
343 struct spi_master *master = dev_id;
344 struct cdns_spi *xspi = spi_master_get_devdata(master);
349 intr_status = cdns_spi_read(xspi, CDNS_SPI_ISR);
350 cdns_spi_write(xspi, CDNS_SPI_ISR, intr_status);
352 if (intr_status & CDNS_SPI_IXR_MODF) {
353 /* Indicate that transfer is completed, the SPI subsystem will
354 * identify the error as the remaining bytes to be
355 * transferred is non-zero
357 cdns_spi_write(xspi, CDNS_SPI_IDR, CDNS_SPI_IXR_DEFAULT);
358 spi_finalize_current_transfer(master);
359 status = IRQ_HANDLED;
360 } else if (intr_status & CDNS_SPI_IXR_TXOW) {
361 unsigned long trans_cnt;
363 trans_cnt = xspi->rx_bytes - xspi->tx_bytes;
365 /* Read out the data from the RX FIFO */
369 data = cdns_spi_read(xspi, CDNS_SPI_RXD);
371 *xspi->rxbuf++ = data;
377 if (xspi->tx_bytes) {
378 /* There is more data to send */
379 cdns_spi_fill_tx_fifo(xspi);
381 /* Transfer is completed */
382 cdns_spi_write(xspi, CDNS_SPI_IDR,
383 CDNS_SPI_IXR_DEFAULT);
384 spi_finalize_current_transfer(master);
386 status = IRQ_HANDLED;
392 static int cdns_prepare_message(struct spi_master *master,
393 struct spi_message *msg)
395 cdns_spi_config_clock_mode(msg->spi);
400 * cdns_transfer_one - Initiates the SPI transfer
401 * @master: Pointer to spi_master structure
402 * @spi: Pointer to the spi_device structure
403 * @transfer: Pointer to the spi_transfer structure which provides
404 * information about next transfer parameters
406 * This function fills the TX FIFO, starts the SPI transfer and
407 * returns a positive transfer count so that core will wait for completion.
409 * Return: Number of bytes transferred in the last transfer
411 static int cdns_transfer_one(struct spi_master *master,
412 struct spi_device *spi,
413 struct spi_transfer *transfer)
415 struct cdns_spi *xspi = spi_master_get_devdata(master);
417 xspi->txbuf = transfer->tx_buf;
418 xspi->rxbuf = transfer->rx_buf;
419 xspi->tx_bytes = transfer->len;
420 xspi->rx_bytes = transfer->len;
422 cdns_spi_setup_transfer(spi, transfer);
423 cdns_spi_fill_tx_fifo(xspi);
424 spi_transfer_delay_exec(transfer);
426 cdns_spi_write(xspi, CDNS_SPI_IER, CDNS_SPI_IXR_DEFAULT);
427 return transfer->len;
431 * cdns_prepare_transfer_hardware - Prepares hardware for transfer.
432 * @master: Pointer to the spi_master structure which provides
433 * information about the controller.
435 * This function enables SPI master controller.
439 static int cdns_prepare_transfer_hardware(struct spi_master *master)
441 struct cdns_spi *xspi = spi_master_get_devdata(master);
443 cdns_spi_write(xspi, CDNS_SPI_ER, CDNS_SPI_ER_ENABLE);
449 * cdns_unprepare_transfer_hardware - Relaxes hardware after transfer
450 * @master: Pointer to the spi_master structure which provides
451 * information about the controller.
453 * This function disables the SPI master controller when no slave selected.
457 static int cdns_unprepare_transfer_hardware(struct spi_master *master)
459 struct cdns_spi *xspi = spi_master_get_devdata(master);
462 /* Disable the SPI if slave is deselected */
463 ctrl_reg = cdns_spi_read(xspi, CDNS_SPI_CR);
464 ctrl_reg = (ctrl_reg & CDNS_SPI_CR_SSCTRL) >> CDNS_SPI_SS_SHIFT;
465 if (ctrl_reg == CDNS_SPI_NOSS)
466 cdns_spi_write(xspi, CDNS_SPI_ER, CDNS_SPI_ER_DISABLE);
472 * cdns_spi_detect_fifo_depth - Detect the FIFO depth of the hardware
473 * @xspi: Pointer to the cdns_spi structure
475 * The depth of the TX FIFO is a synthesis configuration parameter of the SPI
476 * IP. The FIFO threshold register is sized so that its maximum value can be the
477 * FIFO size - 1. This is used to detect the size of the FIFO.
479 static void cdns_spi_detect_fifo_depth(struct cdns_spi *xspi)
481 /* The MSBs will get truncated giving us the size of the FIFO */
482 cdns_spi_write(xspi, CDNS_SPI_THLD, 0xffff);
483 xspi->tx_fifo_depth = cdns_spi_read(xspi, CDNS_SPI_THLD) + 1;
485 /* Reset to default */
486 cdns_spi_write(xspi, CDNS_SPI_THLD, 0x1);
490 * cdns_spi_probe - Probe method for the SPI driver
491 * @pdev: Pointer to the platform_device structure
493 * This function initializes the driver data structures and the hardware.
495 * Return: 0 on success and error value on error
497 static int cdns_spi_probe(struct platform_device *pdev)
500 struct spi_master *master;
501 struct cdns_spi *xspi;
504 master = spi_alloc_master(&pdev->dev, sizeof(*xspi));
508 xspi = spi_master_get_devdata(master);
509 master->dev.of_node = pdev->dev.of_node;
510 platform_set_drvdata(pdev, master);
512 xspi->regs = devm_platform_ioremap_resource(pdev, 0);
513 if (IS_ERR(xspi->regs)) {
514 ret = PTR_ERR(xspi->regs);
518 xspi->pclk = devm_clk_get(&pdev->dev, "pclk");
519 if (IS_ERR(xspi->pclk)) {
520 dev_err(&pdev->dev, "pclk clock not found.\n");
521 ret = PTR_ERR(xspi->pclk);
525 xspi->ref_clk = devm_clk_get(&pdev->dev, "ref_clk");
526 if (IS_ERR(xspi->ref_clk)) {
527 dev_err(&pdev->dev, "ref_clk clock not found.\n");
528 ret = PTR_ERR(xspi->ref_clk);
532 ret = clk_prepare_enable(xspi->pclk);
534 dev_err(&pdev->dev, "Unable to enable APB clock.\n");
538 ret = clk_prepare_enable(xspi->ref_clk);
540 dev_err(&pdev->dev, "Unable to enable device clock.\n");
544 pm_runtime_use_autosuspend(&pdev->dev);
545 pm_runtime_set_autosuspend_delay(&pdev->dev, SPI_AUTOSUSPEND_TIMEOUT);
546 pm_runtime_get_noresume(&pdev->dev);
547 pm_runtime_set_active(&pdev->dev);
548 pm_runtime_enable(&pdev->dev);
550 ret = of_property_read_u32(pdev->dev.of_node, "num-cs", &num_cs);
552 master->num_chipselect = CDNS_SPI_DEFAULT_NUM_CS;
554 master->num_chipselect = num_cs;
556 ret = of_property_read_u32(pdev->dev.of_node, "is-decoded-cs",
557 &xspi->is_decoded_cs);
559 xspi->is_decoded_cs = 0;
561 cdns_spi_detect_fifo_depth(xspi);
563 /* SPI controller initializations */
564 cdns_spi_init_hw(xspi);
566 irq = platform_get_irq(pdev, 0);
572 ret = devm_request_irq(&pdev->dev, irq, cdns_spi_irq,
573 0, pdev->name, master);
576 dev_err(&pdev->dev, "request_irq failed\n");
580 master->use_gpio_descriptors = true;
581 master->prepare_transfer_hardware = cdns_prepare_transfer_hardware;
582 master->prepare_message = cdns_prepare_message;
583 master->transfer_one = cdns_transfer_one;
584 master->unprepare_transfer_hardware = cdns_unprepare_transfer_hardware;
585 master->set_cs = cdns_spi_chipselect;
586 master->auto_runtime_pm = true;
587 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
589 xspi->clk_rate = clk_get_rate(xspi->ref_clk);
590 /* Set to default valid value */
591 master->max_speed_hz = xspi->clk_rate / 4;
592 xspi->speed_hz = master->max_speed_hz;
594 master->bits_per_word_mask = SPI_BPW_MASK(8);
596 pm_runtime_mark_last_busy(&pdev->dev);
597 pm_runtime_put_autosuspend(&pdev->dev);
599 ret = spi_register_master(master);
601 dev_err(&pdev->dev, "spi_register_master failed\n");
608 pm_runtime_set_suspended(&pdev->dev);
609 pm_runtime_disable(&pdev->dev);
610 clk_disable_unprepare(xspi->ref_clk);
612 clk_disable_unprepare(xspi->pclk);
614 spi_master_put(master);
619 * cdns_spi_remove - Remove method for the SPI driver
620 * @pdev: Pointer to the platform_device structure
622 * This function is called if a device is physically removed from the system or
623 * if the driver module is being unloaded. It frees all resources allocated to
626 * Return: 0 on success and error value on error
628 static int cdns_spi_remove(struct platform_device *pdev)
630 struct spi_master *master = platform_get_drvdata(pdev);
631 struct cdns_spi *xspi = spi_master_get_devdata(master);
633 cdns_spi_write(xspi, CDNS_SPI_ER, CDNS_SPI_ER_DISABLE);
635 clk_disable_unprepare(xspi->ref_clk);
636 clk_disable_unprepare(xspi->pclk);
637 pm_runtime_set_suspended(&pdev->dev);
638 pm_runtime_disable(&pdev->dev);
640 spi_unregister_master(master);
646 * cdns_spi_suspend - Suspend method for the SPI driver
647 * @dev: Address of the platform_device structure
649 * This function disables the SPI controller and
650 * changes the driver state to "suspend"
652 * Return: 0 on success and error value on error
654 static int __maybe_unused cdns_spi_suspend(struct device *dev)
656 struct spi_master *master = dev_get_drvdata(dev);
658 return spi_master_suspend(master);
662 * cdns_spi_resume - Resume method for the SPI driver
663 * @dev: Address of the platform_device structure
665 * This function changes the driver state to "ready"
667 * Return: 0 on success and error value on error
669 static int __maybe_unused cdns_spi_resume(struct device *dev)
671 struct spi_master *master = dev_get_drvdata(dev);
672 struct cdns_spi *xspi = spi_master_get_devdata(master);
674 cdns_spi_init_hw(xspi);
675 return spi_master_resume(master);
679 * cdns_spi_runtime_resume - Runtime resume method for the SPI driver
680 * @dev: Address of the platform_device structure
682 * This function enables the clocks
684 * Return: 0 on success and error value on error
686 static int __maybe_unused cdns_spi_runtime_resume(struct device *dev)
688 struct spi_master *master = dev_get_drvdata(dev);
689 struct cdns_spi *xspi = spi_master_get_devdata(master);
692 ret = clk_prepare_enable(xspi->pclk);
694 dev_err(dev, "Cannot enable APB clock.\n");
698 ret = clk_prepare_enable(xspi->ref_clk);
700 dev_err(dev, "Cannot enable device clock.\n");
701 clk_disable_unprepare(xspi->pclk);
708 * cdns_spi_runtime_suspend - Runtime suspend method for the SPI driver
709 * @dev: Address of the platform_device structure
711 * This function disables the clocks
715 static int __maybe_unused cdns_spi_runtime_suspend(struct device *dev)
717 struct spi_master *master = dev_get_drvdata(dev);
718 struct cdns_spi *xspi = spi_master_get_devdata(master);
720 clk_disable_unprepare(xspi->ref_clk);
721 clk_disable_unprepare(xspi->pclk);
726 static const struct dev_pm_ops cdns_spi_dev_pm_ops = {
727 SET_RUNTIME_PM_OPS(cdns_spi_runtime_suspend,
728 cdns_spi_runtime_resume, NULL)
729 SET_SYSTEM_SLEEP_PM_OPS(cdns_spi_suspend, cdns_spi_resume)
732 static const struct of_device_id cdns_spi_of_match[] = {
733 { .compatible = "xlnx,zynq-spi-r1p6" },
734 { .compatible = "cdns,spi-r1p6" },
735 { /* end of table */ }
737 MODULE_DEVICE_TABLE(of, cdns_spi_of_match);
739 /* cdns_spi_driver - This structure defines the SPI subsystem platform driver */
740 static struct platform_driver cdns_spi_driver = {
741 .probe = cdns_spi_probe,
742 .remove = cdns_spi_remove,
744 .name = CDNS_SPI_NAME,
745 .of_match_table = cdns_spi_of_match,
746 .pm = &cdns_spi_dev_pm_ops,
750 module_platform_driver(cdns_spi_driver);
752 MODULE_AUTHOR("Xilinx, Inc.");
753 MODULE_DESCRIPTION("Cadence SPI driver");
754 MODULE_LICENSE("GPL");