1 /* SPDX-License-Identifier: (GPL-2.0 OR BSD-3-Clause) */
2 /* Copyright(c) 2015-17 Intel Corporation. */
4 #ifndef __SDW_INTEL_LOCAL_H
5 #define __SDW_INTEL_LOCAL_H
10 * struct sdw_intel_link_res - Soundwire Intel link resource structure,
11 * typically populated by the controller driver.
12 * @hw_ops: platform-specific ops
13 * @mmio_base: mmio base of SoundWire registers
14 * @registers: Link IO registers base
15 * @ip_offset: offset for MCP_IP registers
16 * @shim: Audio shim pointer
17 * @shim_vs: Audio vendor-specific shim pointer
18 * @alh: ALH (Audio Link Hub) pointer
19 * @irq: Interrupt line
20 * @ops: Shim callback ops
21 * @dev: device implementing hw_params and free callbacks
22 * @shim_lock: mutex to handle access to shared SHIM registers
23 * @shim_mask: global pointer to check SHIM register initialization
24 * @clock_stop_quirks: mask defining requested behavior on pm_suspend
25 * @link_mask: global mask needed for power-up/down sequences
26 * @cdns: Cadence master descriptor
27 * @list: used to walk-through all masters exposed by the same controller
28 * @hbus: hdac_bus pointer, needed for power management
30 struct sdw_intel_link_res {
31 const struct sdw_intel_hw_ops *hw_ops;
33 void __iomem *mmio_base; /* not strictly needed, useful for debug */
34 void __iomem *registers;
37 void __iomem *shim_vs;
40 const struct sdw_intel_ops *ops;
42 struct mutex *shim_lock; /* protect shared registers */
44 u32 clock_stop_quirks;
46 struct sdw_cdns *cdns;
47 struct list_head list;
48 struct hdac_bus *hbus;
54 struct sdw_intel_link_res *link_res;
56 #ifdef CONFIG_DEBUG_FS
57 struct dentry *debugfs;
68 * Read, write helpers for HW registers
70 static inline int intel_readl(void __iomem *base, int offset)
72 return readl(base + offset);
75 static inline void intel_writel(void __iomem *base, int offset, int value)
77 writel(value, base + offset);
80 static inline u16 intel_readw(void __iomem *base, int offset)
82 return readw(base + offset);
85 static inline void intel_writew(void __iomem *base, int offset, u16 value)
87 writew(value, base + offset);
90 #define cdns_to_intel(_cdns) container_of(_cdns, struct sdw_intel, cdns)
92 #define INTEL_MASTER_RESET_ITERATIONS 10
94 #define SDW_INTEL_CHECK_OPS(sdw, cb) ((sdw) && (sdw)->link_res && (sdw)->link_res->hw_ops && \
95 (sdw)->link_res->hw_ops->cb)
96 #define SDW_INTEL_OPS(sdw, cb) ((sdw)->link_res->hw_ops->cb)
98 #ifdef CONFIG_DEBUG_FS
99 void intel_ace2x_debugfs_init(struct sdw_intel *sdw);
100 void intel_ace2x_debugfs_exit(struct sdw_intel *sdw);
102 static inline void intel_ace2x_debugfs_init(struct sdw_intel *sdw) {}
103 static inline void intel_ace2x_debugfs_exit(struct sdw_intel *sdw) {}
106 static inline void sdw_intel_debugfs_init(struct sdw_intel *sdw)
108 if (SDW_INTEL_CHECK_OPS(sdw, debugfs_init))
109 SDW_INTEL_OPS(sdw, debugfs_init)(sdw);
112 static inline void sdw_intel_debugfs_exit(struct sdw_intel *sdw)
114 if (SDW_INTEL_CHECK_OPS(sdw, debugfs_exit))
115 SDW_INTEL_OPS(sdw, debugfs_exit)(sdw);
118 static inline int sdw_intel_register_dai(struct sdw_intel *sdw)
120 if (SDW_INTEL_CHECK_OPS(sdw, register_dai))
121 return SDW_INTEL_OPS(sdw, register_dai)(sdw);
125 static inline void sdw_intel_check_clock_stop(struct sdw_intel *sdw)
127 if (SDW_INTEL_CHECK_OPS(sdw, check_clock_stop))
128 SDW_INTEL_OPS(sdw, check_clock_stop)(sdw);
131 static inline int sdw_intel_start_bus(struct sdw_intel *sdw)
133 if (SDW_INTEL_CHECK_OPS(sdw, start_bus))
134 return SDW_INTEL_OPS(sdw, start_bus)(sdw);
138 static inline int sdw_intel_start_bus_after_reset(struct sdw_intel *sdw)
140 if (SDW_INTEL_CHECK_OPS(sdw, start_bus_after_reset))
141 return SDW_INTEL_OPS(sdw, start_bus_after_reset)(sdw);
145 static inline int sdw_intel_start_bus_after_clock_stop(struct sdw_intel *sdw)
147 if (SDW_INTEL_CHECK_OPS(sdw, start_bus_after_clock_stop))
148 return SDW_INTEL_OPS(sdw, start_bus_after_clock_stop)(sdw);
152 static inline int sdw_intel_stop_bus(struct sdw_intel *sdw, bool clock_stop)
154 if (SDW_INTEL_CHECK_OPS(sdw, stop_bus))
155 return SDW_INTEL_OPS(sdw, stop_bus)(sdw, clock_stop);
159 static inline int sdw_intel_link_power_up(struct sdw_intel *sdw)
161 if (SDW_INTEL_CHECK_OPS(sdw, link_power_up))
162 return SDW_INTEL_OPS(sdw, link_power_up)(sdw);
166 static inline int sdw_intel_link_power_down(struct sdw_intel *sdw)
168 if (SDW_INTEL_CHECK_OPS(sdw, link_power_down))
169 return SDW_INTEL_OPS(sdw, link_power_down)(sdw);
173 static inline int sdw_intel_shim_check_wake(struct sdw_intel *sdw)
175 if (SDW_INTEL_CHECK_OPS(sdw, shim_check_wake))
176 return SDW_INTEL_OPS(sdw, shim_check_wake)(sdw);
180 static inline void sdw_intel_shim_wake(struct sdw_intel *sdw, bool wake_enable)
182 if (SDW_INTEL_CHECK_OPS(sdw, shim_wake))
183 SDW_INTEL_OPS(sdw, shim_wake)(sdw, wake_enable);
186 static inline void sdw_intel_sync_arm(struct sdw_intel *sdw)
188 if (SDW_INTEL_CHECK_OPS(sdw, sync_arm))
189 SDW_INTEL_OPS(sdw, sync_arm)(sdw);
192 static inline int sdw_intel_sync_go_unlocked(struct sdw_intel *sdw)
194 if (SDW_INTEL_CHECK_OPS(sdw, sync_go_unlocked))
195 return SDW_INTEL_OPS(sdw, sync_go_unlocked)(sdw);
199 static inline int sdw_intel_sync_go(struct sdw_intel *sdw)
201 if (SDW_INTEL_CHECK_OPS(sdw, sync_go))
202 return SDW_INTEL_OPS(sdw, sync_go)(sdw);
206 static inline bool sdw_intel_sync_check_cmdsync_unlocked(struct sdw_intel *sdw)
208 if (SDW_INTEL_CHECK_OPS(sdw, sync_check_cmdsync_unlocked))
209 return SDW_INTEL_OPS(sdw, sync_check_cmdsync_unlocked)(sdw);
213 /* common bus management */
214 int intel_start_bus(struct sdw_intel *sdw);
215 int intel_start_bus_after_reset(struct sdw_intel *sdw);
216 void intel_check_clock_stop(struct sdw_intel *sdw);
217 int intel_start_bus_after_clock_stop(struct sdw_intel *sdw);
218 int intel_stop_bus(struct sdw_intel *sdw, bool clock_stop);
220 /* common bank switch routines */
221 int intel_pre_bank_switch(struct sdw_intel *sdw);
222 int intel_post_bank_switch(struct sdw_intel *sdw);
224 #endif /* __SDW_INTEL_LOCAL_H */