1 // SPDX-License-Identifier: GPL-2.0+
3 * Copyright 2018 Google LLC
4 * Copyright 2014 Rockchip Electronics Co., Ltd.
5 * Taken from dc i2s/rockchip.c
8 #define LOG_CATEGORY UCLASS_I2S
17 u32 txcr; /* I2S_TXCR, 0x00 */
18 u32 rxcr; /* I2S_RXCR, 0x04 */
19 u32 ckr; /* I2S_CKR, 0x08 */
20 u32 fifolr; /* I2S_FIFOLR, 0x0C */
21 u32 dmacr; /* I2S_DMACR, 0x10 */
22 u32 intcr; /* I2S_INTCR, 0x14 */
23 u32 intsr; /* I2S_INTSR, 0x18 */
24 u32 xfer; /* I2S_XFER, 0x1C */
25 u32 clr; /* I2S_CLR, 0x20 */
26 u32 txdr; /* I2S_TXDR, 0x24 */
27 u32 rxdr; /* I2S_RXDR, 0x28 */
32 I2S_RX_TRAN_BIT = BIT(1),
33 I2S_TX_TRAN_BIT = BIT(0),
34 I2S_TRAN_MASK = 3 << 0,
37 I2S_MCLK_DIV_SHIFT = 16,
38 I2S_MCLK_DIV_MASK = (0xff << I2S_MCLK_DIV_SHIFT),
40 I2S_RX_SCLK_DIV_SHIFT = 8,
41 I2S_RX_SCLK_DIV_MASK = 0xff << I2S_RX_SCLK_DIV_SHIFT,
42 I2S_TX_SCLK_DIV_SHIFT = 0,
43 I2S_TX_SCLK_DIV_MASK = 0xff << I2S_TX_SCLK_DIV_SHIFT,
45 I2S_DATA_WIDTH_SHIFT = 0,
46 I2S_DATA_WIDTH_MASK = 0x1f << I2S_DATA_WIDTH_SHIFT,
49 static int rockchip_i2s_init(struct i2s_uc_priv *priv)
51 struct rk_i2s_regs *regs = (struct rk_i2s_regs *)priv->base_address;
52 u32 bps = priv->bitspersample;
54 u32 chn = priv->channels;
57 clrbits_le32(®s->xfer, I2S_TX_TRAN_BIT);
58 mode = readl(®s->txcr) & ~0x1f;
59 switch (priv->bitspersample) {
62 mode |= (priv->bitspersample - 1) << I2S_DATA_WIDTH_SHIFT;
65 log_err("Invalid sample size input %d\n", priv->bitspersample);
68 writel(mode, ®s->txcr);
70 mode = readl(®s->ckr) & ~I2S_MCLK_DIV_MASK;
71 mode |= (lrf / (bps * chn) - 1) << I2S_MCLK_DIV_SHIFT;
73 mode &= ~I2S_TX_SCLK_DIV_MASK;
74 mode |= (priv->bitspersample * priv->channels - 1) <<
75 I2S_TX_SCLK_DIV_SHIFT;
76 writel(mode, ®s->ckr);
81 static int i2s_send_data(struct rk_i2s_regs *regs, u32 *data, uint length)
83 for (int i = 0; i < min(32u, length); i++)
84 writel(*data++, ®s->txdr);
86 length -= min(32u, length);
88 /* enable both tx and rx */
89 setbits_le32(®s->xfer, I2S_TRAN_MASK);
91 if ((readl(®s->fifolr) & 0x3f) < 0x20) {
92 writel(*data++, ®s->txdr);
96 while (readl(®s->fifolr) & 0x3f)
97 /* wait until FIFO empty */;
98 clrbits_le32(®s->xfer, I2S_TRAN_MASK);
99 writel(0, ®s->clr);
104 static int rockchip_i2s_tx_data(struct udevice *dev, void *data, uint data_size)
106 struct i2s_uc_priv *priv = dev_get_uclass_priv(dev);
107 struct rk_i2s_regs *regs = (struct rk_i2s_regs *)priv->base_address;
109 return i2s_send_data(regs, data, data_size / sizeof(u32));
112 static int rockchip_i2s_probe(struct udevice *dev)
114 struct i2s_uc_priv *priv = dev_get_uclass_priv(dev);
117 base = dev_read_addr(dev);
118 if (base == FDT_ADDR_T_NONE) {
119 log_debug("Missing i2s base\n");
122 priv->base_address = base;
124 priv->audio_pll_clk = 4800000;
125 priv->samplingrate = 48000;
126 priv->bitspersample = 16;
131 return rockchip_i2s_init(priv);
134 static const struct i2s_ops rockchip_i2s_ops = {
135 .tx_data = rockchip_i2s_tx_data,
138 static const struct udevice_id rockchip_i2s_ids[] = {
139 { .compatible = "rockchip,rk3288-i2s" },
143 U_BOOT_DRIVER(rockchip_i2s) = {
144 .name = "rockchip_i2s",
146 .of_match = rockchip_i2s_ids,
147 .probe = rockchip_i2s_probe,
148 .ops = &rockchip_i2s_ops,