1 // SPDX-License-Identifier: GPL-2.0+
3 * Copyright (C) 2012 Michal Simek <monstr@monstr.eu>
4 * Copyright (C) 2011-2012 Xilinx, Inc. All rights reserved.
9 #include <debug_uart.h>
16 #include <dm/device_compat.h>
17 #include <linux/bitops.h>
18 #include <linux/compiler.h>
20 #include <linux/err.h>
22 #define ZYNQ_UART_SR_TXACTIVE BIT(11) /* TX active */
23 #define ZYNQ_UART_SR_TXFULL BIT(4) /* TX FIFO full */
24 #define ZYNQ_UART_SR_RXEMPTY BIT(1) /* RX FIFO empty */
26 #define ZYNQ_UART_CR_TX_EN BIT(4) /* TX enabled */
27 #define ZYNQ_UART_CR_RX_EN BIT(2) /* RX enabled */
28 #define ZYNQ_UART_CR_TXRST BIT(1) /* TX logic reset */
29 #define ZYNQ_UART_CR_RXRST BIT(0) /* RX logic reset */
31 #define ZYNQ_UART_MR_PARITY_NONE 0x00000020 /* No parity mode */
34 u32 control; /* 0x0 - Control Register [8:0] */
35 u32 mode; /* 0x4 - Mode Register [10:0] */
37 u32 baud_rate_gen; /* 0x18 - Baud Rate Generator [15:0] */
39 u32 channel_sts; /* 0x2c - Channel Status [11:0] */
40 u32 tx_rx_fifo; /* 0x30 - FIFO [15:0] or [7:0] */
41 u32 baud_rate_divider; /* 0x34 - Baud Rate Divider [7:0] */
44 struct zynq_uart_platdata {
45 struct uart_zynq *regs;
48 /* Set up the baud rate */
49 static void _uart_zynq_serial_setbrg(struct uart_zynq *regs,
50 unsigned long clock, unsigned long baud)
52 /* Calculation results. */
53 unsigned int calc_bauderror, bdiv, bgen;
54 unsigned long calc_baud = 0;
56 /* Covering case where input clock is so slow */
57 if (clock < 1000000 && baud > 4800)
61 * Baud rate = ------------------
64 * Find acceptable values for baud generation.
66 for (bdiv = 4; bdiv < 255; bdiv++) {
67 bgen = clock / (baud * (bdiv + 1));
68 if (bgen < 2 || bgen > 65535)
71 calc_baud = clock / (bgen * (bdiv + 1));
74 * Use first calculated baudrate with
75 * an acceptable (<3%) error
78 calc_bauderror = baud - calc_baud;
80 calc_bauderror = calc_baud - baud;
81 if (((calc_bauderror * 100) / baud) < 3)
85 writel(bdiv, ®s->baud_rate_divider);
86 writel(bgen, ®s->baud_rate_gen);
89 /* Initialize the UART, with...some settings. */
90 static void _uart_zynq_serial_init(struct uart_zynq *regs)
92 /* RX/TX enabled & reset */
93 writel(ZYNQ_UART_CR_TX_EN | ZYNQ_UART_CR_RX_EN | ZYNQ_UART_CR_TXRST | \
94 ZYNQ_UART_CR_RXRST, ®s->control);
95 writel(ZYNQ_UART_MR_PARITY_NONE, ®s->mode); /* 8 bit, no parity */
98 static int _uart_zynq_serial_putc(struct uart_zynq *regs, const char c)
100 if (readl(®s->channel_sts) & ZYNQ_UART_SR_TXFULL)
103 writel(c, ®s->tx_rx_fifo);
108 static int zynq_serial_setbrg(struct udevice *dev, int baudrate)
110 struct zynq_uart_platdata *platdata = dev_get_platdata(dev);
116 ret = clk_get_by_index(dev, 0, &clk);
118 dev_err(dev, "failed to get clock\n");
122 clock = clk_get_rate(&clk);
123 if (IS_ERR_VALUE(clock)) {
124 dev_err(dev, "failed to get rate\n");
127 debug("%s: CLK %ld\n", __func__, clock);
129 ret = clk_enable(&clk);
130 if (ret && ret != -ENOSYS) {
131 dev_err(dev, "failed to enable clock\n");
135 _uart_zynq_serial_setbrg(platdata->regs, clock, baudrate);
140 static int zynq_serial_probe(struct udevice *dev)
142 struct zynq_uart_platdata *platdata = dev_get_platdata(dev);
143 struct uart_zynq *regs = platdata->regs;
146 /* No need to reinitialize the UART if TX already enabled */
147 val = readl(®s->control);
148 if (val & ZYNQ_UART_CR_TX_EN)
151 _uart_zynq_serial_init(platdata->regs);
156 static int zynq_serial_getc(struct udevice *dev)
158 struct zynq_uart_platdata *platdata = dev_get_platdata(dev);
159 struct uart_zynq *regs = platdata->regs;
161 if (readl(®s->channel_sts) & ZYNQ_UART_SR_RXEMPTY)
164 return readl(®s->tx_rx_fifo);
167 static int zynq_serial_putc(struct udevice *dev, const char ch)
169 struct zynq_uart_platdata *platdata = dev_get_platdata(dev);
171 return _uart_zynq_serial_putc(platdata->regs, ch);
174 static int zynq_serial_pending(struct udevice *dev, bool input)
176 struct zynq_uart_platdata *platdata = dev_get_platdata(dev);
177 struct uart_zynq *regs = platdata->regs;
180 return !(readl(®s->channel_sts) & ZYNQ_UART_SR_RXEMPTY);
182 return !!(readl(®s->channel_sts) & ZYNQ_UART_SR_TXACTIVE);
185 static int zynq_serial_ofdata_to_platdata(struct udevice *dev)
187 struct zynq_uart_platdata *platdata = dev_get_platdata(dev);
189 platdata->regs = (struct uart_zynq *)dev_read_addr(dev);
190 if (IS_ERR(platdata->regs))
191 return PTR_ERR(platdata->regs);
196 static const struct dm_serial_ops zynq_serial_ops = {
197 .putc = zynq_serial_putc,
198 .pending = zynq_serial_pending,
199 .getc = zynq_serial_getc,
200 .setbrg = zynq_serial_setbrg,
203 static const struct udevice_id zynq_serial_ids[] = {
204 { .compatible = "xlnx,xuartps" },
205 { .compatible = "cdns,uart-r1p8" },
206 { .compatible = "cdns,uart-r1p12" },
210 U_BOOT_DRIVER(serial_zynq) = {
211 .name = "serial_zynq",
213 .of_match = zynq_serial_ids,
214 .ofdata_to_platdata = zynq_serial_ofdata_to_platdata,
215 .platdata_auto_alloc_size = sizeof(struct zynq_uart_platdata),
216 .probe = zynq_serial_probe,
217 .ops = &zynq_serial_ops,
220 #ifdef CONFIG_DEBUG_UART_ZYNQ
221 static inline void _debug_uart_init(void)
223 struct uart_zynq *regs = (struct uart_zynq *)CONFIG_DEBUG_UART_BASE;
225 _uart_zynq_serial_init(regs);
226 _uart_zynq_serial_setbrg(regs, CONFIG_DEBUG_UART_CLOCK,
230 static inline void _debug_uart_putc(int ch)
232 struct uart_zynq *regs = (struct uart_zynq *)CONFIG_DEBUG_UART_BASE;
234 while (_uart_zynq_serial_putc(regs, ch) == -EAGAIN)