1 // SPDX-License-Identifier: GPL-2.0+
3 * SuperH SCIF device driver.
4 * Copyright (C) 2013 Renesas Electronics Corporation
5 * Copyright (C) 2007,2008,2010, 2014 Nobuhiro Iwamatsu
6 * Copyright (C) 2002 - 2008 Paul Mundt
13 #include <asm/global_data.h>
15 #include <asm/processor.h>
17 #include <linux/compiler.h>
18 #include <dm/platform_data/serial_sh.h>
19 #include <linux/delay.h>
20 #include "serial_sh.h"
22 DECLARE_GLOBAL_DATA_PTR;
24 #if defined(CONFIG_CPU_SH7780)
25 static int scif_rxfill(struct uart_port *port)
27 return sci_in(port, SCRFDR) & 0xff;
29 #elif defined(CONFIG_CPU_SH7763)
30 static int scif_rxfill(struct uart_port *port)
32 if ((port->mapbase == 0xffe00000) ||
33 (port->mapbase == 0xffe08000)) {
35 return sci_in(port, SCRFDR) & 0xff;
38 return sci_in(port, SCFDR) & SCIF2_RFDC_MASK;
42 static int scif_rxfill(struct uart_port *port)
44 return sci_in(port, SCFDR) & SCIF_RFDC_MASK;
48 static void sh_serial_init_generic(struct uart_port *port)
50 sci_out(port, SCSCR , SCSCR_INIT(port));
51 sci_out(port, SCSCR , SCSCR_INIT(port));
52 sci_out(port, SCSMR, 0);
53 sci_out(port, SCSMR, 0);
54 sci_out(port, SCFCR, SCFCR_RFRST|SCFCR_TFRST);
56 sci_out(port, SCFCR, 0);
57 #if defined(CONFIG_RZA1)
58 sci_out(port, SCSPTR, 0x0003);
63 sh_serial_setbrg_generic(struct uart_port *port, int clk, int baudrate)
65 if (port->clk_mode == EXT_CLK) {
66 unsigned short dl = DL_VALUE(baudrate, clk);
67 sci_out(port, DL, dl);
68 /* Need wait: Clock * 1/dl * 1/16 */
69 udelay((1000000 * dl * 16 / clk) * 1000 + 1);
71 sci_out(port, SCBRR, SCBRR_VALUE(baudrate, clk));
75 static void handle_error(struct uart_port *port)
78 sci_out(port, SCxSR, SCxSR_ERROR_CLEAR(port));
80 sci_out(port, SCLSR, 0x00);
83 static int serial_raw_putc(struct uart_port *port, const char c)
85 /* Tx fifo is empty */
86 if (!(sci_in(port, SCxSR) & SCxSR_TEND(port)))
89 sci_out(port, SCxTDR, c);
90 sci_out(port, SCxSR, sci_in(port, SCxSR) & ~SCxSR_TEND(port));
95 static int serial_rx_fifo_level(struct uart_port *port)
97 return scif_rxfill(port);
100 static int sh_serial_tstc_generic(struct uart_port *port)
102 if (sci_in(port, SCxSR) & SCIF_ERRORS) {
107 return serial_rx_fifo_level(port) ? 1 : 0;
110 static int serial_getc_check(struct uart_port *port)
112 unsigned short status;
114 status = sci_in(port, SCxSR);
116 if (status & SCIF_ERRORS)
118 if (sci_in(port, SCLSR) & SCxSR_ORER(port))
120 status &= (SCIF_DR | SCxSR_RDxF(port));
123 return scif_rxfill(port);
126 static int sh_serial_getc_generic(struct uart_port *port)
128 unsigned short status;
131 if (!serial_getc_check(port))
134 ch = sci_in(port, SCxRDR);
135 status = sci_in(port, SCxSR);
137 sci_out(port, SCxSR, SCxSR_RDxF_CLEAR(port));
139 if (status & SCIF_ERRORS)
142 if (sci_in(port, SCLSR) & SCxSR_ORER(port))
148 #if CONFIG_IS_ENABLED(DM_SERIAL)
150 static int sh_serial_pending(struct udevice *dev, bool input)
152 struct uart_port *priv = dev_get_priv(dev);
154 return sh_serial_tstc_generic(priv);
157 static int sh_serial_putc(struct udevice *dev, const char ch)
159 struct uart_port *priv = dev_get_priv(dev);
161 return serial_raw_putc(priv, ch);
164 static int sh_serial_getc(struct udevice *dev)
166 struct uart_port *priv = dev_get_priv(dev);
168 return sh_serial_getc_generic(priv);
171 static int sh_serial_setbrg(struct udevice *dev, int baudrate)
173 struct sh_serial_plat *plat = dev_get_plat(dev);
174 struct uart_port *priv = dev_get_priv(dev);
176 sh_serial_setbrg_generic(priv, plat->clk, baudrate);
181 static int sh_serial_probe(struct udevice *dev)
183 struct sh_serial_plat *plat = dev_get_plat(dev);
184 struct uart_port *priv = dev_get_priv(dev);
186 priv->membase = (unsigned char *)plat->base;
187 priv->mapbase = plat->base;
188 priv->type = plat->type;
189 priv->clk_mode = plat->clk_mode;
191 sh_serial_init_generic(priv);
196 static const struct dm_serial_ops sh_serial_ops = {
197 .putc = sh_serial_putc,
198 .pending = sh_serial_pending,
199 .getc = sh_serial_getc,
200 .setbrg = sh_serial_setbrg,
203 #if CONFIG_IS_ENABLED(OF_CONTROL)
204 static const struct udevice_id sh_serial_id[] ={
205 {.compatible = "renesas,sci", .data = PORT_SCI},
206 {.compatible = "renesas,scif", .data = PORT_SCIF},
207 {.compatible = "renesas,scifa", .data = PORT_SCIFA},
211 static int sh_serial_of_to_plat(struct udevice *dev)
213 struct sh_serial_plat *plat = dev_get_plat(dev);
214 struct clk sh_serial_clk;
218 addr = dev_read_addr(dev);
224 ret = clk_get_by_name(dev, "fck", &sh_serial_clk);
226 ret = clk_enable(&sh_serial_clk);
228 plat->clk = clk_get_rate(&sh_serial_clk);
230 plat->clk = fdtdec_get_int(gd->fdt_blob, dev_of_offset(dev),
234 plat->type = dev_get_driver_data(dev);
239 U_BOOT_DRIVER(serial_sh) = {
242 .of_match = of_match_ptr(sh_serial_id),
243 .of_to_plat = of_match_ptr(sh_serial_of_to_plat),
244 .plat_auto = sizeof(struct sh_serial_plat),
245 .probe = sh_serial_probe,
246 .ops = &sh_serial_ops,
247 #if !CONFIG_IS_ENABLED(OF_CONTROL)
248 .flags = DM_FLAG_PRE_RELOC,
250 .priv_auto = sizeof(struct uart_port),
253 #else /* CONFIG_DM_SERIAL */
255 #if defined(CONFIG_CONS_SCIF0)
256 # define SCIF_BASE SCIF0_BASE
257 #elif defined(CONFIG_CONS_SCIF1)
258 # define SCIF_BASE SCIF1_BASE
259 #elif defined(CONFIG_CONS_SCIF2)
260 # define SCIF_BASE SCIF2_BASE
261 #elif defined(CONFIG_CONS_SCIF3)
262 # define SCIF_BASE SCIF3_BASE
263 #elif defined(CONFIG_CONS_SCIF4)
264 # define SCIF_BASE SCIF4_BASE
265 #elif defined(CONFIG_CONS_SCIF5)
266 # define SCIF_BASE SCIF5_BASE
267 #elif defined(CONFIG_CONS_SCIF6)
268 # define SCIF_BASE SCIF6_BASE
269 #elif defined(CONFIG_CONS_SCIF7)
270 # define SCIF_BASE SCIF7_BASE
271 #elif defined(CONFIG_CONS_SCIFA0)
272 # define SCIF_BASE SCIFA0_BASE
274 # error "Default SCIF doesn't set....."
277 #if defined(CONFIG_SCIF_A)
278 #define SCIF_BASE_PORT PORT_SCIFA
279 #elif defined(CONFIG_SCI)
280 #define SCIF_BASE_PORT PORT_SCI
282 #define SCIF_BASE_PORT PORT_SCIF
285 static struct uart_port sh_sci = {
286 .membase = (unsigned char *)SCIF_BASE,
287 .mapbase = SCIF_BASE,
288 .type = SCIF_BASE_PORT,
289 #ifdef CONFIG_SCIF_USE_EXT_CLK
294 static void sh_serial_setbrg(void)
296 DECLARE_GLOBAL_DATA_PTR;
297 struct uart_port *port = &sh_sci;
299 sh_serial_setbrg_generic(port, CONFIG_SH_SCIF_CLK_FREQ, gd->baudrate);
302 static int sh_serial_init(void)
304 struct uart_port *port = &sh_sci;
306 sh_serial_init_generic(port);
312 static void sh_serial_putc(const char c)
314 struct uart_port *port = &sh_sci;
318 if (serial_raw_putc(port, '\r') != -EAGAIN)
323 if (serial_raw_putc(port, c) != -EAGAIN)
328 static int sh_serial_tstc(void)
330 struct uart_port *port = &sh_sci;
332 return sh_serial_tstc_generic(port);
335 static int sh_serial_getc(void)
337 struct uart_port *port = &sh_sci;
341 ch = sh_serial_getc_generic(port);
349 static struct serial_device sh_serial_drv = {
351 .start = sh_serial_init,
353 .setbrg = sh_serial_setbrg,
354 .putc = sh_serial_putc,
355 .puts = default_serial_puts,
356 .getc = sh_serial_getc,
357 .tstc = sh_serial_tstc,
360 void sh_serial_initialize(void)
362 serial_register(&sh_serial_drv);
365 __weak struct serial_device *default_serial_console(void)
367 return &sh_serial_drv;
369 #endif /* CONFIG_DM_SERIAL */