1 // SPDX-License-Identifier: GPL-2.0-or-later
3 * SuperTrak EX Series Storage Controller driver for Linux
5 * Copyright (C) 2005-2015 Promise Technology Inc.
8 * Ed Lin <promise_linux@promise.com>
11 #include <linux/init.h>
12 #include <linux/errno.h>
13 #include <linux/kernel.h>
14 #include <linux/delay.h>
15 #include <linux/slab.h>
16 #include <linux/time.h>
17 #include <linux/pci.h>
18 #include <linux/blkdev.h>
19 #include <linux/interrupt.h>
20 #include <linux/types.h>
21 #include <linux/module.h>
22 #include <linux/spinlock.h>
23 #include <linux/ktime.h>
24 #include <linux/reboot.h>
27 #include <asm/byteorder.h>
28 #include <scsi/scsi.h>
29 #include <scsi/scsi_device.h>
30 #include <scsi/scsi_cmnd.h>
31 #include <scsi/scsi_host.h>
32 #include <scsi/scsi_tcq.h>
33 #include <scsi/scsi_dbg.h>
34 #include <scsi/scsi_eh.h>
36 #define DRV_NAME "stex"
37 #define ST_DRIVER_VERSION "6.02.0000.01"
38 #define ST_VER_MAJOR 6
39 #define ST_VER_MINOR 02
41 #define ST_BUILD_VER 01
44 /* MU register offset */
45 IMR0 = 0x10, /* MU_INBOUND_MESSAGE_REG0 */
46 IMR1 = 0x14, /* MU_INBOUND_MESSAGE_REG1 */
47 OMR0 = 0x18, /* MU_OUTBOUND_MESSAGE_REG0 */
48 OMR1 = 0x1c, /* MU_OUTBOUND_MESSAGE_REG1 */
49 IDBL = 0x20, /* MU_INBOUND_DOORBELL */
50 IIS = 0x24, /* MU_INBOUND_INTERRUPT_STATUS */
51 IIM = 0x28, /* MU_INBOUND_INTERRUPT_MASK */
52 ODBL = 0x2c, /* MU_OUTBOUND_DOORBELL */
53 OIS = 0x30, /* MU_OUTBOUND_INTERRUPT_STATUS */
54 OIM = 0x3c, /* MU_OUTBOUND_INTERRUPT_MASK */
68 MAILBOX_BASE = 0x1000,
69 MAILBOX_HNDSHK_STS = 0x0,
71 /* MU register value */
72 MU_INBOUND_DOORBELL_HANDSHAKE = (1 << 0),
73 MU_INBOUND_DOORBELL_REQHEADCHANGED = (1 << 1),
74 MU_INBOUND_DOORBELL_STATUSTAILCHANGED = (1 << 2),
75 MU_INBOUND_DOORBELL_HMUSTOPPED = (1 << 3),
76 MU_INBOUND_DOORBELL_RESET = (1 << 4),
78 MU_OUTBOUND_DOORBELL_HANDSHAKE = (1 << 0),
79 MU_OUTBOUND_DOORBELL_REQUESTTAILCHANGED = (1 << 1),
80 MU_OUTBOUND_DOORBELL_STATUSHEADCHANGED = (1 << 2),
81 MU_OUTBOUND_DOORBELL_BUSCHANGE = (1 << 3),
82 MU_OUTBOUND_DOORBELL_HASEVENT = (1 << 4),
83 MU_OUTBOUND_DOORBELL_REQUEST_RESET = (1 << 27),
86 MU_STATE_STARTING = 1,
88 MU_STATE_RESETTING = 3,
91 MU_STATE_NOCONNECT = 6,
94 MU_HANDSHAKE_SIGNATURE = 0x55aaaa55,
95 MU_HANDSHAKE_SIGNATURE_HALF = 0x5a5a0000,
96 MU_HARD_RESET_WAIT = 30000,
99 /* firmware returned values */
100 SRB_STATUS_SUCCESS = 0x01,
101 SRB_STATUS_ERROR = 0x04,
102 SRB_STATUS_BUSY = 0x05,
103 SRB_STATUS_INVALID_REQUEST = 0x06,
104 SRB_STATUS_SELECTION_TIMEOUT = 0x0A,
105 SRB_SEE_SENSE = 0x80,
108 TASK_ATTRIBUTE_SIMPLE = 0x0,
109 TASK_ATTRIBUTE_HEADOFQUEUE = 0x1,
110 TASK_ATTRIBUTE_ORDERED = 0x2,
111 TASK_ATTRIBUTE_ACA = 0x4,
113 SS_STS_NORMAL = 0x80000000,
114 SS_STS_DONE = 0x40000000,
115 SS_STS_HANDSHAKE = 0x20000000,
117 SS_HEAD_HANDSHAKE = 0x80,
119 SS_H2I_INT_RESET = 0x100,
121 SS_I2H_REQUEST_RESET = 0x2000,
123 SS_MU_OPERATIONAL = 0x80000000,
125 STEX_CDB_LENGTH = 16,
126 STATUS_VAR_LEN = 128,
129 SG_CF_EOT = 0x80, /* end of table */
130 SG_CF_64B = 0x40, /* 64 bit item */
131 SG_CF_HOST = 0x20, /* sg in host memory */
134 MSG_DATA_DIR_OUT = 2,
143 PASSTHRU_REQ_TYPE = 0x00000001,
144 PASSTHRU_REQ_NO_WAKEUP = 0x00000100,
145 ST_INTERNAL_TIMEOUT = 180,
150 /* vendor specific commands of Promise */
152 SINBAND_MGT_CMD = 0xd9,
154 CONTROLLER_CMD = 0xe1,
155 DEBUGGING_CMD = 0xe2,
158 PASSTHRU_GET_ADAPTER = 0x05,
159 PASSTHRU_GET_DRVVER = 0x10,
161 CTLR_CONFIG_CMD = 0x03,
162 CTLR_SHUTDOWN = 0x0d,
164 CTLR_POWER_STATE_CHANGE = 0x0e,
165 CTLR_POWER_SAVING = 0x01,
167 PASSTHRU_SIGNATURE = 0x4e415041,
168 MGT_CMD_SIGNATURE = 0xba,
172 ST_ADDITIONAL_MEM = 0x200000,
173 ST_ADDITIONAL_MEM_MIN = 0x80000,
174 PMIC_SHUTDOWN = 0x0D,
185 u8 ctrl; /* SG_CF_xxx */
191 struct st_ss_sgitem {
203 struct st_msg_header {
211 struct handshake_frame {
212 __le64 rb_phy; /* request payload queue physical address */
213 __le16 req_sz; /* size of each request payload */
214 __le16 req_cnt; /* count of reqs the buffer can hold */
215 __le16 status_sz; /* size of each status payload */
216 __le16 status_cnt; /* count of status the buffer can hold */
217 __le64 hosttime; /* seconds from Jan 1, 1970 (GMT) */
218 u8 partner_type; /* who sends this frame */
220 __le32 partner_ver_major;
221 __le32 partner_ver_minor;
222 __le32 partner_ver_oem;
223 __le32 partner_ver_build;
224 __le32 extra_offset; /* NEW */
225 __le32 extra_size; /* NEW */
237 u8 payload_sz; /* payload size in 4-byte, not used */
238 u8 cdb[STEX_CDB_LENGTH];
249 u8 payload_sz; /* payload size in 4-byte */
250 u8 variable[STATUS_VAR_LEN];
265 struct ver_info drv_ver;
266 struct ver_info bios_ver;
297 struct scsi_cmnd *cmd;
300 unsigned int sense_bufflen;
310 void __iomem *mmio_base; /* iomapped PCI memory space */
312 dma_addr_t dma_handle;
315 struct Scsi_Host *host;
316 struct pci_dev *pdev;
318 struct req_msg * (*alloc_rq) (struct st_hba *);
319 int (*map_sg)(struct st_hba *, struct req_msg *, struct st_ccb *);
320 void (*send) (struct st_hba *, struct req_msg *, u16);
327 struct status_msg *status_buffer;
328 void *copy_buffer; /* temp buffer for driver-handled commands */
330 struct st_ccb *wait_ccb;
333 char work_q_name[20];
334 struct workqueue_struct *work_q;
335 struct work_struct reset_work;
336 wait_queue_head_t reset_waitq;
337 unsigned int mu_status;
338 unsigned int cardtype;
349 struct st_card_info {
350 struct req_msg * (*alloc_rq) (struct st_hba *);
351 int (*map_sg)(struct st_hba *, struct req_msg *, struct st_ccb *);
352 void (*send) (struct st_hba *, struct req_msg *, u16);
354 unsigned int max_lun;
355 unsigned int max_channel;
362 static int stex_halt(struct notifier_block *nb, ulong event, void *buf);
363 static struct notifier_block stex_notifier = {
368 module_param(msi, int, 0);
369 MODULE_PARM_DESC(msi, "Enable Message Signaled Interrupts(0=off, 1=on)");
371 static const char console_inq_page[] =
373 0x03,0x00,0x03,0x03,0xFA,0x00,0x00,0x30,
374 0x50,0x72,0x6F,0x6D,0x69,0x73,0x65,0x20, /* "Promise " */
375 0x52,0x41,0x49,0x44,0x20,0x43,0x6F,0x6E, /* "RAID Con" */
376 0x73,0x6F,0x6C,0x65,0x20,0x20,0x20,0x20, /* "sole " */
377 0x31,0x2E,0x30,0x30,0x20,0x20,0x20,0x20, /* "1.00 " */
378 0x53,0x58,0x2F,0x52,0x53,0x41,0x46,0x2D, /* "SX/RSAF-" */
379 0x54,0x45,0x31,0x2E,0x30,0x30,0x20,0x20, /* "TE1.00 " */
380 0x0C,0x20,0x20,0x20,0x20,0x20,0x20,0x20
383 MODULE_AUTHOR("Ed Lin");
384 MODULE_DESCRIPTION("Promise Technology SuperTrak EX Controllers");
385 MODULE_LICENSE("GPL");
386 MODULE_VERSION(ST_DRIVER_VERSION);
388 static struct status_msg *stex_get_status(struct st_hba *hba)
390 struct status_msg *status = hba->status_buffer + hba->status_tail;
393 hba->status_tail %= hba->sts_count+1;
398 static void stex_invalid_field(struct scsi_cmnd *cmd,
399 void (*done)(struct scsi_cmnd *))
401 /* "Invalid field in cdb" */
402 scsi_build_sense(cmd, 0, ILLEGAL_REQUEST, 0x24, 0x0);
406 static struct req_msg *stex_alloc_req(struct st_hba *hba)
408 struct req_msg *req = hba->dma_mem + hba->req_head * hba->rq_size;
411 hba->req_head %= hba->rq_count+1;
416 static struct req_msg *stex_ss_alloc_req(struct st_hba *hba)
418 return (struct req_msg *)(hba->dma_mem +
419 hba->req_head * hba->rq_size + sizeof(struct st_msg_header));
422 static int stex_map_sg(struct st_hba *hba,
423 struct req_msg *req, struct st_ccb *ccb)
425 struct scsi_cmnd *cmd;
426 struct scatterlist *sg;
427 struct st_sgtable *dst;
428 struct st_sgitem *table;
432 nseg = scsi_dma_map(cmd);
435 dst = (struct st_sgtable *)req->variable;
437 ccb->sg_count = nseg;
438 dst->sg_count = cpu_to_le16((u16)nseg);
439 dst->max_sg_count = cpu_to_le16(hba->host->sg_tablesize);
440 dst->sz_in_byte = cpu_to_le32(scsi_bufflen(cmd));
442 table = (struct st_sgitem *)(dst + 1);
443 scsi_for_each_sg(cmd, sg, nseg, i) {
444 table[i].count = cpu_to_le32((u32)sg_dma_len(sg));
445 table[i].addr = cpu_to_le64(sg_dma_address(sg));
446 table[i].ctrl = SG_CF_64B | SG_CF_HOST;
448 table[--i].ctrl |= SG_CF_EOT;
454 static int stex_ss_map_sg(struct st_hba *hba,
455 struct req_msg *req, struct st_ccb *ccb)
457 struct scsi_cmnd *cmd;
458 struct scatterlist *sg;
459 struct st_sgtable *dst;
460 struct st_ss_sgitem *table;
464 nseg = scsi_dma_map(cmd);
467 dst = (struct st_sgtable *)req->variable;
469 ccb->sg_count = nseg;
470 dst->sg_count = cpu_to_le16((u16)nseg);
471 dst->max_sg_count = cpu_to_le16(hba->host->sg_tablesize);
472 dst->sz_in_byte = cpu_to_le32(scsi_bufflen(cmd));
474 table = (struct st_ss_sgitem *)(dst + 1);
475 scsi_for_each_sg(cmd, sg, nseg, i) {
476 table[i].count = cpu_to_le32((u32)sg_dma_len(sg));
478 cpu_to_le32(sg_dma_address(sg) & 0xffffffff);
480 cpu_to_le32((sg_dma_address(sg) >> 16) >> 16);
487 static void stex_controller_info(struct st_hba *hba, struct st_ccb *ccb)
490 size_t count = sizeof(struct st_frame);
492 p = hba->copy_buffer;
493 scsi_sg_copy_to_buffer(ccb->cmd, p, count);
494 memset(p->base, 0, sizeof(u32)*6);
495 *(unsigned long *)(p->base) = pci_resource_start(hba->pdev, 0);
498 p->drv_ver.major = ST_VER_MAJOR;
499 p->drv_ver.minor = ST_VER_MINOR;
500 p->drv_ver.oem = ST_OEM;
501 p->drv_ver.build = ST_BUILD_VER;
503 p->bus = hba->pdev->bus->number;
504 p->slot = hba->pdev->devfn;
506 p->irq_vec = hba->pdev->irq;
507 p->id = hba->pdev->vendor << 16 | hba->pdev->device;
509 hba->pdev->subsystem_vendor << 16 | hba->pdev->subsystem_device;
511 scsi_sg_copy_from_buffer(ccb->cmd, p, count);
515 stex_send_cmd(struct st_hba *hba, struct req_msg *req, u16 tag)
517 req->tag = cpu_to_le16(tag);
519 hba->ccb[tag].req = req;
522 writel(hba->req_head, hba->mmio_base + IMR0);
523 writel(MU_INBOUND_DOORBELL_REQHEADCHANGED, hba->mmio_base + IDBL);
524 readl(hba->mmio_base + IDBL); /* flush */
528 stex_ss_send_cmd(struct st_hba *hba, struct req_msg *req, u16 tag)
530 struct scsi_cmnd *cmd;
531 struct st_msg_header *msg_h;
534 req->tag = cpu_to_le16(tag);
536 hba->ccb[tag].req = req;
539 cmd = hba->ccb[tag].cmd;
540 msg_h = (struct st_msg_header *)req - 1;
542 msg_h->channel = (u8)cmd->device->channel;
543 msg_h->timeout = cpu_to_le16(scsi_cmd_to_rq(cmd)->timeout / HZ);
545 addr = hba->dma_handle + hba->req_head * hba->rq_size;
546 addr += (hba->ccb[tag].sg_count+4)/11;
547 msg_h->handle = cpu_to_le64(addr);
550 hba->req_head %= hba->rq_count+1;
551 if (hba->cardtype == st_P3) {
552 writel((addr >> 16) >> 16, hba->mmio_base + YH2I_REQ_HI);
553 writel(addr, hba->mmio_base + YH2I_REQ);
555 writel((addr >> 16) >> 16, hba->mmio_base + YH2I_REQ_HI);
556 readl(hba->mmio_base + YH2I_REQ_HI); /* flush */
557 writel(addr, hba->mmio_base + YH2I_REQ);
558 readl(hba->mmio_base + YH2I_REQ); /* flush */
562 static void return_abnormal_state(struct st_hba *hba, int status)
568 spin_lock_irqsave(hba->host->host_lock, flags);
569 for (tag = 0; tag < hba->host->can_queue; tag++) {
570 ccb = &hba->ccb[tag];
571 if (ccb->req == NULL)
575 scsi_dma_unmap(ccb->cmd);
576 ccb->cmd->result = status << 16;
581 spin_unlock_irqrestore(hba->host->host_lock, flags);
584 stex_slave_config(struct scsi_device *sdev)
586 sdev->use_10_for_rw = 1;
587 sdev->use_10_for_ms = 1;
588 blk_queue_rq_timeout(sdev->request_queue, 60 * HZ);
593 static int stex_queuecommand_lck(struct scsi_cmnd *cmd)
595 void (*done)(struct scsi_cmnd *) = scsi_done;
597 struct Scsi_Host *host;
598 unsigned int id, lun;
602 host = cmd->device->host;
603 id = cmd->device->id;
604 lun = cmd->device->lun;
605 hba = (struct st_hba *) &host->hostdata[0];
606 if (hba->mu_status == MU_STATE_NOCONNECT) {
607 cmd->result = DID_NO_CONNECT;
611 if (unlikely(hba->mu_status != MU_STATE_STARTED))
612 return SCSI_MLQUEUE_HOST_BUSY;
614 switch (cmd->cmnd[0]) {
617 static char ms10_caching_page[12] =
618 { 0, 0x12, 0, 0, 0, 0, 0, 0, 0x8, 0xa, 0x4, 0 };
621 page = cmd->cmnd[2] & 0x3f;
622 if (page == 0x8 || page == 0x3f) {
623 scsi_sg_copy_from_buffer(cmd, ms10_caching_page,
624 sizeof(ms10_caching_page));
625 cmd->result = DID_OK << 16;
628 stex_invalid_field(cmd, done);
633 * The shasta firmware does not report actual luns in the
634 * target, so fail the command to force sequential lun scan.
635 * Also, the console device does not support this command.
637 if (hba->cardtype == st_shasta || id == host->max_id - 1) {
638 stex_invalid_field(cmd, done);
642 case TEST_UNIT_READY:
643 if (id == host->max_id - 1) {
644 cmd->result = DID_OK << 16;
650 if (lun >= host->max_lun) {
651 cmd->result = DID_NO_CONNECT << 16;
655 if (id != host->max_id - 1)
657 if (!lun && !cmd->device->channel &&
658 (cmd->cmnd[1] & INQUIRY_EVPD) == 0) {
659 scsi_sg_copy_from_buffer(cmd, (void *)console_inq_page,
660 sizeof(console_inq_page));
661 cmd->result = DID_OK << 16;
664 stex_invalid_field(cmd, done);
667 if (cmd->cmnd[1] == PASSTHRU_GET_DRVVER) {
668 const struct st_drvver ver = {
669 .major = ST_VER_MAJOR,
670 .minor = ST_VER_MINOR,
672 .build = ST_BUILD_VER,
673 .signature[0] = PASSTHRU_SIGNATURE,
674 .console_id = host->max_id - 1,
675 .host_no = hba->host->host_no,
677 size_t cp_len = sizeof(ver);
679 cp_len = scsi_sg_copy_from_buffer(cmd, &ver, cp_len);
680 if (sizeof(ver) == cp_len)
681 cmd->result = DID_OK << 16;
683 cmd->result = DID_ERROR << 16;
692 tag = scsi_cmd_to_rq(cmd)->tag;
694 if (unlikely(tag >= host->can_queue))
695 return SCSI_MLQUEUE_HOST_BUSY;
697 req = hba->alloc_rq(hba);
703 memcpy(req->cdb, cmd->cmnd, STEX_CDB_LENGTH);
705 if (cmd->sc_data_direction == DMA_FROM_DEVICE)
706 req->data_dir = MSG_DATA_DIR_IN;
707 else if (cmd->sc_data_direction == DMA_TO_DEVICE)
708 req->data_dir = MSG_DATA_DIR_OUT;
710 req->data_dir = MSG_DATA_DIR_ND;
712 hba->ccb[tag].cmd = cmd;
713 hba->ccb[tag].sense_bufflen = SCSI_SENSE_BUFFERSIZE;
714 hba->ccb[tag].sense_buffer = cmd->sense_buffer;
716 if (!hba->map_sg(hba, req, &hba->ccb[tag])) {
717 hba->ccb[tag].sg_count = 0;
718 memset(&req->variable[0], 0, 8);
721 hba->send(hba, req, tag);
725 static DEF_SCSI_QCMD(stex_queuecommand)
727 static void stex_scsi_done(struct st_ccb *ccb)
729 struct scsi_cmnd *cmd = ccb->cmd;
732 if (ccb->srb_status == SRB_STATUS_SUCCESS || ccb->srb_status == 0) {
733 result = ccb->scsi_status;
734 switch (ccb->scsi_status) {
736 result |= DID_OK << 16;
738 case SAM_STAT_CHECK_CONDITION:
739 result |= DID_OK << 16;
742 result |= DID_BUS_BUSY << 16;
745 result |= DID_ERROR << 16;
749 else if (ccb->srb_status & SRB_SEE_SENSE)
750 result = SAM_STAT_CHECK_CONDITION;
751 else switch (ccb->srb_status) {
752 case SRB_STATUS_SELECTION_TIMEOUT:
753 result = DID_NO_CONNECT << 16;
755 case SRB_STATUS_BUSY:
756 result = DID_BUS_BUSY << 16;
758 case SRB_STATUS_INVALID_REQUEST:
759 case SRB_STATUS_ERROR:
761 result = DID_ERROR << 16;
765 cmd->result = result;
769 static void stex_copy_data(struct st_ccb *ccb,
770 struct status_msg *resp, unsigned int variable)
772 if (resp->scsi_status != SAM_STAT_GOOD) {
773 if (ccb->sense_buffer != NULL)
774 memcpy(ccb->sense_buffer, resp->variable,
775 min(variable, ccb->sense_bufflen));
779 if (ccb->cmd == NULL)
781 scsi_sg_copy_from_buffer(ccb->cmd, resp->variable, variable);
784 static void stex_check_cmd(struct st_hba *hba,
785 struct st_ccb *ccb, struct status_msg *resp)
787 if (ccb->cmd->cmnd[0] == MGT_CMD &&
788 resp->scsi_status != SAM_STAT_CHECK_CONDITION)
789 scsi_set_resid(ccb->cmd, scsi_bufflen(ccb->cmd) -
790 le32_to_cpu(*(__le32 *)&resp->variable[0]));
793 static void stex_mu_intr(struct st_hba *hba, u32 doorbell)
795 void __iomem *base = hba->mmio_base;
796 struct status_msg *resp;
801 if (unlikely(!(doorbell & MU_OUTBOUND_DOORBELL_STATUSHEADCHANGED)))
804 /* status payloads */
805 hba->status_head = readl(base + OMR1);
806 if (unlikely(hba->status_head > hba->sts_count)) {
807 printk(KERN_WARNING DRV_NAME "(%s): invalid status head\n",
808 pci_name(hba->pdev));
813 * it's not a valid status payload if:
814 * 1. there are no pending requests(e.g. during init stage)
815 * 2. there are some pending requests, but the controller is in
816 * reset status, and its type is not st_yosemite
817 * firmware of st_yosemite in reset status will return pending requests
818 * to driver, so we allow it to pass
820 if (unlikely(hba->out_req_cnt <= 0 ||
821 (hba->mu_status == MU_STATE_RESETTING &&
822 hba->cardtype != st_yosemite))) {
823 hba->status_tail = hba->status_head;
827 while (hba->status_tail != hba->status_head) {
828 resp = stex_get_status(hba);
829 tag = le16_to_cpu(resp->tag);
830 if (unlikely(tag >= hba->host->can_queue)) {
831 printk(KERN_WARNING DRV_NAME
832 "(%s): invalid tag\n", pci_name(hba->pdev));
837 ccb = &hba->ccb[tag];
838 if (unlikely(hba->wait_ccb == ccb))
839 hba->wait_ccb = NULL;
840 if (unlikely(ccb->req == NULL)) {
841 printk(KERN_WARNING DRV_NAME
842 "(%s): lagging req\n", pci_name(hba->pdev));
846 size = resp->payload_sz * sizeof(u32); /* payload size */
847 if (unlikely(size < sizeof(*resp) - STATUS_VAR_LEN ||
848 size > sizeof(*resp))) {
849 printk(KERN_WARNING DRV_NAME "(%s): bad status size\n",
850 pci_name(hba->pdev));
852 size -= sizeof(*resp) - STATUS_VAR_LEN; /* copy size */
854 stex_copy_data(ccb, resp, size);
858 ccb->srb_status = resp->srb_status;
859 ccb->scsi_status = resp->scsi_status;
861 if (likely(ccb->cmd != NULL)) {
862 if (hba->cardtype == st_yosemite)
863 stex_check_cmd(hba, ccb, resp);
865 if (unlikely(ccb->cmd->cmnd[0] == PASSTHRU_CMD &&
866 ccb->cmd->cmnd[1] == PASSTHRU_GET_ADAPTER))
867 stex_controller_info(hba, ccb);
869 scsi_dma_unmap(ccb->cmd);
876 writel(hba->status_head, base + IMR1);
877 readl(base + IMR1); /* flush */
880 static irqreturn_t stex_intr(int irq, void *__hba)
882 struct st_hba *hba = __hba;
883 void __iomem *base = hba->mmio_base;
887 spin_lock_irqsave(hba->host->host_lock, flags);
889 data = readl(base + ODBL);
891 if (data && data != 0xffffffff) {
892 /* clear the interrupt */
893 writel(data, base + ODBL);
894 readl(base + ODBL); /* flush */
895 stex_mu_intr(hba, data);
896 spin_unlock_irqrestore(hba->host->host_lock, flags);
897 if (unlikely(data & MU_OUTBOUND_DOORBELL_REQUEST_RESET &&
898 hba->cardtype == st_shasta))
899 queue_work(hba->work_q, &hba->reset_work);
903 spin_unlock_irqrestore(hba->host->host_lock, flags);
908 static void stex_ss_mu_intr(struct st_hba *hba)
910 struct status_msg *resp;
918 if (unlikely(hba->out_req_cnt <= 0 ||
919 hba->mu_status == MU_STATE_RESETTING))
922 while (count < hba->sts_count) {
923 scratch = hba->scratch + hba->status_tail;
924 value = le32_to_cpu(*scratch);
925 if (unlikely(!(value & SS_STS_NORMAL)))
928 resp = hba->status_buffer + hba->status_tail;
932 hba->status_tail %= hba->sts_count+1;
935 if (unlikely(tag >= hba->host->can_queue)) {
936 printk(KERN_WARNING DRV_NAME
937 "(%s): invalid tag\n", pci_name(hba->pdev));
942 ccb = &hba->ccb[tag];
943 if (unlikely(hba->wait_ccb == ccb))
944 hba->wait_ccb = NULL;
945 if (unlikely(ccb->req == NULL)) {
946 printk(KERN_WARNING DRV_NAME
947 "(%s): lagging req\n", pci_name(hba->pdev));
952 if (likely(value & SS_STS_DONE)) { /* normal case */
953 ccb->srb_status = SRB_STATUS_SUCCESS;
954 ccb->scsi_status = SAM_STAT_GOOD;
956 ccb->srb_status = resp->srb_status;
957 ccb->scsi_status = resp->scsi_status;
958 size = resp->payload_sz * sizeof(u32);
959 if (unlikely(size < sizeof(*resp) - STATUS_VAR_LEN ||
960 size > sizeof(*resp))) {
961 printk(KERN_WARNING DRV_NAME
962 "(%s): bad status size\n",
963 pci_name(hba->pdev));
965 size -= sizeof(*resp) - STATUS_VAR_LEN;
967 stex_copy_data(ccb, resp, size);
969 if (likely(ccb->cmd != NULL))
970 stex_check_cmd(hba, ccb, resp);
973 if (likely(ccb->cmd != NULL)) {
974 scsi_dma_unmap(ccb->cmd);
981 static irqreturn_t stex_ss_intr(int irq, void *__hba)
983 struct st_hba *hba = __hba;
984 void __iomem *base = hba->mmio_base;
988 spin_lock_irqsave(hba->host->host_lock, flags);
990 if (hba->cardtype == st_yel) {
991 data = readl(base + YI2H_INT);
992 if (data && data != 0xffffffff) {
993 /* clear the interrupt */
994 writel(data, base + YI2H_INT_C);
995 stex_ss_mu_intr(hba);
996 spin_unlock_irqrestore(hba->host->host_lock, flags);
997 if (unlikely(data & SS_I2H_REQUEST_RESET))
998 queue_work(hba->work_q, &hba->reset_work);
1002 data = readl(base + PSCRATCH4);
1003 if (data != 0xffffffff) {
1005 /* clear the interrupt */
1006 writel(data, base + PSCRATCH1);
1007 writel((1 << 22), base + YH2I_INT);
1009 stex_ss_mu_intr(hba);
1010 spin_unlock_irqrestore(hba->host->host_lock, flags);
1011 if (unlikely(data & SS_I2H_REQUEST_RESET))
1012 queue_work(hba->work_q, &hba->reset_work);
1017 spin_unlock_irqrestore(hba->host->host_lock, flags);
1022 static int stex_common_handshake(struct st_hba *hba)
1024 void __iomem *base = hba->mmio_base;
1025 struct handshake_frame *h;
1026 dma_addr_t status_phys;
1028 unsigned long before;
1030 if (readl(base + OMR0) != MU_HANDSHAKE_SIGNATURE) {
1031 writel(MU_INBOUND_DOORBELL_HANDSHAKE, base + IDBL);
1034 while (readl(base + OMR0) != MU_HANDSHAKE_SIGNATURE) {
1035 if (time_after(jiffies, before + MU_MAX_DELAY * HZ)) {
1036 printk(KERN_ERR DRV_NAME
1037 "(%s): no handshake signature\n",
1038 pci_name(hba->pdev));
1048 data = readl(base + OMR1);
1049 if ((data & 0xffff0000) == MU_HANDSHAKE_SIGNATURE_HALF) {
1051 if (hba->host->can_queue > data) {
1052 hba->host->can_queue = data;
1053 hba->host->cmd_per_lun = data;
1057 h = (struct handshake_frame *)hba->status_buffer;
1058 h->rb_phy = cpu_to_le64(hba->dma_handle);
1059 h->req_sz = cpu_to_le16(hba->rq_size);
1060 h->req_cnt = cpu_to_le16(hba->rq_count+1);
1061 h->status_sz = cpu_to_le16(sizeof(struct status_msg));
1062 h->status_cnt = cpu_to_le16(hba->sts_count+1);
1063 h->hosttime = cpu_to_le64(ktime_get_real_seconds());
1064 h->partner_type = HMU_PARTNER_TYPE;
1065 if (hba->extra_offset) {
1066 h->extra_offset = cpu_to_le32(hba->extra_offset);
1067 h->extra_size = cpu_to_le32(hba->dma_size - hba->extra_offset);
1069 h->extra_offset = h->extra_size = 0;
1071 status_phys = hba->dma_handle + (hba->rq_count+1) * hba->rq_size;
1072 writel(status_phys, base + IMR0);
1074 writel((status_phys >> 16) >> 16, base + IMR1);
1077 writel((status_phys >> 16) >> 16, base + OMR0); /* old fw compatible */
1079 writel(MU_INBOUND_DOORBELL_HANDSHAKE, base + IDBL);
1080 readl(base + IDBL); /* flush */
1084 while (readl(base + OMR0) != MU_HANDSHAKE_SIGNATURE) {
1085 if (time_after(jiffies, before + MU_MAX_DELAY * HZ)) {
1086 printk(KERN_ERR DRV_NAME
1087 "(%s): no signature after handshake frame\n",
1088 pci_name(hba->pdev));
1095 writel(0, base + IMR0);
1097 writel(0, base + OMR0);
1099 writel(0, base + IMR1);
1101 writel(0, base + OMR1);
1102 readl(base + OMR1); /* flush */
1106 static int stex_ss_handshake(struct st_hba *hba)
1108 void __iomem *base = hba->mmio_base;
1109 struct st_msg_header *msg_h;
1110 struct handshake_frame *h;
1112 u32 data, scratch_size, mailboxdata, operationaldata;
1113 unsigned long before;
1118 if (hba->cardtype == st_yel) {
1119 operationaldata = readl(base + YIOA_STATUS);
1120 while (operationaldata != SS_MU_OPERATIONAL) {
1121 if (time_after(jiffies, before + MU_MAX_DELAY * HZ)) {
1122 printk(KERN_ERR DRV_NAME
1123 "(%s): firmware not operational\n",
1124 pci_name(hba->pdev));
1128 operationaldata = readl(base + YIOA_STATUS);
1131 operationaldata = readl(base + PSCRATCH3);
1132 while (operationaldata != SS_MU_OPERATIONAL) {
1133 if (time_after(jiffies, before + MU_MAX_DELAY * HZ)) {
1134 printk(KERN_ERR DRV_NAME
1135 "(%s): firmware not operational\n",
1136 pci_name(hba->pdev));
1140 operationaldata = readl(base + PSCRATCH3);
1144 msg_h = (struct st_msg_header *)hba->dma_mem;
1145 msg_h->handle = cpu_to_le64(hba->dma_handle);
1146 msg_h->flag = SS_HEAD_HANDSHAKE;
1148 h = (struct handshake_frame *)(msg_h + 1);
1149 h->rb_phy = cpu_to_le64(hba->dma_handle);
1150 h->req_sz = cpu_to_le16(hba->rq_size);
1151 h->req_cnt = cpu_to_le16(hba->rq_count+1);
1152 h->status_sz = cpu_to_le16(sizeof(struct status_msg));
1153 h->status_cnt = cpu_to_le16(hba->sts_count+1);
1154 h->hosttime = cpu_to_le64(ktime_get_real_seconds());
1155 h->partner_type = HMU_PARTNER_TYPE;
1156 h->extra_offset = h->extra_size = 0;
1157 scratch_size = (hba->sts_count+1)*sizeof(u32);
1158 h->scratch_size = cpu_to_le32(scratch_size);
1160 if (hba->cardtype == st_yel) {
1161 data = readl(base + YINT_EN);
1163 writel(data, base + YINT_EN);
1164 writel((hba->dma_handle >> 16) >> 16, base + YH2I_REQ_HI);
1165 readl(base + YH2I_REQ_HI);
1166 writel(hba->dma_handle, base + YH2I_REQ);
1167 readl(base + YH2I_REQ); /* flush */
1169 data = readl(base + YINT_EN);
1172 writel(data, base + YINT_EN);
1173 if (hba->msi_lock == 0) {
1174 /* P3 MSI Register cannot access twice */
1175 writel((1 << 6), base + YH2I_INT);
1178 writel((hba->dma_handle >> 16) >> 16, base + YH2I_REQ_HI);
1179 writel(hba->dma_handle, base + YH2I_REQ);
1183 scratch = hba->scratch;
1184 if (hba->cardtype == st_yel) {
1185 while (!(le32_to_cpu(*scratch) & SS_STS_HANDSHAKE)) {
1186 if (time_after(jiffies, before + MU_MAX_DELAY * HZ)) {
1187 printk(KERN_ERR DRV_NAME
1188 "(%s): no signature after handshake frame\n",
1189 pci_name(hba->pdev));
1197 mailboxdata = readl(base + MAILBOX_BASE + MAILBOX_HNDSHK_STS);
1198 while (mailboxdata != SS_STS_HANDSHAKE) {
1199 if (time_after(jiffies, before + MU_MAX_DELAY * HZ)) {
1200 printk(KERN_ERR DRV_NAME
1201 "(%s): no signature after handshake frame\n",
1202 pci_name(hba->pdev));
1208 mailboxdata = readl(base + MAILBOX_BASE + MAILBOX_HNDSHK_STS);
1211 memset(scratch, 0, scratch_size);
1217 static int stex_handshake(struct st_hba *hba)
1220 unsigned long flags;
1221 unsigned int mu_status;
1223 if (hba->cardtype == st_yel || hba->cardtype == st_P3)
1224 err = stex_ss_handshake(hba);
1226 err = stex_common_handshake(hba);
1227 spin_lock_irqsave(hba->host->host_lock, flags);
1228 mu_status = hba->mu_status;
1232 hba->status_head = 0;
1233 hba->status_tail = 0;
1234 hba->out_req_cnt = 0;
1235 hba->mu_status = MU_STATE_STARTED;
1237 hba->mu_status = MU_STATE_FAILED;
1238 if (mu_status == MU_STATE_RESETTING)
1239 wake_up_all(&hba->reset_waitq);
1240 spin_unlock_irqrestore(hba->host->host_lock, flags);
1244 static int stex_abort(struct scsi_cmnd *cmd)
1246 struct Scsi_Host *host = cmd->device->host;
1247 struct st_hba *hba = (struct st_hba *)host->hostdata;
1248 u16 tag = scsi_cmd_to_rq(cmd)->tag;
1251 int result = SUCCESS;
1252 unsigned long flags;
1254 scmd_printk(KERN_INFO, cmd, "aborting command\n");
1256 base = hba->mmio_base;
1257 spin_lock_irqsave(host->host_lock, flags);
1258 if (tag < host->can_queue &&
1259 hba->ccb[tag].req && hba->ccb[tag].cmd == cmd)
1260 hba->wait_ccb = &hba->ccb[tag];
1264 if (hba->cardtype == st_yel) {
1265 data = readl(base + YI2H_INT);
1266 if (data == 0 || data == 0xffffffff)
1269 writel(data, base + YI2H_INT_C);
1270 stex_ss_mu_intr(hba);
1271 } else if (hba->cardtype == st_P3) {
1272 data = readl(base + PSCRATCH4);
1273 if (data == 0xffffffff)
1276 writel(data, base + PSCRATCH1);
1277 writel((1 << 22), base + YH2I_INT);
1279 stex_ss_mu_intr(hba);
1281 data = readl(base + ODBL);
1282 if (data == 0 || data == 0xffffffff)
1285 writel(data, base + ODBL);
1286 readl(base + ODBL); /* flush */
1287 stex_mu_intr(hba, data);
1289 if (hba->wait_ccb == NULL) {
1290 printk(KERN_WARNING DRV_NAME
1291 "(%s): lost interrupt\n", pci_name(hba->pdev));
1296 scsi_dma_unmap(cmd);
1297 hba->wait_ccb->req = NULL; /* nullify the req's future return */
1298 hba->wait_ccb = NULL;
1301 spin_unlock_irqrestore(host->host_lock, flags);
1305 static void stex_hard_reset(struct st_hba *hba)
1307 struct pci_bus *bus;
1312 for (i = 0; i < 16; i++)
1313 pci_read_config_dword(hba->pdev, i * 4,
1314 &hba->pdev->saved_config_space[i]);
1316 /* Reset secondary bus. Our controller(MU/ATU) is the only device on
1317 secondary bus. Consult Intel 80331/3 developer's manual for detail */
1318 bus = hba->pdev->bus;
1319 pci_read_config_byte(bus->self, PCI_BRIDGE_CONTROL, &pci_bctl);
1320 pci_bctl |= PCI_BRIDGE_CTL_BUS_RESET;
1321 pci_write_config_byte(bus->self, PCI_BRIDGE_CONTROL, pci_bctl);
1324 * 1 ms may be enough for 8-port controllers. But 16-port controllers
1325 * require more time to finish bus reset. Use 100 ms here for safety
1328 pci_bctl &= ~PCI_BRIDGE_CTL_BUS_RESET;
1329 pci_write_config_byte(bus->self, PCI_BRIDGE_CONTROL, pci_bctl);
1331 for (i = 0; i < MU_HARD_RESET_WAIT; i++) {
1332 pci_read_config_word(hba->pdev, PCI_COMMAND, &pci_cmd);
1333 if (pci_cmd != 0xffff && (pci_cmd & PCI_COMMAND_MASTER))
1339 for (i = 0; i < 16; i++)
1340 pci_write_config_dword(hba->pdev, i * 4,
1341 hba->pdev->saved_config_space[i]);
1344 static int stex_yos_reset(struct st_hba *hba)
1347 unsigned long flags, before;
1350 base = hba->mmio_base;
1351 writel(MU_INBOUND_DOORBELL_RESET, base + IDBL);
1352 readl(base + IDBL); /* flush */
1354 while (hba->out_req_cnt > 0) {
1355 if (time_after(jiffies, before + ST_INTERNAL_TIMEOUT * HZ)) {
1356 printk(KERN_WARNING DRV_NAME
1357 "(%s): reset timeout\n", pci_name(hba->pdev));
1364 spin_lock_irqsave(hba->host->host_lock, flags);
1366 hba->mu_status = MU_STATE_FAILED;
1368 hba->mu_status = MU_STATE_STARTED;
1369 wake_up_all(&hba->reset_waitq);
1370 spin_unlock_irqrestore(hba->host->host_lock, flags);
1375 static void stex_ss_reset(struct st_hba *hba)
1377 writel(SS_H2I_INT_RESET, hba->mmio_base + YH2I_INT);
1378 readl(hba->mmio_base + YH2I_INT);
1382 static void stex_p3_reset(struct st_hba *hba)
1384 writel(SS_H2I_INT_RESET, hba->mmio_base + YH2I_INT);
1388 static int stex_do_reset(struct st_hba *hba)
1390 unsigned long flags;
1391 unsigned int mu_status = MU_STATE_RESETTING;
1393 spin_lock_irqsave(hba->host->host_lock, flags);
1394 if (hba->mu_status == MU_STATE_STARTING) {
1395 spin_unlock_irqrestore(hba->host->host_lock, flags);
1396 printk(KERN_INFO DRV_NAME "(%s): request reset during init\n",
1397 pci_name(hba->pdev));
1400 while (hba->mu_status == MU_STATE_RESETTING) {
1401 spin_unlock_irqrestore(hba->host->host_lock, flags);
1402 wait_event_timeout(hba->reset_waitq,
1403 hba->mu_status != MU_STATE_RESETTING,
1405 spin_lock_irqsave(hba->host->host_lock, flags);
1406 mu_status = hba->mu_status;
1409 if (mu_status != MU_STATE_RESETTING) {
1410 spin_unlock_irqrestore(hba->host->host_lock, flags);
1411 return (mu_status == MU_STATE_STARTED) ? 0 : -1;
1414 hba->mu_status = MU_STATE_RESETTING;
1415 spin_unlock_irqrestore(hba->host->host_lock, flags);
1417 if (hba->cardtype == st_yosemite)
1418 return stex_yos_reset(hba);
1420 if (hba->cardtype == st_shasta)
1421 stex_hard_reset(hba);
1422 else if (hba->cardtype == st_yel)
1424 else if (hba->cardtype == st_P3)
1427 return_abnormal_state(hba, DID_RESET);
1429 if (stex_handshake(hba) == 0)
1432 printk(KERN_WARNING DRV_NAME "(%s): resetting: handshake failed\n",
1433 pci_name(hba->pdev));
1437 static int stex_reset(struct scsi_cmnd *cmd)
1441 hba = (struct st_hba *) &cmd->device->host->hostdata[0];
1443 shost_printk(KERN_INFO, cmd->device->host,
1444 "resetting host\n");
1446 return stex_do_reset(hba) ? FAILED : SUCCESS;
1449 static void stex_reset_work(struct work_struct *work)
1451 struct st_hba *hba = container_of(work, struct st_hba, reset_work);
1456 static int stex_biosparam(struct scsi_device *sdev,
1457 struct block_device *bdev, sector_t capacity, int geom[])
1459 int heads = 255, sectors = 63;
1461 if (capacity < 0x200000) {
1466 sector_div(capacity, heads * sectors);
1475 static struct scsi_host_template driver_template = {
1476 .module = THIS_MODULE,
1478 .proc_name = DRV_NAME,
1479 .bios_param = stex_biosparam,
1480 .queuecommand = stex_queuecommand,
1481 .slave_configure = stex_slave_config,
1482 .eh_abort_handler = stex_abort,
1483 .eh_host_reset_handler = stex_reset,
1485 .dma_boundary = PAGE_SIZE - 1,
1488 static struct pci_device_id stex_pci_tbl[] = {
1490 { 0x105a, 0x8350, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1491 st_shasta }, /* SuperTrak EX8350/8300/16350/16300 */
1492 { 0x105a, 0xc350, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1493 st_shasta }, /* SuperTrak EX12350 */
1494 { 0x105a, 0x4302, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1495 st_shasta }, /* SuperTrak EX4350 */
1496 { 0x105a, 0xe350, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1497 st_shasta }, /* SuperTrak EX24350 */
1500 { 0x105a, 0x7250, PCI_ANY_ID, PCI_ANY_ID, 0, 0, st_vsc },
1503 { 0x105a, 0x8650, 0x105a, PCI_ANY_ID, 0, 0, st_yosemite },
1506 { 0x105a, 0x3360, PCI_ANY_ID, PCI_ANY_ID, 0, 0, st_seq },
1509 { 0x105a, 0x8650, 0x1033, PCI_ANY_ID, 0, 0, st_yel },
1510 { 0x105a, 0x8760, PCI_ANY_ID, PCI_ANY_ID, 0, 0, st_yel },
1513 { PCI_VENDOR_ID_PROMISE, 0x8870, PCI_VENDOR_ID_PROMISE,
1514 0x8870, 0, 0, st_P3 },
1516 { PCI_VENDOR_ID_PROMISE, 0x8870, PCI_VENDOR_ID_PROMISE,
1517 0x4300, 0, 0, st_P3 },
1519 /* st_P3, SymplyStor4E */
1520 { PCI_VENDOR_ID_PROMISE, 0x8871, PCI_VENDOR_ID_PROMISE,
1521 0x4311, 0, 0, st_P3 },
1522 /* st_P3, SymplyStor8E */
1523 { PCI_VENDOR_ID_PROMISE, 0x8871, PCI_VENDOR_ID_PROMISE,
1524 0x4312, 0, 0, st_P3 },
1525 /* st_P3, SymplyStor4 */
1526 { PCI_VENDOR_ID_PROMISE, 0x8871, PCI_VENDOR_ID_PROMISE,
1527 0x4321, 0, 0, st_P3 },
1528 /* st_P3, SymplyStor8 */
1529 { PCI_VENDOR_ID_PROMISE, 0x8871, PCI_VENDOR_ID_PROMISE,
1530 0x4322, 0, 0, st_P3 },
1531 { } /* terminate list */
1534 static struct st_card_info stex_card_info[] = {
1543 .alloc_rq = stex_alloc_req,
1544 .map_sg = stex_map_sg,
1545 .send = stex_send_cmd,
1556 .alloc_rq = stex_alloc_req,
1557 .map_sg = stex_map_sg,
1558 .send = stex_send_cmd,
1569 .alloc_rq = stex_alloc_req,
1570 .map_sg = stex_map_sg,
1571 .send = stex_send_cmd,
1582 .alloc_rq = stex_alloc_req,
1583 .map_sg = stex_map_sg,
1584 .send = stex_send_cmd,
1595 .alloc_rq = stex_ss_alloc_req,
1596 .map_sg = stex_ss_map_sg,
1597 .send = stex_ss_send_cmd,
1608 .alloc_rq = stex_ss_alloc_req,
1609 .map_sg = stex_ss_map_sg,
1610 .send = stex_ss_send_cmd,
1614 static int stex_request_irq(struct st_hba *hba)
1616 struct pci_dev *pdev = hba->pdev;
1619 if (msi || hba->cardtype == st_P3) {
1620 status = pci_enable_msi(pdev);
1622 printk(KERN_ERR DRV_NAME
1623 "(%s): error %d setting up MSI\n",
1624 pci_name(pdev), status);
1626 hba->msi_enabled = 1;
1628 hba->msi_enabled = 0;
1630 status = request_irq(pdev->irq,
1631 (hba->cardtype == st_yel || hba->cardtype == st_P3) ?
1632 stex_ss_intr : stex_intr, IRQF_SHARED, DRV_NAME, hba);
1635 if (hba->msi_enabled)
1636 pci_disable_msi(pdev);
1641 static void stex_free_irq(struct st_hba *hba)
1643 struct pci_dev *pdev = hba->pdev;
1645 free_irq(pdev->irq, hba);
1646 if (hba->msi_enabled)
1647 pci_disable_msi(pdev);
1650 static int stex_probe(struct pci_dev *pdev, const struct pci_device_id *id)
1653 struct Scsi_Host *host;
1654 const struct st_card_info *ci = NULL;
1655 u32 sts_offset, cp_offset, scratch_offset;
1658 err = pci_enable_device(pdev);
1662 pci_set_master(pdev);
1665 register_reboot_notifier(&stex_notifier);
1667 host = scsi_host_alloc(&driver_template, sizeof(struct st_hba));
1670 printk(KERN_ERR DRV_NAME "(%s): scsi_host_alloc failed\n",
1676 hba = (struct st_hba *)host->hostdata;
1677 memset(hba, 0, sizeof(struct st_hba));
1679 err = pci_request_regions(pdev, DRV_NAME);
1681 printk(KERN_ERR DRV_NAME "(%s): request regions failed\n",
1683 goto out_scsi_host_put;
1686 hba->mmio_base = pci_ioremap_bar(pdev, 0);
1687 if ( !hba->mmio_base) {
1688 printk(KERN_ERR DRV_NAME "(%s): memory map failed\n",
1691 goto out_release_regions;
1694 err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
1696 err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
1698 printk(KERN_ERR DRV_NAME "(%s): set dma mask failed\n",
1703 hba->cardtype = (unsigned int) id->driver_data;
1704 ci = &stex_card_info[hba->cardtype];
1705 switch (id->subdevice) {
1720 if (hba->cardtype == st_yel || hba->cardtype == st_P3)
1721 hba->supports_pm = 1;
1724 sts_offset = scratch_offset = (ci->rq_count+1) * ci->rq_size;
1725 if (hba->cardtype == st_yel || hba->cardtype == st_P3)
1726 sts_offset += (ci->sts_count+1) * sizeof(u32);
1727 cp_offset = sts_offset + (ci->sts_count+1) * sizeof(struct status_msg);
1728 hba->dma_size = cp_offset + sizeof(struct st_frame);
1729 if (hba->cardtype == st_seq ||
1730 (hba->cardtype == st_vsc && (pdev->subsystem_device & 1))) {
1731 hba->extra_offset = hba->dma_size;
1732 hba->dma_size += ST_ADDITIONAL_MEM;
1734 hba->dma_mem = dma_alloc_coherent(&pdev->dev,
1735 hba->dma_size, &hba->dma_handle, GFP_KERNEL);
1736 if (!hba->dma_mem) {
1737 /* Retry minimum coherent mapping for st_seq and st_vsc */
1738 if (hba->cardtype == st_seq ||
1739 (hba->cardtype == st_vsc && (pdev->subsystem_device & 1))) {
1740 printk(KERN_WARNING DRV_NAME
1741 "(%s): allocating min buffer for controller\n",
1743 hba->dma_size = hba->extra_offset
1744 + ST_ADDITIONAL_MEM_MIN;
1745 hba->dma_mem = dma_alloc_coherent(&pdev->dev,
1746 hba->dma_size, &hba->dma_handle, GFP_KERNEL);
1749 if (!hba->dma_mem) {
1751 printk(KERN_ERR DRV_NAME "(%s): dma mem alloc failed\n",
1757 hba->ccb = kcalloc(ci->rq_count, sizeof(struct st_ccb), GFP_KERNEL);
1760 printk(KERN_ERR DRV_NAME "(%s): ccb alloc failed\n",
1765 if (hba->cardtype == st_yel || hba->cardtype == st_P3)
1766 hba->scratch = (__le32 *)(hba->dma_mem + scratch_offset);
1767 hba->status_buffer = (struct status_msg *)(hba->dma_mem + sts_offset);
1768 hba->copy_buffer = hba->dma_mem + cp_offset;
1769 hba->rq_count = ci->rq_count;
1770 hba->rq_size = ci->rq_size;
1771 hba->sts_count = ci->sts_count;
1772 hba->alloc_rq = ci->alloc_rq;
1773 hba->map_sg = ci->map_sg;
1774 hba->send = ci->send;
1775 hba->mu_status = MU_STATE_STARTING;
1778 if (hba->cardtype == st_yel || hba->cardtype == st_P3)
1779 host->sg_tablesize = 38;
1781 host->sg_tablesize = 32;
1782 host->can_queue = ci->rq_count;
1783 host->cmd_per_lun = ci->rq_count;
1784 host->max_id = ci->max_id;
1785 host->max_lun = ci->max_lun;
1786 host->max_channel = ci->max_channel;
1787 host->unique_id = host->host_no;
1788 host->max_cmd_len = STEX_CDB_LENGTH;
1792 init_waitqueue_head(&hba->reset_waitq);
1794 snprintf(hba->work_q_name, sizeof(hba->work_q_name),
1795 "stex_wq_%d", host->host_no);
1796 hba->work_q = create_singlethread_workqueue(hba->work_q_name);
1798 printk(KERN_ERR DRV_NAME "(%s): create workqueue failed\n",
1803 INIT_WORK(&hba->reset_work, stex_reset_work);
1805 err = stex_request_irq(hba);
1807 printk(KERN_ERR DRV_NAME "(%s): request irq failed\n",
1812 err = stex_handshake(hba);
1816 pci_set_drvdata(pdev, hba);
1818 err = scsi_add_host(host, &pdev->dev);
1820 printk(KERN_ERR DRV_NAME "(%s): scsi_add_host failed\n",
1825 scsi_scan_host(host);
1832 destroy_workqueue(hba->work_q);
1836 dma_free_coherent(&pdev->dev, hba->dma_size,
1837 hba->dma_mem, hba->dma_handle);
1839 iounmap(hba->mmio_base);
1840 out_release_regions:
1841 pci_release_regions(pdev);
1843 scsi_host_put(host);
1845 pci_disable_device(pdev);
1850 static void stex_hba_stop(struct st_hba *hba, int st_sleep_mic)
1852 struct req_msg *req;
1853 struct st_msg_header *msg_h;
1854 unsigned long flags;
1855 unsigned long before;
1858 spin_lock_irqsave(hba->host->host_lock, flags);
1860 if ((hba->cardtype == st_yel || hba->cardtype == st_P3) &&
1861 hba->supports_pm == 1) {
1862 if (st_sleep_mic == ST_NOTHANDLED) {
1863 spin_unlock_irqrestore(hba->host->host_lock, flags);
1867 req = hba->alloc_rq(hba);
1868 if (hba->cardtype == st_yel || hba->cardtype == st_P3) {
1869 msg_h = (struct st_msg_header *)req - 1;
1870 memset(msg_h, 0, hba->rq_size);
1872 memset(req, 0, hba->rq_size);
1874 if ((hba->cardtype == st_yosemite || hba->cardtype == st_yel
1875 || hba->cardtype == st_P3)
1876 && st_sleep_mic == ST_IGNORED) {
1877 req->cdb[0] = MGT_CMD;
1878 req->cdb[1] = MGT_CMD_SIGNATURE;
1879 req->cdb[2] = CTLR_CONFIG_CMD;
1880 req->cdb[3] = CTLR_SHUTDOWN;
1881 } else if ((hba->cardtype == st_yel || hba->cardtype == st_P3)
1882 && st_sleep_mic != ST_IGNORED) {
1883 req->cdb[0] = MGT_CMD;
1884 req->cdb[1] = MGT_CMD_SIGNATURE;
1885 req->cdb[2] = CTLR_CONFIG_CMD;
1886 req->cdb[3] = PMIC_SHUTDOWN;
1887 req->cdb[4] = st_sleep_mic;
1889 req->cdb[0] = CONTROLLER_CMD;
1890 req->cdb[1] = CTLR_POWER_STATE_CHANGE;
1891 req->cdb[2] = CTLR_POWER_SAVING;
1893 hba->ccb[tag].cmd = NULL;
1894 hba->ccb[tag].sg_count = 0;
1895 hba->ccb[tag].sense_bufflen = 0;
1896 hba->ccb[tag].sense_buffer = NULL;
1897 hba->ccb[tag].req_type = PASSTHRU_REQ_TYPE;
1898 hba->send(hba, req, tag);
1899 spin_unlock_irqrestore(hba->host->host_lock, flags);
1901 while (hba->ccb[tag].req_type & PASSTHRU_REQ_TYPE) {
1902 if (time_after(jiffies, before + ST_INTERNAL_TIMEOUT * HZ)) {
1903 hba->ccb[tag].req_type = 0;
1904 hba->mu_status = MU_STATE_STOP;
1909 hba->mu_status = MU_STATE_STOP;
1912 static void stex_hba_free(struct st_hba *hba)
1916 destroy_workqueue(hba->work_q);
1918 iounmap(hba->mmio_base);
1920 pci_release_regions(hba->pdev);
1924 dma_free_coherent(&hba->pdev->dev, hba->dma_size,
1925 hba->dma_mem, hba->dma_handle);
1928 static void stex_remove(struct pci_dev *pdev)
1930 struct st_hba *hba = pci_get_drvdata(pdev);
1932 hba->mu_status = MU_STATE_NOCONNECT;
1933 return_abnormal_state(hba, DID_NO_CONNECT);
1934 scsi_remove_host(hba->host);
1936 scsi_block_requests(hba->host);
1940 scsi_host_put(hba->host);
1942 pci_disable_device(pdev);
1944 unregister_reboot_notifier(&stex_notifier);
1947 static void stex_shutdown(struct pci_dev *pdev)
1949 struct st_hba *hba = pci_get_drvdata(pdev);
1951 if (hba->supports_pm == 0) {
1952 stex_hba_stop(hba, ST_IGNORED);
1953 } else if (hba->supports_pm == 1 && S6flag) {
1954 unregister_reboot_notifier(&stex_notifier);
1955 stex_hba_stop(hba, ST_S6);
1957 stex_hba_stop(hba, ST_S5);
1960 static int stex_choice_sleep_mic(struct st_hba *hba, pm_message_t state)
1962 switch (state.event) {
1963 case PM_EVENT_SUSPEND:
1965 case PM_EVENT_HIBERNATE:
1969 return ST_NOTHANDLED;
1973 static int stex_suspend(struct pci_dev *pdev, pm_message_t state)
1975 struct st_hba *hba = pci_get_drvdata(pdev);
1977 if ((hba->cardtype == st_yel || hba->cardtype == st_P3)
1978 && hba->supports_pm == 1)
1979 stex_hba_stop(hba, stex_choice_sleep_mic(hba, state));
1981 stex_hba_stop(hba, ST_IGNORED);
1985 static int stex_resume(struct pci_dev *pdev)
1987 struct st_hba *hba = pci_get_drvdata(pdev);
1989 hba->mu_status = MU_STATE_STARTING;
1990 stex_handshake(hba);
1994 static int stex_halt(struct notifier_block *nb, unsigned long event, void *buf)
1999 MODULE_DEVICE_TABLE(pci, stex_pci_tbl);
2001 static struct pci_driver stex_pci_driver = {
2003 .id_table = stex_pci_tbl,
2004 .probe = stex_probe,
2005 .remove = stex_remove,
2006 .shutdown = stex_shutdown,
2007 .suspend = stex_suspend,
2008 .resume = stex_resume,
2011 static int __init stex_init(void)
2013 printk(KERN_INFO DRV_NAME
2014 ": Promise SuperTrak EX Driver version: %s\n",
2017 return pci_register_driver(&stex_pci_driver);
2020 static void __exit stex_exit(void)
2022 pci_unregister_driver(&stex_pci_driver);
2025 module_init(stex_init);
2026 module_exit(stex_exit);