Merge tag 'backport/v3.14.24-ltsi-rc1/codecs-20141124' into backport/v3.14.24-ltsi...
[platform/adaptation/renesas_rcar/renesas_kernel.git] / drivers / scsi / qla4xxx / ql4_fw.h
1 /*
2  * QLogic iSCSI HBA Driver
3  * Copyright (c)  2003-2013 QLogic Corporation
4  *
5  * See LICENSE.qla4xxx for copyright and licensing details.
6  */
7
8 #ifndef _QLA4X_FW_H
9 #define _QLA4X_FW_H
10
11
12 #define MAX_PRST_DEV_DB_ENTRIES         64
13 #define MIN_DISC_DEV_DB_ENTRY           MAX_PRST_DEV_DB_ENTRIES
14 #define MAX_DEV_DB_ENTRIES              512
15 #define MAX_DEV_DB_ENTRIES_40XX         256
16
17 /*************************************************************************
18  *
19  *              ISP 4010 I/O Register Set Structure and Definitions
20  *
21  *************************************************************************/
22
23 struct port_ctrl_stat_regs {
24         __le32 ext_hw_conf;     /* 0x50  R/W */
25         __le32 rsrvd0;          /* 0x54 */
26         __le32 port_ctrl;       /* 0x58 */
27         __le32 port_status;     /* 0x5c */
28         __le32 rsrvd1[32];      /* 0x60-0xdf */
29         __le32 gp_out;          /* 0xe0 */
30         __le32 gp_in;           /* 0xe4 */
31         __le32 rsrvd2[5];       /* 0xe8-0xfb */
32         __le32 port_err_status; /* 0xfc */
33 };
34
35 struct host_mem_cfg_regs {
36         __le32 rsrvd0[12];      /* 0x50-0x79 */
37         __le32 req_q_out;       /* 0x80 */
38         __le32 rsrvd1[31];      /* 0x84-0xFF */
39 };
40
41 /*
42  * ISP 82xx I/O Register Set structure definitions.
43  */
44 struct device_reg_82xx {
45         __le32 req_q_out;       /* 0x0000 (R): Request Queue out-Pointer. */
46         __le32 reserve1[63];    /* Request Queue out-Pointer. (64 * 4) */
47         __le32 rsp_q_in;        /* 0x0100 (R/W): Response Queue In-Pointer. */
48         __le32 reserve2[63];    /* Response Queue In-Pointer. */
49         __le32 rsp_q_out;       /* 0x0200 (R/W): Response Queue Out-Pointer. */
50         __le32 reserve3[63];    /* Response Queue Out-Pointer. */
51
52         __le32 mailbox_in[8];   /* 0x0300 (R/W): Mail box In registers */
53         __le32 reserve4[24];
54         __le32 hint;            /* 0x0380 (R/W): Host interrupt register */
55 #define HINT_MBX_INT_PENDING    BIT_0
56         __le32 reserve5[31];
57         __le32 mailbox_out[8];  /* 0x0400 (R): Mail box Out registers */
58         __le32 reserve6[56];
59
60         __le32 host_status;     /* Offset 0x500 (R): host status */
61 #define HSRX_RISC_MB_INT        BIT_0  /* RISC to Host Mailbox interrupt */
62 #define HSRX_RISC_IOCB_INT      BIT_1  /* RISC to Host IOCB interrupt */
63
64         __le32 host_int;        /* Offset 0x0504 (R/W): Interrupt status. */
65 #define ISRX_82XX_RISC_INT      BIT_0 /* RISC interrupt. */
66 };
67
68 /* ISP 83xx I/O Register Set structure */
69 struct device_reg_83xx {
70         __le32 mailbox_in[16];  /* 0x0000 */
71         __le32 reserve1[496];   /* 0x0040 */
72         __le32 mailbox_out[16]; /* 0x0800 */
73         __le32 reserve2[496];
74         __le32 mbox_int;        /* 0x1000 */
75         __le32 reserve3[63];
76         __le32 req_q_out;       /* 0x1100 */
77         __le32 reserve4[63];
78
79         __le32 rsp_q_in;        /* 0x1200 */
80         __le32 reserve5[1919];
81
82         __le32 req_q_in;        /* 0x3000 */
83         __le32 reserve6[3];
84         __le32 iocb_int_mask;   /* 0x3010 */
85         __le32 reserve7[3];
86         __le32 rsp_q_out;       /* 0x3020 */
87         __le32 reserve8[3];
88         __le32 anonymousbuff;   /* 0x3030 */
89         __le32 mb_int_mask;     /* 0x3034 */
90
91         __le32 host_intr;       /* 0x3038 - Host Interrupt Register */
92         __le32 risc_intr;       /* 0x303C - RISC Interrupt Register */
93         __le32 reserve9[544];
94         __le32 leg_int_ptr;     /* 0x38C0 - Legacy Interrupt Pointer Register */
95         __le32 leg_int_trig;    /* 0x38C4 - Legacy Interrupt Trigger Control */
96         __le32 leg_int_mask;    /* 0x38C8 - Legacy Interrupt Mask Register */
97 };
98
99 #define INT_ENABLE_FW_MB        (1 << 2)
100 #define INT_MASK_FW_MB          (1 << 2)
101
102 /*  remote register set (access via PCI memory read/write) */
103 struct isp_reg {
104 #define MBOX_REG_COUNT 8
105         __le32 mailbox[MBOX_REG_COUNT];
106
107         __le32 flash_address;   /* 0x20 */
108         __le32 flash_data;
109         __le32 ctrl_status;
110
111         union {
112                 struct {
113                         __le32 nvram;
114                         __le32 reserved1[2]; /* 0x30 */
115                 } __attribute__ ((packed)) isp4010;
116                 struct {
117                         __le32 intr_mask;
118                         __le32 nvram; /* 0x30 */
119                         __le32 semaphore;
120                 } __attribute__ ((packed)) isp4022;
121         } u1;
122
123         __le32 req_q_in;    /* SCSI Request Queue Producer Index */
124         __le32 rsp_q_out;   /* SCSI Completion Queue Consumer Index */
125
126         __le32 reserved2[4];    /* 0x40 */
127
128         union {
129                 struct {
130                         __le32 ext_hw_conf; /* 0x50 */
131                         __le32 flow_ctrl;
132                         __le32 port_ctrl;
133                         __le32 port_status;
134
135                         __le32 reserved3[8]; /* 0x60 */
136
137                         __le32 req_q_out; /* 0x80 */
138
139                         __le32 reserved4[23]; /* 0x84 */
140
141                         __le32 gp_out; /* 0xe0 */
142                         __le32 gp_in;
143
144                         __le32 reserved5[5];
145
146                         __le32 port_err_status; /* 0xfc */
147                 } __attribute__ ((packed)) isp4010;
148                 struct {
149                         union {
150                                 struct port_ctrl_stat_regs p0;
151                                 struct host_mem_cfg_regs p1;
152                         };
153                 } __attribute__ ((packed)) isp4022;
154         } u2;
155 };                              /* 256 x100 */
156
157
158 /* Semaphore Defines for 4010 */
159 #define QL4010_DRVR_SEM_BITS    0x00000030
160 #define QL4010_GPIO_SEM_BITS    0x000000c0
161 #define QL4010_SDRAM_SEM_BITS   0x00000300
162 #define QL4010_PHY_SEM_BITS     0x00000c00
163 #define QL4010_NVRAM_SEM_BITS   0x00003000
164 #define QL4010_FLASH_SEM_BITS   0x0000c000
165
166 #define QL4010_DRVR_SEM_MASK    0x00300000
167 #define QL4010_GPIO_SEM_MASK    0x00c00000
168 #define QL4010_SDRAM_SEM_MASK   0x03000000
169 #define QL4010_PHY_SEM_MASK     0x0c000000
170 #define QL4010_NVRAM_SEM_MASK   0x30000000
171 #define QL4010_FLASH_SEM_MASK   0xc0000000
172
173 /* Semaphore Defines for 4022 */
174 #define QL4022_RESOURCE_MASK_BASE_CODE 0x7
175 #define QL4022_RESOURCE_BITS_BASE_CODE 0x4
176
177
178 #define QL4022_DRVR_SEM_MASK    (QL4022_RESOURCE_MASK_BASE_CODE << (1+16))
179 #define QL4022_DDR_RAM_SEM_MASK (QL4022_RESOURCE_MASK_BASE_CODE << (4+16))
180 #define QL4022_PHY_GIO_SEM_MASK (QL4022_RESOURCE_MASK_BASE_CODE << (7+16))
181 #define QL4022_NVRAM_SEM_MASK   (QL4022_RESOURCE_MASK_BASE_CODE << (10+16))
182 #define QL4022_FLASH_SEM_MASK   (QL4022_RESOURCE_MASK_BASE_CODE << (13+16))
183
184 /* nvram address for 4032 */
185 #define NVRAM_PORT0_BOOT_MODE           0x03b1
186 #define NVRAM_PORT0_BOOT_PRI_TGT        0x03b2
187 #define NVRAM_PORT0_BOOT_SEC_TGT        0x03bb
188 #define NVRAM_PORT1_BOOT_MODE           0x07b1
189 #define NVRAM_PORT1_BOOT_PRI_TGT        0x07b2
190 #define NVRAM_PORT1_BOOT_SEC_TGT        0x07bb
191
192
193 /* Page # defines for 4022 */
194 #define PORT_CTRL_STAT_PAGE                     0       /* 4022 */
195 #define HOST_MEM_CFG_PAGE                       1       /* 4022 */
196 #define LOCAL_RAM_CFG_PAGE                      2       /* 4022 */
197 #define PROT_STAT_PAGE                          3       /* 4022 */
198
199 /* Register Mask - sets corresponding mask bits in the upper word */
200 static inline uint32_t set_rmask(uint32_t val)
201 {
202         return (val & 0xffff) | (val << 16);
203 }
204
205
206 static inline uint32_t clr_rmask(uint32_t val)
207 {
208         return 0 | (val << 16);
209 }
210
211 /*  ctrl_status definitions */
212 #define CSR_SCSI_PAGE_SELECT                    0x00000003
213 #define CSR_SCSI_INTR_ENABLE                    0x00000004      /* 4010 */
214 #define CSR_SCSI_RESET_INTR                     0x00000008
215 #define CSR_SCSI_COMPLETION_INTR                0x00000010
216 #define CSR_SCSI_PROCESSOR_INTR                 0x00000020
217 #define CSR_INTR_RISC                           0x00000040
218 #define CSR_BOOT_ENABLE                         0x00000080
219 #define CSR_NET_PAGE_SELECT                     0x00000300      /* 4010 */
220 #define CSR_FUNC_NUM                            0x00000700      /* 4022 */
221 #define CSR_NET_RESET_INTR                      0x00000800      /* 4010 */
222 #define CSR_FORCE_SOFT_RESET                    0x00002000      /* 4022 */
223 #define CSR_FATAL_ERROR                         0x00004000
224 #define CSR_SOFT_RESET                          0x00008000
225 #define ISP_CONTROL_FN_MASK                     CSR_FUNC_NUM
226 #define ISP_CONTROL_FN0_SCSI                    0x0500
227 #define ISP_CONTROL_FN1_SCSI                    0x0700
228
229 #define INTR_PENDING                            (CSR_SCSI_COMPLETION_INTR |\
230                                                  CSR_SCSI_PROCESSOR_INTR |\
231                                                  CSR_SCSI_RESET_INTR)
232
233 /* ISP InterruptMask definitions */
234 #define IMR_SCSI_INTR_ENABLE                    0x00000004      /* 4022 */
235
236 /* ISP 4022 nvram definitions */
237 #define NVR_WRITE_ENABLE                        0x00000010      /* 4022 */
238
239 #define QL4010_NVRAM_SIZE                       0x200
240 #define QL40X2_NVRAM_SIZE                       0x800
241
242 /*  ISP port_status definitions */
243
244 /*  ISP Semaphore definitions */
245
246 /*  ISP General Purpose Output definitions */
247 #define GPOR_TOPCAT_RESET                       0x00000004
248
249 /*  shadow registers (DMA'd from HA to system memory.  read only) */
250 struct shadow_regs {
251         /* SCSI Request Queue Consumer Index */
252         __le32 req_q_out;       /*  0 x0   R */
253
254         /* SCSI Completion Queue Producer Index */
255         __le32 rsp_q_in;        /*  4 x4   R */
256 };                /*  8 x8 */
257
258
259 /*  External hardware configuration register */
260 union external_hw_config_reg {
261         struct {
262                 /* FIXME: Do we even need this?  All values are
263                  * referred to by 16 bit quantities.  Platform and
264                  * endianess issues. */
265                 __le32 bReserved0:1;
266                 __le32 bSDRAMProtectionMethod:2;
267                 __le32 bSDRAMBanks:1;
268                 __le32 bSDRAMChipWidth:1;
269                 __le32 bSDRAMChipSize:2;
270                 __le32 bParityDisable:1;
271                 __le32 bExternalMemoryType:1;
272                 __le32 bFlashBIOSWriteEnable:1;
273                 __le32 bFlashUpperBankSelect:1;
274                 __le32 bWriteBurst:2;
275                 __le32 bReserved1:3;
276                 __le32 bMask:16;
277         };
278         uint32_t Asuint32_t;
279 };
280
281 /* 82XX Support  start */
282 /* 82xx Default FLT Addresses */
283 #define FA_FLASH_LAYOUT_ADDR_82         0xFC400
284 #define FA_FLASH_DESCR_ADDR_82          0xFC000
285 #define FA_BOOT_LOAD_ADDR_82            0x04000
286 #define FA_BOOT_CODE_ADDR_82            0x20000
287 #define FA_RISC_CODE_ADDR_82            0x40000
288 #define FA_GOLD_RISC_CODE_ADDR_82       0x80000
289 #define FA_FLASH_ISCSI_CHAP             0x540000
290 #define FA_FLASH_CHAP_SIZE              0xC0000
291 #define FA_FLASH_ISCSI_DDB              0x420000
292 #define FA_FLASH_DDB_SIZE               0x080000
293
294 /* Flash Description Table */
295 struct qla_fdt_layout {
296         uint8_t sig[4];
297         uint16_t version;
298         uint16_t len;
299         uint16_t checksum;
300         uint8_t unused1[2];
301         uint8_t model[16];
302         uint16_t man_id;
303         uint16_t id;
304         uint8_t flags;
305         uint8_t erase_cmd;
306         uint8_t alt_erase_cmd;
307         uint8_t wrt_enable_cmd;
308         uint8_t wrt_enable_bits;
309         uint8_t wrt_sts_reg_cmd;
310         uint8_t unprotect_sec_cmd;
311         uint8_t read_man_id_cmd;
312         uint32_t block_size;
313         uint32_t alt_block_size;
314         uint32_t flash_size;
315         uint32_t wrt_enable_data;
316         uint8_t read_id_addr_len;
317         uint8_t wrt_disable_bits;
318         uint8_t read_dev_id_len;
319         uint8_t chip_erase_cmd;
320         uint16_t read_timeout;
321         uint8_t protect_sec_cmd;
322         uint8_t unused2[65];
323 };
324
325 /* Flash Layout Table */
326
327 struct qla_flt_location {
328         uint8_t sig[4];
329         uint16_t start_lo;
330         uint16_t start_hi;
331         uint8_t version;
332         uint8_t unused[5];
333         uint16_t checksum;
334 };
335
336 struct qla_flt_header {
337         uint16_t version;
338         uint16_t length;
339         uint16_t checksum;
340         uint16_t unused;
341 };
342
343 /* 82xx FLT Regions */
344 #define FLT_REG_FDT             0x1a
345 #define FLT_REG_FLT             0x1c
346 #define FLT_REG_BOOTLOAD_82     0x72
347 #define FLT_REG_FW_82           0x74
348 #define FLT_REG_FW_82_1         0x97
349 #define FLT_REG_GOLD_FW_82      0x75
350 #define FLT_REG_BOOT_CODE_82    0x78
351 #define FLT_REG_ISCSI_PARAM     0x65
352 #define FLT_REG_ISCSI_CHAP      0x63
353 #define FLT_REG_ISCSI_DDB       0x6A
354
355 struct qla_flt_region {
356         uint32_t code;
357         uint32_t size;
358         uint32_t start;
359         uint32_t end;
360 };
361
362 /*************************************************************************
363  *
364  *              Mailbox Commands Structures and Definitions
365  *
366  *************************************************************************/
367
368 /*  Mailbox command definitions */
369 #define MBOX_CMD_ABOUT_FW                       0x0009
370 #define MBOX_CMD_PING                           0x000B
371 #define PING_IPV6_PROTOCOL_ENABLE               0x1
372 #define PING_IPV6_LINKLOCAL_ADDR                0x4
373 #define PING_IPV6_ADDR0                         0x8
374 #define PING_IPV6_ADDR1                         0xC
375 #define MBOX_CMD_ENABLE_INTRS                   0x0010
376 #define INTR_DISABLE                            0
377 #define INTR_ENABLE                             1
378 #define MBOX_CMD_STOP_FW                        0x0014
379 #define MBOX_CMD_ABORT_TASK                     0x0015
380 #define MBOX_CMD_LUN_RESET                      0x0016
381 #define MBOX_CMD_TARGET_WARM_RESET              0x0017
382 #define MBOX_CMD_GET_MANAGEMENT_DATA            0x001E
383 #define MBOX_CMD_GET_FW_STATUS                  0x001F
384 #define MBOX_CMD_SET_ISNS_SERVICE               0x0021
385 #define ISNS_DISABLE                            0
386 #define ISNS_ENABLE                             1
387 #define MBOX_CMD_COPY_FLASH                     0x0024
388 #define MBOX_CMD_WRITE_FLASH                    0x0025
389 #define MBOX_CMD_READ_FLASH                     0x0026
390 #define MBOX_CMD_CLEAR_DATABASE_ENTRY           0x0031
391 #define MBOX_CMD_CONN_OPEN                      0x0074
392 #define MBOX_CMD_CONN_CLOSE_SESS_LOGOUT         0x0056
393 #define LOGOUT_OPTION_CLOSE_SESSION             0x0002
394 #define LOGOUT_OPTION_RELOGIN                   0x0004
395 #define LOGOUT_OPTION_FREE_DDB                  0x0008
396 #define MBOX_CMD_SET_PARAM                      0x0059
397 #define SET_DRVR_VERSION                        0x200
398 #define MAX_DRVR_VER_LEN                        24
399 #define MBOX_CMD_EXECUTE_IOCB_A64               0x005A
400 #define MBOX_CMD_INITIALIZE_FIRMWARE            0x0060
401 #define MBOX_CMD_GET_INIT_FW_CTRL_BLOCK         0x0061
402 #define MBOX_CMD_REQUEST_DATABASE_ENTRY         0x0062
403 #define MBOX_CMD_SET_DATABASE_ENTRY             0x0063
404 #define MBOX_CMD_GET_DATABASE_ENTRY             0x0064
405 #define DDB_DS_UNASSIGNED                       0x00
406 #define DDB_DS_NO_CONNECTION_ACTIVE             0x01
407 #define DDB_DS_DISCOVERY                        0x02
408 #define DDB_DS_SESSION_ACTIVE                   0x04
409 #define DDB_DS_SESSION_FAILED                   0x06
410 #define DDB_DS_LOGIN_IN_PROCESS                 0x07
411 #define MBOX_CMD_GET_FW_STATE                   0x0069
412 #define MBOX_CMD_GET_INIT_FW_CTRL_BLOCK_DEFAULTS 0x006A
413 #define MBOX_CMD_DIAG_TEST                      0x0075
414 #define MBOX_CMD_GET_SYS_INFO                   0x0078
415 #define MBOX_CMD_GET_NVRAM                      0x0078  /* For 40xx */
416 #define MBOX_CMD_SET_NVRAM                      0x0079  /* For 40xx */
417 #define MBOX_CMD_RESTORE_FACTORY_DEFAULTS       0x0087
418 #define MBOX_CMD_SET_ACB                        0x0088
419 #define MBOX_CMD_GET_ACB                        0x0089
420 #define MBOX_CMD_DISABLE_ACB                    0x008A
421 #define MBOX_CMD_GET_IPV6_NEIGHBOR_CACHE        0x008B
422 #define MBOX_CMD_GET_IPV6_DEST_CACHE            0x008C
423 #define MBOX_CMD_GET_IPV6_DEF_ROUTER_LIST       0x008D
424 #define MBOX_CMD_GET_IPV6_LCL_PREFIX_LIST       0x008E
425 #define MBOX_CMD_SET_IPV6_NEIGHBOR_CACHE        0x0090
426 #define MBOX_CMD_GET_IP_ADDR_STATE              0x0091
427 #define MBOX_CMD_SEND_IPV6_ROUTER_SOL           0x0092
428 #define MBOX_CMD_GET_DB_ENTRY_CURRENT_IP_ADDR   0x0093
429 #define MBOX_CMD_SET_PORT_CONFIG                0x0122
430 #define MBOX_CMD_GET_PORT_CONFIG                0x0123
431 #define MBOX_CMD_SET_LED_CONFIG                 0x0125
432 #define MBOX_CMD_GET_LED_CONFIG                 0x0126
433 #define MBOX_CMD_MINIDUMP                       0x0129
434
435 /* Port Config */
436 #define ENABLE_INTERNAL_LOOPBACK                0x04
437 #define ENABLE_EXTERNAL_LOOPBACK                0x08
438 #define ENABLE_DCBX                             0x10
439
440 /* Minidump subcommand */
441 #define MINIDUMP_GET_SIZE_SUBCOMMAND            0x00
442 #define MINIDUMP_GET_TMPLT_SUBCOMMAND           0x01
443
444 /* Mailbox 1 */
445 #define FW_STATE_READY                          0x0000
446 #define FW_STATE_CONFIG_WAIT                    0x0001
447 #define FW_STATE_WAIT_AUTOCONNECT               0x0002
448 #define FW_STATE_ERROR                          0x0004
449 #define FW_STATE_CONFIGURING_IP                 0x0008
450
451 /* Mailbox 3 */
452 #define FW_ADDSTATE_OPTICAL_MEDIA               0x0001
453 #define FW_ADDSTATE_DHCPv4_ENABLED              0x0002
454 #define FW_ADDSTATE_DHCPv4_LEASE_ACQUIRED       0x0004
455 #define FW_ADDSTATE_DHCPv4_LEASE_EXPIRED        0x0008
456 #define FW_ADDSTATE_LINK_UP                     0x0010
457 #define FW_ADDSTATE_ISNS_SVC_ENABLED            0x0020
458 #define FW_ADDSTATE_LINK_SPEED_10MBPS           0x0100
459 #define FW_ADDSTATE_LINK_SPEED_100MBPS          0x0200
460 #define FW_ADDSTATE_LINK_SPEED_1GBPS            0x0400
461 #define FW_ADDSTATE_LINK_SPEED_10GBPS           0x0800
462
463 #define MBOX_CMD_GET_DATABASE_ENTRY_DEFAULTS    0x006B
464 #define IPV6_DEFAULT_DDB_ENTRY                  0x0001
465
466 #define MBOX_CMD_CONN_OPEN_SESS_LOGIN           0x0074
467 #define MBOX_CMD_GET_CRASH_RECORD               0x0076  /* 4010 only */
468 #define MBOX_CMD_GET_CONN_EVENT_LOG             0x0077
469
470 #define MBOX_CMD_IDC_ACK                        0x0101
471 #define MBOX_CMD_IDC_TIME_EXTEND                0x0102
472 #define MBOX_CMD_PORT_RESET                     0x0120
473 #define MBOX_CMD_SET_PORT_CONFIG                0x0122
474
475 /*  Mailbox status definitions */
476 #define MBOX_COMPLETION_STATUS                  4
477 #define MBOX_STS_BUSY                           0x0007
478 #define MBOX_STS_INTERMEDIATE_COMPLETION        0x1000
479 #define MBOX_STS_COMMAND_COMPLETE               0x4000
480 #define MBOX_STS_COMMAND_ERROR                  0x4005
481
482 #define MBOX_ASYNC_EVENT_STATUS                 8
483 #define MBOX_ASTS_SYSTEM_ERROR                  0x8002
484 #define MBOX_ASTS_REQUEST_TRANSFER_ERROR        0x8003
485 #define MBOX_ASTS_RESPONSE_TRANSFER_ERROR       0x8004
486 #define MBOX_ASTS_PROTOCOL_STATISTIC_ALARM      0x8005
487 #define MBOX_ASTS_SCSI_COMMAND_PDU_REJECTED     0x8006
488 #define MBOX_ASTS_LINK_UP                       0x8010
489 #define MBOX_ASTS_LINK_DOWN                     0x8011
490 #define MBOX_ASTS_DATABASE_CHANGED              0x8014
491 #define MBOX_ASTS_UNSOLICITED_PDU_RECEIVED      0x8015
492 #define MBOX_ASTS_SELF_TEST_FAILED              0x8016
493 #define MBOX_ASTS_LOGIN_FAILED                  0x8017
494 #define MBOX_ASTS_DNS                           0x8018
495 #define MBOX_ASTS_HEARTBEAT                     0x8019
496 #define MBOX_ASTS_NVRAM_INVALID                 0x801A
497 #define MBOX_ASTS_MAC_ADDRESS_CHANGED           0x801B
498 #define MBOX_ASTS_IP_ADDRESS_CHANGED            0x801C
499 #define MBOX_ASTS_DHCP_LEASE_EXPIRED            0x801D
500 #define MBOX_ASTS_DHCP_LEASE_ACQUIRED           0x801F
501 #define MBOX_ASTS_ISNS_UNSOLICITED_PDU_RECEIVED 0x8021
502 #define MBOX_ASTS_DUPLICATE_IP                  0x8025
503 #define MBOX_ASTS_ARP_COMPLETE                  0x8026
504 #define MBOX_ASTS_SUBNET_STATE_CHANGE           0x8027
505 #define MBOX_ASTS_RESPONSE_QUEUE_FULL           0x8028
506 #define MBOX_ASTS_IP_ADDR_STATE_CHANGED         0x8029
507 #define MBOX_ASTS_IPV6_DEFAULT_ROUTER_CHANGED   0x802A
508 #define MBOX_ASTS_IPV6_PREFIX_EXPIRED           0x802B
509 #define MBOX_ASTS_IPV6_ND_PREFIX_IGNORED        0x802C
510 #define MBOX_ASTS_IPV6_LCL_PREFIX_IGNORED       0x802D
511 #define MBOX_ASTS_ICMPV6_ERROR_MSG_RCVD         0x802E
512 #define MBOX_ASTS_INITIALIZATION_FAILED         0x8031
513 #define MBOX_ASTS_SYSTEM_WARNING_EVENT          0x8036
514 #define MBOX_ASTS_IDC_COMPLETE                  0x8100
515 #define MBOX_ASTS_IDC_REQUEST_NOTIFICATION      0x8101
516 #define MBOX_ASTS_IDC_TIME_EXTEND_NOTIFICATION  0x8102
517 #define MBOX_ASTS_DCBX_CONF_CHANGE              0x8110
518 #define MBOX_ASTS_TXSCVR_INSERTED               0x8130
519 #define MBOX_ASTS_TXSCVR_REMOVED                0x8131
520
521 #define ISNS_EVENT_DATA_RECEIVED                0x0000
522 #define ISNS_EVENT_CONNECTION_OPENED            0x0001
523 #define ISNS_EVENT_CONNECTION_FAILED            0x0002
524 #define MBOX_ASTS_IPSEC_SYSTEM_FATAL_ERROR      0x8022
525 #define MBOX_ASTS_SUBNET_STATE_CHANGE           0x8027
526
527 /* ACB Configuration Defines */
528 #define ACB_CONFIG_DISABLE              0x00
529 #define ACB_CONFIG_SET                  0x01
530
531 /* ACB State Defines */
532 #define ACB_STATE_UNCONFIGURED  0x00
533 #define ACB_STATE_INVALID       0x01
534 #define ACB_STATE_ACQUIRING     0x02
535 #define ACB_STATE_TENTATIVE     0x03
536 #define ACB_STATE_DEPRICATED    0x04
537 #define ACB_STATE_VALID         0x05
538 #define ACB_STATE_DISABLING     0x06
539
540 /* FLASH offsets */
541 #define FLASH_SEGMENT_IFCB      0x04000000
542
543 #define FLASH_OPT_RMW_HOLD      0
544 #define FLASH_OPT_RMW_INIT      1
545 #define FLASH_OPT_COMMIT        2
546 #define FLASH_OPT_RMW_COMMIT    3
547
548 /* generic defines to enable/disable params */
549 #define QL4_PARAM_DISABLE       0
550 #define QL4_PARAM_ENABLE        1
551
552 /*************************************************************************/
553
554 /* Host Adapter Initialization Control Block (from host) */
555 struct addr_ctrl_blk {
556         uint8_t version;        /* 00 */
557 #define  IFCB_VER_MIN                   0x01
558 #define  IFCB_VER_MAX                   0x02
559         uint8_t control;        /* 01 */
560 #define  CTRLOPT_NEW_CONN_DISABLE       0x0002
561
562         uint16_t fw_options;    /* 02-03 */
563 #define  FWOPT_HEARTBEAT_ENABLE           0x1000
564 #define  FWOPT_SESSION_MODE               0x0040
565 #define  FWOPT_INITIATOR_MODE             0x0020
566 #define  FWOPT_TARGET_MODE                0x0010
567 #define  FWOPT_ENABLE_CRBDB               0x8000
568
569         uint16_t exec_throttle; /* 04-05 */
570         uint8_t zio_count;      /* 06 */
571         uint8_t res0;   /* 07 */
572         uint16_t eth_mtu_size;  /* 08-09 */
573         uint16_t add_fw_options;        /* 0A-0B */
574 #define ADFWOPT_SERIALIZE_TASK_MGMT     0x0400
575 #define ADFWOPT_AUTOCONN_DISABLE        0x0002
576
577         uint8_t hb_interval;    /* 0C */
578         uint8_t inst_num; /* 0D */
579         uint16_t res1;          /* 0E-0F */
580         uint16_t rqq_consumer_idx;      /* 10-11 */
581         uint16_t compq_producer_idx;    /* 12-13 */
582         uint16_t rqq_len;       /* 14-15 */
583         uint16_t compq_len;     /* 16-17 */
584         uint32_t rqq_addr_lo;   /* 18-1B */
585         uint32_t rqq_addr_hi;   /* 1C-1F */
586         uint32_t compq_addr_lo; /* 20-23 */
587         uint32_t compq_addr_hi; /* 24-27 */
588         uint32_t shdwreg_addr_lo;       /* 28-2B */
589         uint32_t shdwreg_addr_hi;       /* 2C-2F */
590
591         uint16_t iscsi_opts;    /* 30-31 */
592 #define ISCSIOPTS_HEADER_DIGEST_EN              0x2000
593 #define ISCSIOPTS_DATA_DIGEST_EN                0x1000
594 #define ISCSIOPTS_IMMEDIATE_DATA_EN             0x0800
595 #define ISCSIOPTS_INITIAL_R2T_EN                0x0400
596 #define ISCSIOPTS_DATA_SEQ_INORDER_EN           0x0200
597 #define ISCSIOPTS_DATA_PDU_INORDER_EN           0x0100
598 #define ISCSIOPTS_CHAP_AUTH_EN                  0x0080
599 #define ISCSIOPTS_SNACK_EN                      0x0040
600 #define ISCSIOPTS_DISCOVERY_LOGOUT_EN           0x0020
601 #define ISCSIOPTS_BIDI_CHAP_EN                  0x0010
602 #define ISCSIOPTS_DISCOVERY_AUTH_EN             0x0008
603 #define ISCSIOPTS_STRICT_LOGIN_COMP_EN          0x0004
604 #define ISCSIOPTS_ERL                           0x0003
605         uint16_t ipv4_tcp_opts; /* 32-33 */
606 #define TCPOPT_DELAYED_ACK_DISABLE      0x8000
607 #define TCPOPT_DHCP_ENABLE              0x0200
608 #define TCPOPT_DNS_SERVER_IP_EN         0x0100
609 #define TCPOPT_SLP_DA_INFO_EN           0x0080
610 #define TCPOPT_NAGLE_ALGO_DISABLE       0x0020
611 #define TCPOPT_WINDOW_SCALE_DISABLE     0x0010
612 #define TCPOPT_TIMER_SCALE              0x000E
613 #define TCPOPT_TIMESTAMP_ENABLE         0x0001
614         uint16_t ipv4_ip_opts;  /* 34-35 */
615 #define IPOPT_IPV4_PROTOCOL_ENABLE      0x8000
616 #define IPOPT_IPV4_TOS_EN               0x4000
617 #define IPOPT_VLAN_TAGGING_ENABLE       0x2000
618 #define IPOPT_GRAT_ARP_EN               0x1000
619 #define IPOPT_ALT_CID_EN                0x0800
620 #define IPOPT_REQ_VID_EN                0x0400
621 #define IPOPT_USE_VID_EN                0x0200
622 #define IPOPT_LEARN_IQN_EN              0x0100
623 #define IPOPT_FRAGMENTATION_DISABLE     0x0010
624 #define IPOPT_IN_FORWARD_EN             0x0008
625 #define IPOPT_ARP_REDIRECT_EN           0x0004
626
627         uint16_t iscsi_max_pdu_size;    /* 36-37 */
628         uint8_t ipv4_tos;       /* 38 */
629         uint8_t ipv4_ttl;       /* 39 */
630         uint8_t acb_version;    /* 3A */
631 #define ACB_NOT_SUPPORTED               0x00
632 #define ACB_SUPPORTED                   0x02 /* Capable of ACB Version 2
633                                                 Features */
634
635         uint8_t res2;   /* 3B */
636         uint16_t def_timeout;   /* 3C-3D */
637         uint16_t iscsi_fburst_len;      /* 3E-3F */
638         uint16_t iscsi_def_time2wait;   /* 40-41 */
639         uint16_t iscsi_def_time2retain; /* 42-43 */
640         uint16_t iscsi_max_outstnd_r2t; /* 44-45 */
641         uint16_t conn_ka_timeout;       /* 46-47 */
642         uint16_t ipv4_port;     /* 48-49 */
643         uint16_t iscsi_max_burst_len;   /* 4A-4B */
644         uint32_t res5;          /* 4C-4F */
645         uint8_t ipv4_addr[4];   /* 50-53 */
646         uint16_t ipv4_vlan_tag; /* 54-55 */
647         uint8_t ipv4_addr_state;        /* 56 */
648         uint8_t ipv4_cacheid;   /* 57 */
649         uint8_t res6[8];        /* 58-5F */
650         uint8_t ipv4_subnet[4]; /* 60-63 */
651         uint8_t res7[12];       /* 64-6F */
652         uint8_t ipv4_gw_addr[4];        /* 70-73 */
653         uint8_t res8[0xc];      /* 74-7F */
654         uint8_t pri_dns_srvr_ip[4];/* 80-83 */
655         uint8_t sec_dns_srvr_ip[4];/* 84-87 */
656         uint16_t min_eph_port;  /* 88-89 */
657         uint16_t max_eph_port;  /* 8A-8B */
658         uint8_t res9[4];        /* 8C-8F */
659         uint8_t iscsi_alias[32];/* 90-AF */
660         uint8_t res9_1[0x16];   /* B0-C5 */
661         uint16_t tgt_portal_grp;/* C6-C7 */
662         uint8_t abort_timer;    /* C8    */
663         uint8_t ipv4_tcp_wsf;   /* C9    */
664         uint8_t res10[6];       /* CA-CF */
665         uint8_t ipv4_sec_ip_addr[4];    /* D0-D3 */
666         uint8_t ipv4_dhcp_vid_len;      /* D4 */
667         uint8_t ipv4_dhcp_vid[11];      /* D5-DF */
668         uint8_t res11[20];      /* E0-F3 */
669         uint8_t ipv4_dhcp_alt_cid_len;  /* F4 */
670         uint8_t ipv4_dhcp_alt_cid[11];  /* F5-FF */
671         uint8_t iscsi_name[224];        /* 100-1DF */
672         uint8_t res12[32];      /* 1E0-1FF */
673         uint32_t cookie;        /* 200-203 */
674         uint16_t ipv6_port;     /* 204-205 */
675         uint16_t ipv6_opts;     /* 206-207 */
676 #define IPV6_OPT_IPV6_PROTOCOL_ENABLE           0x8000
677 #define IPV6_OPT_VLAN_TAGGING_ENABLE            0x2000
678 #define IPV6_OPT_GRAT_NEIGHBOR_ADV_EN           0x1000
679 #define IPV6_OPT_REDIRECT_EN                    0x0004
680
681         uint16_t ipv6_addtl_opts;       /* 208-209 */
682 #define IPV6_ADDOPT_IGNORE_ICMP_ECHO_REQ                0x0040
683 #define IPV6_ADDOPT_MLD_EN                              0x0004
684 #define IPV6_ADDOPT_NEIGHBOR_DISCOVERY_ADDR_ENABLE      0x0002 /* Pri ACB
685                                                                   Only */
686 #define IPV6_ADDOPT_AUTOCONFIG_LINK_LOCAL_ADDR          0x0001
687
688         uint16_t ipv6_tcp_opts; /* 20A-20B */
689 #define IPV6_TCPOPT_DELAYED_ACK_DISABLE         0x8000
690 #define IPV6_TCPOPT_NAGLE_ALGO_DISABLE          0x0020
691 #define IPV6_TCPOPT_WINDOW_SCALE_DISABLE        0x0010
692 #define IPV6_TCPOPT_TIMER_SCALE                 0x000E
693 #define IPV6_TCPOPT_TIMESTAMP_EN                0x0001
694         uint8_t ipv6_tcp_wsf;   /* 20C */
695         uint16_t ipv6_flow_lbl; /* 20D-20F */
696         uint8_t ipv6_dflt_rtr_addr[16]; /* 210-21F */
697         uint16_t ipv6_vlan_tag; /* 220-221 */
698         uint8_t ipv6_lnk_lcl_addr_state;/* 222 */
699         uint8_t ipv6_addr0_state;       /* 223 */
700         uint8_t ipv6_addr1_state;       /* 224 */
701 #define IP_ADDRSTATE_UNCONFIGURED       0
702 #define IP_ADDRSTATE_INVALID            1
703 #define IP_ADDRSTATE_ACQUIRING          2
704 #define IP_ADDRSTATE_TENTATIVE          3
705 #define IP_ADDRSTATE_DEPRICATED         4
706 #define IP_ADDRSTATE_PREFERRED          5
707 #define IP_ADDRSTATE_DISABLING          6
708
709         uint8_t ipv6_dflt_rtr_state;    /* 225 */
710 #define IPV6_RTRSTATE_UNKNOWN                   0
711 #define IPV6_RTRSTATE_MANUAL                    1
712 #define IPV6_RTRSTATE_ADVERTISED                3
713 #define IPV6_RTRSTATE_STALE                     4
714
715         uint8_t ipv6_traffic_class;     /* 226 */
716         uint8_t ipv6_hop_limit; /* 227 */
717         uint8_t ipv6_if_id[8];  /* 228-22F */
718         uint8_t ipv6_addr0[16]; /* 230-23F */
719         uint8_t ipv6_addr1[16]; /* 240-24F */
720         uint32_t ipv6_nd_reach_time;    /* 250-253 */
721         uint32_t ipv6_nd_rexmit_timer;  /* 254-257 */
722         uint32_t ipv6_nd_stale_timeout; /* 258-25B */
723         uint8_t ipv6_dup_addr_detect_count;     /* 25C */
724         uint8_t ipv6_cache_id;  /* 25D */
725         uint8_t res13[18];      /* 25E-26F */
726         uint32_t ipv6_gw_advrt_mtu;     /* 270-273 */
727         uint8_t res14[140];     /* 274-2FF */
728 };
729
730 #define IP_ADDR_COUNT   4 /* Total 4 IP address supported in one interface
731                            * One IPv4, one IPv6 link local and 2 IPv6
732                            */
733
734 #define IP_STATE_MASK   0x0F000000
735 #define IP_STATE_SHIFT  24
736
737 struct init_fw_ctrl_blk {
738         struct addr_ctrl_blk pri;
739 /*      struct addr_ctrl_blk sec;*/
740 };
741
742 #define PRIMARI_ACB             0
743 #define SECONDARY_ACB           1
744
745 struct addr_ctrl_blk_def {
746         uint8_t reserved1[1];   /* 00 */
747         uint8_t control;        /* 01 */
748         uint8_t reserved2[11];  /* 02-0C */
749         uint8_t inst_num;       /* 0D */
750         uint8_t reserved3[34];  /* 0E-2F */
751         uint16_t iscsi_opts;    /* 30-31 */
752         uint16_t ipv4_tcp_opts; /* 32-33 */
753         uint16_t ipv4_ip_opts;  /* 34-35 */
754         uint16_t iscsi_max_pdu_size;    /* 36-37 */
755         uint8_t ipv4_tos;       /* 38 */
756         uint8_t ipv4_ttl;       /* 39 */
757         uint8_t reserved4[2];   /* 3A-3B */
758         uint16_t def_timeout;   /* 3C-3D */
759         uint16_t iscsi_fburst_len;      /* 3E-3F */
760         uint8_t reserved5[4];   /* 40-43 */
761         uint16_t iscsi_max_outstnd_r2t; /* 44-45 */
762         uint8_t reserved6[2];   /* 46-47 */
763         uint16_t ipv4_port;     /* 48-49 */
764         uint16_t iscsi_max_burst_len;   /* 4A-4B */
765         uint8_t reserved7[4];   /* 4C-4F */
766         uint8_t ipv4_addr[4];   /* 50-53 */
767         uint16_t ipv4_vlan_tag; /* 54-55 */
768         uint8_t ipv4_addr_state;        /* 56 */
769         uint8_t ipv4_cacheid;   /* 57 */
770         uint8_t reserved8[8];   /* 58-5F */
771         uint8_t ipv4_subnet[4]; /* 60-63 */
772         uint8_t reserved9[12];  /* 64-6F */
773         uint8_t ipv4_gw_addr[4];        /* 70-73 */
774         uint8_t reserved10[84]; /* 74-C7 */
775         uint8_t abort_timer;    /* C8    */
776         uint8_t ipv4_tcp_wsf;   /* C9    */
777         uint8_t reserved11[10]; /* CA-D3 */
778         uint8_t ipv4_dhcp_vid_len;      /* D4 */
779         uint8_t ipv4_dhcp_vid[11];      /* D5-DF */
780         uint8_t reserved12[20]; /* E0-F3 */
781         uint8_t ipv4_dhcp_alt_cid_len;  /* F4 */
782         uint8_t ipv4_dhcp_alt_cid[11];  /* F5-FF */
783         uint8_t iscsi_name[224];        /* 100-1DF */
784         uint8_t reserved13[32]; /* 1E0-1FF */
785         uint32_t cookie;        /* 200-203 */
786         uint16_t ipv6_port;     /* 204-205 */
787         uint16_t ipv6_opts;     /* 206-207 */
788         uint16_t ipv6_addtl_opts;       /* 208-209 */
789         uint16_t ipv6_tcp_opts;         /* 20A-20B */
790         uint8_t ipv6_tcp_wsf;           /* 20C */
791         uint16_t ipv6_flow_lbl;         /* 20D-20F */
792         uint8_t ipv6_dflt_rtr_addr[16]; /* 210-21F */
793         uint16_t ipv6_vlan_tag;         /* 220-221 */
794         uint8_t ipv6_lnk_lcl_addr_state;        /* 222 */
795         uint8_t ipv6_addr0_state;       /* 223 */
796         uint8_t ipv6_addr1_state;       /* 224 */
797         uint8_t ipv6_dflt_rtr_state;    /* 225 */
798         uint8_t ipv6_traffic_class;     /* 226 */
799         uint8_t ipv6_hop_limit;         /* 227 */
800         uint8_t ipv6_if_id[8];          /* 228-22F */
801         uint8_t ipv6_addr0[16];         /* 230-23F */
802         uint8_t ipv6_addr1[16];         /* 240-24F */
803         uint32_t ipv6_nd_reach_time;    /* 250-253 */
804         uint32_t ipv6_nd_rexmit_timer;  /* 254-257 */
805         uint32_t ipv6_nd_stale_timeout; /* 258-25B */
806         uint8_t ipv6_dup_addr_detect_count;     /* 25C */
807         uint8_t ipv6_cache_id;          /* 25D */
808         uint8_t reserved14[18];         /* 25E-26F */
809         uint32_t ipv6_gw_advrt_mtu;     /* 270-273 */
810         uint8_t reserved15[140];        /* 274-2FF */
811 };
812
813 /*************************************************************************/
814
815 #define MAX_CHAP_ENTRIES_40XX   128
816 #define MAX_CHAP_ENTRIES_82XX   1024
817 #define MAX_RESRV_CHAP_IDX      3
818 #define FLASH_CHAP_OFFSET       0x06000000
819
820 struct ql4_chap_table {
821         uint16_t link;
822         uint8_t flags;
823         uint8_t secret_len;
824 #define MIN_CHAP_SECRET_LEN     12
825 #define MAX_CHAP_SECRET_LEN     100
826         uint8_t secret[MAX_CHAP_SECRET_LEN];
827 #define MAX_CHAP_NAME_LEN       256
828         uint8_t name[MAX_CHAP_NAME_LEN];
829         uint16_t reserved;
830 #define CHAP_VALID_COOKIE       0x4092
831 #define CHAP_INVALID_COOKIE     0xFFEE
832         uint16_t cookie;
833 };
834
835 struct dev_db_entry {
836         uint16_t options;       /* 00-01 */
837 #define DDB_OPT_DISC_SESSION  0x10
838 #define DDB_OPT_TARGET        0x02 /* device is a target */
839 #define DDB_OPT_IPV6_DEVICE     0x100
840 #define DDB_OPT_AUTO_SENDTGTS_DISABLE           0x40
841 #define DDB_OPT_IPV6_NULL_LINK_LOCAL            0x800 /* post connection */
842 #define DDB_OPT_IPV6_FW_DEFINED_LINK_LOCAL      0x800 /* pre connection */
843
844 #define OPT_IS_FW_ASSIGNED_IPV6         11
845 #define OPT_IPV6_DEVICE                 8
846 #define OPT_AUTO_SENDTGTS_DISABLE       6
847 #define OPT_DISC_SESSION                4
848 #define OPT_ENTRY_STATE                 3
849         uint16_t exec_throttle; /* 02-03 */
850         uint16_t exec_count;    /* 04-05 */
851         uint16_t res0;  /* 06-07 */
852         uint16_t iscsi_options; /* 08-09 */
853 #define ISCSIOPT_HEADER_DIGEST_EN               13
854 #define ISCSIOPT_DATA_DIGEST_EN                 12
855 #define ISCSIOPT_IMMEDIATE_DATA_EN              11
856 #define ISCSIOPT_INITIAL_R2T_EN                 10
857 #define ISCSIOPT_DATA_SEQ_IN_ORDER              9
858 #define ISCSIOPT_DATA_PDU_IN_ORDER              8
859 #define ISCSIOPT_CHAP_AUTH_EN                   7
860 #define ISCSIOPT_SNACK_REQ_EN                   6
861 #define ISCSIOPT_DISCOVERY_LOGOUT_EN            5
862 #define ISCSIOPT_BIDI_CHAP_EN                   4
863 #define ISCSIOPT_DISCOVERY_AUTH_OPTIONAL        3
864 #define ISCSIOPT_ERL1                           1
865 #define ISCSIOPT_ERL0                           0
866
867         uint16_t tcp_options;   /* 0A-0B */
868 #define TCPOPT_TIMESTAMP_STAT   6
869 #define TCPOPT_NAGLE_DISABLE    5
870 #define TCPOPT_WSF_DISABLE      4
871 #define TCPOPT_TIMER_SCALE3     3
872 #define TCPOPT_TIMER_SCALE2     2
873 #define TCPOPT_TIMER_SCALE1     1
874 #define TCPOPT_TIMESTAMP_EN     0
875
876         uint16_t ip_options;    /* 0C-0D */
877 #define IPOPT_FRAGMENT_DISABLE  4
878
879         uint16_t iscsi_max_rcv_data_seg_len;    /* 0E-0F */
880 #define BYTE_UNITS      512
881         uint32_t res1;  /* 10-13 */
882         uint16_t iscsi_max_snd_data_seg_len;    /* 14-15 */
883         uint16_t iscsi_first_burst_len; /* 16-17 */
884         uint16_t iscsi_def_time2wait;   /* 18-19 */
885         uint16_t iscsi_def_time2retain; /* 1A-1B */
886         uint16_t iscsi_max_outsnd_r2t;  /* 1C-1D */
887         uint16_t ka_timeout;    /* 1E-1F */
888         uint8_t isid[6];        /* 20-25 big-endian, must be converted
889                                  * to little-endian */
890         uint16_t tsid;          /* 26-27 */
891         uint16_t port;  /* 28-29 */
892         uint16_t iscsi_max_burst_len;   /* 2A-2B */
893         uint16_t def_timeout;   /* 2C-2D */
894         uint16_t res2;  /* 2E-2F */
895         uint8_t ip_addr[0x10];  /* 30-3F */
896         uint8_t iscsi_alias[0x20];      /* 40-5F */
897         uint8_t tgt_addr[0x20]; /* 60-7F */
898         uint16_t mss;   /* 80-81 */
899         uint16_t res3;  /* 82-83 */
900         uint16_t lcl_port;      /* 84-85 */
901         uint8_t ipv4_tos;       /* 86 */
902         uint16_t ipv6_flow_lbl; /* 87-89 */
903         uint8_t res4[0x36];     /* 8A-BF */
904         uint8_t iscsi_name[0xE0];       /* C0-19F : xxzzy Make this a
905                                          * pointer to a string so we
906                                          * don't have to reserve so
907                                          * much RAM */
908         uint8_t link_local_ipv6_addr[0x10]; /* 1A0-1AF */
909         uint8_t res5[0x10];     /* 1B0-1BF */
910 #define DDB_NO_LINK     0xFFFF
911 #define DDB_ISNS        0xFFFD
912         uint16_t ddb_link;      /* 1C0-1C1 */
913         uint16_t chap_tbl_idx;  /* 1C2-1C3 */
914         uint16_t tgt_portal_grp; /* 1C4-1C5 */
915         uint8_t tcp_xmt_wsf;    /* 1C6 */
916         uint8_t tcp_rcv_wsf;    /* 1C7 */
917         uint32_t stat_sn;       /* 1C8-1CB */
918         uint32_t exp_stat_sn;   /* 1CC-1CF */
919         uint8_t res6[0x2b];     /* 1D0-1FB */
920 #define DDB_VALID_COOKIE        0x9034
921         uint16_t cookie;        /* 1FC-1FD */
922         uint16_t len;           /* 1FE-1FF */
923 };
924
925 /*************************************************************************/
926
927 /* Flash definitions */
928
929 #define FLASH_OFFSET_SYS_INFO   0x02000000
930 #define FLASH_DEFAULTBLOCKSIZE  0x20000
931 #define FLASH_EOF_OFFSET        (FLASH_DEFAULTBLOCKSIZE-8) /* 4 bytes
932                                                             * for EOF
933                                                             * signature */
934 #define FLASH_RAW_ACCESS_ADDR   0x8e000000
935
936 #define BOOT_PARAM_OFFSET_PORT0 0x3b0
937 #define BOOT_PARAM_OFFSET_PORT1 0x7b0
938
939 #define FLASH_OFFSET_DB_INFO    0x05000000
940 #define FLASH_OFFSET_DB_END     (FLASH_OFFSET_DB_INFO + 0x7fff)
941
942
943 struct sys_info_phys_addr {
944         uint8_t address[6];     /* 00-05 */
945         uint8_t filler[2];      /* 06-07 */
946 };
947
948 struct flash_sys_info {
949         uint32_t cookie;        /* 00-03 */
950         uint32_t physAddrCount; /* 04-07 */
951         struct sys_info_phys_addr physAddr[4]; /* 08-27 */
952         uint8_t vendorId[128];  /* 28-A7 */
953         uint8_t productId[128]; /* A8-127 */
954         uint32_t serialNumber;  /* 128-12B */
955
956         /*  PCI Configuration values */
957         uint32_t pciDeviceVendor;       /* 12C-12F */
958         uint32_t pciDeviceId;   /* 130-133 */
959         uint32_t pciSubsysVendor;       /* 134-137 */
960         uint32_t pciSubsysId;   /* 138-13B */
961
962         /*  This validates version 1. */
963         uint32_t crumbs;        /* 13C-13F */
964
965         uint32_t enterpriseNumber;      /* 140-143 */
966
967         uint32_t mtu;           /* 144-147 */
968         uint32_t reserved0;     /* 148-14b */
969         uint32_t crumbs2;       /* 14c-14f */
970         uint8_t acSerialNumber[16];     /* 150-15f */
971         uint32_t crumbs3;       /* 160-16f */
972
973         /* Leave this last in the struct so it is declared invalid if
974          * any new items are added.
975          */
976         uint32_t reserved1[39]; /* 170-1ff */
977 };      /* 200 */
978
979 struct mbx_sys_info {
980         uint8_t board_id_str[16];   /*  0-f  Keep board ID string first */
981                                 /* in this structure for GUI. */
982         uint16_t board_id;      /* 10-11 board ID code */
983         uint16_t phys_port_cnt; /* 12-13 number of physical network ports */
984         uint16_t port_num;      /* 14-15 network port for this PCI function */
985                                 /* (port 0 is first port) */
986         uint8_t mac_addr[6];    /* 16-1b MAC address for this PCI function */
987         uint32_t iscsi_pci_func_cnt;  /* 1c-1f number of iSCSI PCI functions */
988         uint32_t pci_func;            /* 20-23 this PCI function */
989         unsigned char serial_number[16];  /* 24-33 serial number string */
990         uint8_t reserved[12];             /* 34-3f */
991 };
992
993 struct about_fw_info {
994         uint16_t fw_major;              /* 00 - 01 */
995         uint16_t fw_minor;              /* 02 - 03 */
996         uint16_t fw_patch;              /* 04 - 05 */
997         uint16_t fw_build;              /* 06 - 07 */
998         uint8_t fw_build_date[16];      /* 08 - 17 ASCII String */
999         uint8_t fw_build_time[16];      /* 18 - 27 ASCII String */
1000         uint8_t fw_build_user[16];      /* 28 - 37 ASCII String */
1001         uint16_t fw_load_source;        /* 38 - 39 */
1002                                         /* 1 = Flash Primary,
1003                                            2 = Flash Secondary,
1004                                            3 = Host Download
1005                                         */
1006         uint8_t reserved1[6];           /* 3A - 3F */
1007         uint16_t iscsi_major;           /* 40 - 41 */
1008         uint16_t iscsi_minor;           /* 42 - 43 */
1009         uint16_t bootload_major;        /* 44 - 45 */
1010         uint16_t bootload_minor;        /* 46 - 47 */
1011         uint16_t bootload_patch;        /* 48 - 49 */
1012         uint16_t bootload_build;        /* 4A - 4B */
1013         uint8_t extended_timestamp[180];/* 4C - FF */
1014 };
1015
1016 struct crash_record {
1017         uint16_t fw_major_version;      /* 00 - 01 */
1018         uint16_t fw_minor_version;      /* 02 - 03 */
1019         uint16_t fw_patch_version;      /* 04 - 05 */
1020         uint16_t fw_build_version;      /* 06 - 07 */
1021
1022         uint8_t build_date[16]; /* 08 - 17 */
1023         uint8_t build_time[16]; /* 18 - 27 */
1024         uint8_t build_user[16]; /* 28 - 37 */
1025         uint8_t card_serial_num[16];    /* 38 - 47 */
1026
1027         uint32_t time_of_crash_in_secs; /* 48 - 4B */
1028         uint32_t time_of_crash_in_ms;   /* 4C - 4F */
1029
1030         uint16_t out_RISC_sd_num_frames;        /* 50 - 51 */
1031         uint16_t OAP_sd_num_words;      /* 52 - 53 */
1032         uint16_t IAP_sd_num_frames;     /* 54 - 55 */
1033         uint16_t in_RISC_sd_num_words;  /* 56 - 57 */
1034
1035         uint8_t reserved1[28];  /* 58 - 7F */
1036
1037         uint8_t out_RISC_reg_dump[256]; /* 80 -17F */
1038         uint8_t in_RISC_reg_dump[256];  /*180 -27F */
1039         uint8_t in_out_RISC_stack_dump[0];      /*280 - ??? */
1040 };
1041
1042 struct conn_event_log_entry {
1043 #define MAX_CONN_EVENT_LOG_ENTRIES      100
1044         uint32_t timestamp_sec; /* 00 - 03 seconds since boot */
1045         uint32_t timestamp_ms;  /* 04 - 07 milliseconds since boot */
1046         uint16_t device_index;  /* 08 - 09  */
1047         uint16_t fw_conn_state; /* 0A - 0B  */
1048         uint8_t event_type;     /* 0C - 0C  */
1049         uint8_t error_code;     /* 0D - 0D  */
1050         uint16_t error_code_detail;     /* 0E - 0F  */
1051         uint8_t num_consecutive_events; /* 10 - 10  */
1052         uint8_t rsvd[3];        /* 11 - 13  */
1053 };
1054
1055 /*************************************************************************
1056  *
1057  *                              IOCB Commands Structures and Definitions
1058  *
1059  *************************************************************************/
1060 #define IOCB_MAX_CDB_LEN            16  /* Bytes in a CBD */
1061 #define IOCB_MAX_SENSEDATA_LEN      32  /* Bytes of sense data */
1062 #define IOCB_MAX_EXT_SENSEDATA_LEN  60  /* Bytes of extended sense data */
1063
1064 /* IOCB header structure */
1065 struct qla4_header {
1066         uint8_t entryType;
1067 #define ET_STATUS                0x03
1068 #define ET_MARKER                0x04
1069 #define ET_CONT_T1               0x0A
1070 #define ET_STATUS_CONTINUATION   0x10
1071 #define ET_CMND_T3               0x19
1072 #define ET_PASSTHRU0             0x3A
1073 #define ET_PASSTHRU_STATUS       0x3C
1074 #define ET_MBOX_CMD             0x38
1075 #define ET_MBOX_STATUS          0x39
1076
1077         uint8_t entryStatus;
1078         uint8_t systemDefined;
1079 #define SD_ISCSI_PDU    0x01
1080         uint8_t entryCount;
1081
1082         /* SyetemDefined definition */
1083 };
1084
1085 /* Generic queue entry structure*/
1086 struct queue_entry {
1087         uint8_t data[60];
1088         uint32_t signature;
1089
1090 };
1091
1092 /* 64 bit addressing segment counts*/
1093
1094 #define COMMAND_SEG_A64   1
1095 #define CONTINUE_SEG_A64  5
1096
1097 /* 64 bit addressing segment definition*/
1098
1099 struct data_seg_a64 {
1100         struct {
1101                 uint32_t addrLow;
1102                 uint32_t addrHigh;
1103
1104         } base;
1105
1106         uint32_t count;
1107
1108 };
1109
1110 /* Command Type 3 entry structure*/
1111
1112 struct command_t3_entry {
1113         struct qla4_header hdr; /* 00-03 */
1114
1115         uint32_t handle;        /* 04-07 */
1116         uint16_t target;        /* 08-09 */
1117         uint16_t connection_id; /* 0A-0B */
1118
1119         uint8_t control_flags;  /* 0C */
1120
1121         /* data direction  (bits 5-6) */
1122 #define CF_WRITE                0x20
1123 #define CF_READ                 0x40
1124 #define CF_NO_DATA              0x00
1125
1126         /* task attributes (bits 2-0) */
1127 #define CF_HEAD_TAG             0x03
1128 #define CF_ORDERED_TAG          0x02
1129 #define CF_SIMPLE_TAG           0x01
1130
1131         /* STATE FLAGS FIELD IS A PLACE HOLDER. THE FW WILL SET BITS
1132          * IN THIS FIELD AS THE COMMAND IS PROCESSED. WHEN THE IOCB IS
1133          * CHANGED TO AN IOSB THIS FIELD WILL HAVE THE STATE FLAGS SET
1134          * PROPERLY.
1135          */
1136         uint8_t state_flags;    /* 0D */
1137         uint8_t cmdRefNum;      /* 0E */
1138         uint8_t reserved1;      /* 0F */
1139         uint8_t cdb[IOCB_MAX_CDB_LEN];  /* 10-1F */
1140         struct scsi_lun lun;    /* FCP LUN (BE). */
1141         uint32_t cmdSeqNum;     /* 28-2B */
1142         uint16_t timeout;       /* 2C-2D */
1143         uint16_t dataSegCnt;    /* 2E-2F */
1144         uint32_t ttlByteCnt;    /* 30-33 */
1145         struct data_seg_a64 dataseg[COMMAND_SEG_A64];   /* 34-3F */
1146
1147 };
1148
1149
1150 /* Continuation Type 1 entry structure*/
1151 struct continuation_t1_entry {
1152         struct qla4_header hdr;
1153
1154         struct data_seg_a64 dataseg[CONTINUE_SEG_A64];
1155
1156 };
1157
1158 /* Parameterize for 64 or 32 bits */
1159 #define COMMAND_SEG     COMMAND_SEG_A64
1160 #define CONTINUE_SEG    CONTINUE_SEG_A64
1161
1162 #define ET_COMMAND      ET_CMND_T3
1163 #define ET_CONTINUE     ET_CONT_T1
1164
1165 /* Marker entry structure*/
1166 struct qla4_marker_entry {
1167         struct qla4_header hdr; /* 00-03 */
1168
1169         uint32_t system_defined; /* 04-07 */
1170         uint16_t target;        /* 08-09 */
1171         uint16_t modifier;      /* 0A-0B */
1172 #define MM_LUN_RESET            0
1173 #define MM_TGT_WARM_RESET       1
1174
1175         uint16_t flags;         /* 0C-0D */
1176         uint16_t reserved1;     /* 0E-0F */
1177         struct scsi_lun lun;    /* FCP LUN (BE). */
1178         uint64_t reserved2;     /* 18-1F */
1179         uint64_t reserved3;     /* 20-27 */
1180         uint64_t reserved4;     /* 28-2F */
1181         uint64_t reserved5;     /* 30-37 */
1182         uint64_t reserved6;     /* 38-3F */
1183 };
1184
1185 /* Status entry structure*/
1186 struct status_entry {
1187         struct qla4_header hdr; /* 00-03 */
1188
1189         uint32_t handle;        /* 04-07 */
1190
1191         uint8_t scsiStatus;     /* 08 */
1192 #define SCSI_CHECK_CONDITION              0x02
1193
1194         uint8_t iscsiFlags;     /* 09 */
1195 #define ISCSI_FLAG_RESIDUAL_UNDER         0x02
1196 #define ISCSI_FLAG_RESIDUAL_OVER          0x04
1197
1198         uint8_t iscsiResponse;  /* 0A */
1199
1200         uint8_t completionStatus;       /* 0B */
1201 #define SCS_COMPLETE                      0x00
1202 #define SCS_INCOMPLETE                    0x01
1203 #define SCS_RESET_OCCURRED                0x04
1204 #define SCS_ABORTED                       0x05
1205 #define SCS_TIMEOUT                       0x06
1206 #define SCS_DATA_OVERRUN                  0x07
1207 #define SCS_DATA_UNDERRUN                 0x15
1208 #define SCS_QUEUE_FULL                    0x1C
1209 #define SCS_DEVICE_UNAVAILABLE            0x28
1210 #define SCS_DEVICE_LOGGED_OUT             0x29
1211
1212         uint8_t reserved1;      /* 0C */
1213
1214         /* state_flags MUST be at the same location as state_flags in
1215          * the Command_T3/4_Entry */
1216         uint8_t state_flags;    /* 0D */
1217
1218         uint16_t senseDataByteCnt;      /* 0E-0F */
1219         uint32_t residualByteCnt;       /* 10-13 */
1220         uint32_t bidiResidualByteCnt;   /* 14-17 */
1221         uint32_t expSeqNum;     /* 18-1B */
1222         uint32_t maxCmdSeqNum;  /* 1C-1F */
1223         uint8_t senseData[IOCB_MAX_SENSEDATA_LEN];      /* 20-3F */
1224
1225 };
1226
1227 /* Status Continuation entry */
1228 struct status_cont_entry {
1229        struct qla4_header hdr; /* 00-03 */
1230        uint8_t ext_sense_data[IOCB_MAX_EXT_SENSEDATA_LEN]; /* 04-63 */
1231 };
1232
1233 struct passthru0 {
1234         struct qla4_header hdr;                /* 00-03 */
1235         uint32_t handle;        /* 04-07 */
1236         uint16_t target;        /* 08-09 */
1237         uint16_t connection_id; /* 0A-0B */
1238 #define ISNS_DEFAULT_SERVER_CONN_ID     ((uint16_t)0x8000)
1239
1240         uint16_t control_flags; /* 0C-0D */
1241 #define PT_FLAG_ETHERNET_FRAME          0x8000
1242 #define PT_FLAG_ISNS_PDU                0x8000
1243 #define PT_FLAG_SEND_BUFFER             0x0200
1244 #define PT_FLAG_WAIT_4_RESPONSE         0x0100
1245 #define PT_FLAG_ISCSI_PDU               0x1000
1246
1247         uint16_t timeout;       /* 0E-0F */
1248 #define PT_DEFAULT_TIMEOUT              30 /* seconds */
1249
1250         struct data_seg_a64 out_dsd;    /* 10-1B */
1251         uint32_t res1;          /* 1C-1F */
1252         struct data_seg_a64 in_dsd;     /* 20-2B */
1253         uint8_t res2[20];       /* 2C-3F */
1254 };
1255
1256 struct passthru_status {
1257         struct qla4_header hdr;                /* 00-03 */
1258         uint32_t handle;        /* 04-07 */
1259         uint16_t target;        /* 08-09 */
1260         uint16_t connectionID;  /* 0A-0B */
1261
1262         uint8_t completionStatus;       /* 0C */
1263 #define PASSTHRU_STATUS_COMPLETE                0x01
1264
1265         uint8_t residualFlags;  /* 0D */
1266
1267         uint16_t timeout;       /* 0E-0F */
1268         uint16_t portNumber;    /* 10-11 */
1269         uint8_t res1[10];       /* 12-1B */
1270         uint32_t outResidual;   /* 1C-1F */
1271         uint8_t res2[12];       /* 20-2B */
1272         uint32_t inResidual;    /* 2C-2F */
1273         uint8_t res4[16];       /* 30-3F */
1274 };
1275
1276 struct mbox_cmd_iocb {
1277         struct qla4_header hdr; /* 00-03 */
1278         uint32_t handle;        /* 04-07 */
1279         uint32_t in_mbox[8];    /* 08-25 */
1280         uint32_t res1[6];       /* 26-3F */
1281 };
1282
1283 struct mbox_status_iocb {
1284         struct qla4_header hdr; /* 00-03 */
1285         uint32_t handle;        /* 04-07 */
1286         uint32_t out_mbox[8];   /* 08-25 */
1287         uint32_t res1[6];       /* 26-3F */
1288 };
1289
1290 /*
1291  * ISP queue - response queue entry definition.
1292  */
1293 struct response {
1294         uint8_t data[60];
1295         uint32_t signature;
1296 #define RESPONSE_PROCESSED      0xDEADDEAD      /* Signature */
1297 };
1298
1299 struct ql_iscsi_stats {
1300         uint64_t mac_tx_frames; /* 0000–0007 */
1301         uint64_t mac_tx_bytes; /* 0008–000F */
1302         uint64_t mac_tx_multicast_frames; /* 0010–0017 */
1303         uint64_t mac_tx_broadcast_frames; /* 0018–001F */
1304         uint64_t mac_tx_pause_frames; /* 0020–0027 */
1305         uint64_t mac_tx_control_frames; /* 0028–002F */
1306         uint64_t mac_tx_deferral; /* 0030–0037 */
1307         uint64_t mac_tx_excess_deferral; /* 0038–003F */
1308         uint64_t mac_tx_late_collision; /* 0040–0047 */
1309         uint64_t mac_tx_abort; /* 0048–004F */
1310         uint64_t mac_tx_single_collision; /* 0050–0057 */
1311         uint64_t mac_tx_multiple_collision; /* 0058–005F */
1312         uint64_t mac_tx_collision; /* 0060–0067 */
1313         uint64_t mac_tx_frames_dropped; /* 0068–006F */
1314         uint64_t mac_tx_jumbo_frames; /* 0070–0077 */
1315         uint64_t mac_rx_frames; /* 0078–007F */
1316         uint64_t mac_rx_bytes; /* 0080–0087 */
1317         uint64_t mac_rx_unknown_control_frames; /* 0088–008F */
1318         uint64_t mac_rx_pause_frames; /* 0090–0097 */
1319         uint64_t mac_rx_control_frames; /* 0098–009F */
1320         uint64_t mac_rx_dribble; /* 00A0–00A7 */
1321         uint64_t mac_rx_frame_length_error; /* 00A8–00AF */
1322         uint64_t mac_rx_jabber; /* 00B0–00B7 */
1323         uint64_t mac_rx_carrier_sense_error; /* 00B8–00BF */
1324         uint64_t mac_rx_frame_discarded; /* 00C0–00C7 */
1325         uint64_t mac_rx_frames_dropped; /* 00C8–00CF */
1326         uint64_t mac_crc_error; /* 00D0–00D7 */
1327         uint64_t mac_encoding_error; /* 00D8–00DF */
1328         uint64_t mac_rx_length_error_large; /* 00E0–00E7 */
1329         uint64_t mac_rx_length_error_small; /* 00E8–00EF */
1330         uint64_t mac_rx_multicast_frames; /* 00F0–00F7 */
1331         uint64_t mac_rx_broadcast_frames; /* 00F8–00FF */
1332         uint64_t ip_tx_packets; /* 0100–0107 */
1333         uint64_t ip_tx_bytes; /* 0108–010F */
1334         uint64_t ip_tx_fragments; /* 0110–0117 */
1335         uint64_t ip_rx_packets; /* 0118–011F */
1336         uint64_t ip_rx_bytes; /* 0120–0127 */
1337         uint64_t ip_rx_fragments; /* 0128–012F */
1338         uint64_t ip_datagram_reassembly; /* 0130–0137 */
1339         uint64_t ip_invalid_address_error; /* 0138–013F */
1340         uint64_t ip_error_packets; /* 0140–0147 */
1341         uint64_t ip_fragrx_overlap; /* 0148–014F */
1342         uint64_t ip_fragrx_outoforder; /* 0150–0157 */
1343         uint64_t ip_datagram_reassembly_timeout; /* 0158–015F */
1344         uint64_t ipv6_tx_packets; /* 0160–0167 */
1345         uint64_t ipv6_tx_bytes; /* 0168–016F */
1346         uint64_t ipv6_tx_fragments; /* 0170–0177 */
1347         uint64_t ipv6_rx_packets; /* 0178–017F */
1348         uint64_t ipv6_rx_bytes; /* 0180–0187 */
1349         uint64_t ipv6_rx_fragments; /* 0188–018F */
1350         uint64_t ipv6_datagram_reassembly; /* 0190–0197 */
1351         uint64_t ipv6_invalid_address_error; /* 0198–019F */
1352         uint64_t ipv6_error_packets; /* 01A0–01A7 */
1353         uint64_t ipv6_fragrx_overlap; /* 01A8–01AF */
1354         uint64_t ipv6_fragrx_outoforder; /* 01B0–01B7 */
1355         uint64_t ipv6_datagram_reassembly_timeout; /* 01B8–01BF */
1356         uint64_t tcp_tx_segments; /* 01C0–01C7 */
1357         uint64_t tcp_tx_bytes; /* 01C8–01CF */
1358         uint64_t tcp_rx_segments; /* 01D0–01D7 */
1359         uint64_t tcp_rx_byte; /* 01D8–01DF */
1360         uint64_t tcp_duplicate_ack_retx; /* 01E0–01E7 */
1361         uint64_t tcp_retx_timer_expired; /* 01E8–01EF */
1362         uint64_t tcp_rx_duplicate_ack; /* 01F0–01F7 */
1363         uint64_t tcp_rx_pure_ackr; /* 01F8–01FF */
1364         uint64_t tcp_tx_delayed_ack; /* 0200–0207 */
1365         uint64_t tcp_tx_pure_ack; /* 0208–020F */
1366         uint64_t tcp_rx_segment_error; /* 0210–0217 */
1367         uint64_t tcp_rx_segment_outoforder; /* 0218–021F */
1368         uint64_t tcp_rx_window_probe; /* 0220–0227 */
1369         uint64_t tcp_rx_window_update; /* 0228–022F */
1370         uint64_t tcp_tx_window_probe_persist; /* 0230–0237 */
1371         uint64_t ecc_error_correction; /* 0238–023F */
1372         uint64_t iscsi_pdu_tx; /* 0240-0247 */
1373         uint64_t iscsi_data_bytes_tx; /* 0248-024F */
1374         uint64_t iscsi_pdu_rx; /* 0250-0257 */
1375         uint64_t iscsi_data_bytes_rx; /* 0258-025F */
1376         uint64_t iscsi_io_completed; /* 0260-0267 */
1377         uint64_t iscsi_unexpected_io_rx; /* 0268-026F */
1378         uint64_t iscsi_format_error; /* 0270-0277 */
1379         uint64_t iscsi_hdr_digest_error; /* 0278-027F */
1380         uint64_t iscsi_data_digest_error; /* 0280-0287 */
1381         uint64_t iscsi_sequence_error; /* 0288-028F */
1382         uint32_t tx_cmd_pdu; /* 0290-0293 */
1383         uint32_t tx_resp_pdu; /* 0294-0297 */
1384         uint32_t rx_cmd_pdu; /* 0298-029B */
1385         uint32_t rx_resp_pdu; /* 029C-029F */
1386
1387         uint64_t tx_data_octets; /* 02A0-02A7 */
1388         uint64_t rx_data_octets; /* 02A8-02AF */
1389
1390         uint32_t hdr_digest_err; /* 02B0–02B3 */
1391         uint32_t data_digest_err; /* 02B4–02B7 */
1392         uint32_t conn_timeout_err; /* 02B8–02BB */
1393         uint32_t framing_err; /* 02BC–02BF */
1394
1395         uint32_t tx_nopout_pdus; /* 02C0–02C3 */
1396         uint32_t tx_scsi_cmd_pdus;  /* 02C4–02C7 */
1397         uint32_t tx_tmf_cmd_pdus; /* 02C8–02CB */
1398         uint32_t tx_login_cmd_pdus; /* 02CC–02CF */
1399         uint32_t tx_text_cmd_pdus; /* 02D0–02D3 */
1400         uint32_t tx_scsi_write_pdus; /* 02D4–02D7 */
1401         uint32_t tx_logout_cmd_pdus; /* 02D8–02DB */
1402         uint32_t tx_snack_req_pdus; /* 02DC–02DF */
1403
1404         uint32_t rx_nopin_pdus; /* 02E0–02E3 */
1405         uint32_t rx_scsi_resp_pdus; /* 02E4–02E7 */
1406         uint32_t rx_tmf_resp_pdus; /* 02E8–02EB */
1407         uint32_t rx_login_resp_pdus; /* 02EC–02EF */
1408         uint32_t rx_text_resp_pdus; /* 02F0–02F3 */
1409         uint32_t rx_scsi_read_pdus; /* 02F4–02F7 */
1410         uint32_t rx_logout_resp_pdus; /* 02F8–02FB */
1411
1412         uint32_t rx_r2t_pdus; /* 02FC–02FF */
1413         uint32_t rx_async_pdus; /* 0300–0303 */
1414         uint32_t rx_reject_pdus; /* 0304–0307 */
1415
1416         uint8_t reserved2[264]; /* 0x0308 - 0x040F */
1417 };
1418
1419 #define QLA8XXX_DBG_STATE_ARRAY_LEN             16
1420 #define QLA8XXX_DBG_CAP_SIZE_ARRAY_LEN          8
1421 #define QLA8XXX_DBG_RSVD_ARRAY_LEN              8
1422 #define QLA83XX_DBG_OCM_WNDREG_ARRAY_LEN        16
1423 #define QLA83XX_SS_OCM_WNDREG_INDEX             3
1424 #define QLA83XX_SS_PCI_INDEX                    0
1425
1426 struct qla4_8xxx_minidump_template_hdr {
1427         uint32_t entry_type;
1428         uint32_t first_entry_offset;
1429         uint32_t size_of_template;
1430         uint32_t capture_debug_level;
1431         uint32_t num_of_entries;
1432         uint32_t version;
1433         uint32_t driver_timestamp;
1434         uint32_t checksum;
1435
1436         uint32_t driver_capture_mask;
1437         uint32_t driver_info_word2;
1438         uint32_t driver_info_word3;
1439         uint32_t driver_info_word4;
1440
1441         uint32_t saved_state_array[QLA8XXX_DBG_STATE_ARRAY_LEN];
1442         uint32_t capture_size_array[QLA8XXX_DBG_CAP_SIZE_ARRAY_LEN];
1443         uint32_t ocm_window_reg[QLA83XX_DBG_OCM_WNDREG_ARRAY_LEN];
1444 };
1445
1446 #endif /*  _QLA4X_FW_H */