1 // SPDX-License-Identifier: GPL-2.0+
3 * Freescale STMP37XX/STMP378X Real Time Clock driver
5 * Copyright (c) 2007 Sigmatel, Inc.
6 * Peter Hartley, <peter.hartley@sigmatel.com>
8 * Copyright 2008 Freescale Semiconductor, Inc. All Rights Reserved.
9 * Copyright 2008 Embedded Alley Solutions, Inc All Rights Reserved.
10 * Copyright 2011 Wolfram Sang, Pengutronix e.K.
12 #include <linux/kernel.h>
13 #include <linux/module.h>
15 #include <linux/init.h>
16 #include <linux/platform_device.h>
17 #include <linux/interrupt.h>
18 #include <linux/delay.h>
19 #include <linux/rtc.h>
20 #include <linux/slab.h>
22 #include <linux/stmp_device.h>
23 #include <linux/stmp3xxx_rtc_wdt.h>
25 #define STMP3XXX_RTC_CTRL 0x0
26 #define STMP3XXX_RTC_CTRL_ALARM_IRQ_EN 0x00000001
27 #define STMP3XXX_RTC_CTRL_ONEMSEC_IRQ_EN 0x00000002
28 #define STMP3XXX_RTC_CTRL_ALARM_IRQ 0x00000004
29 #define STMP3XXX_RTC_CTRL_WATCHDOGEN 0x00000010
31 #define STMP3XXX_RTC_STAT 0x10
32 #define STMP3XXX_RTC_STAT_STALE_SHIFT 16
33 #define STMP3XXX_RTC_STAT_RTC_PRESENT 0x80000000
34 #define STMP3XXX_RTC_STAT_XTAL32000_PRESENT 0x10000000
35 #define STMP3XXX_RTC_STAT_XTAL32768_PRESENT 0x08000000
37 #define STMP3XXX_RTC_SECONDS 0x30
39 #define STMP3XXX_RTC_ALARM 0x40
41 #define STMP3XXX_RTC_WATCHDOG 0x50
43 #define STMP3XXX_RTC_PERSISTENT0 0x60
44 #define STMP3XXX_RTC_PERSISTENT0_CLOCKSOURCE (1 << 0)
45 #define STMP3XXX_RTC_PERSISTENT0_ALARM_WAKE_EN (1 << 1)
46 #define STMP3XXX_RTC_PERSISTENT0_ALARM_EN (1 << 2)
47 #define STMP3XXX_RTC_PERSISTENT0_XTAL24MHZ_PWRUP (1 << 4)
48 #define STMP3XXX_RTC_PERSISTENT0_XTAL32KHZ_PWRUP (1 << 5)
49 #define STMP3XXX_RTC_PERSISTENT0_XTAL32_FREQ (1 << 6)
50 #define STMP3XXX_RTC_PERSISTENT0_ALARM_WAKE (1 << 7)
52 #define STMP3XXX_RTC_PERSISTENT1 0x70
53 /* missing bitmask in headers */
54 #define STMP3XXX_RTC_PERSISTENT1_FORCE_UPDATER 0x80000000
56 struct stmp3xxx_rtc_data {
57 struct rtc_device *rtc;
62 #if IS_ENABLED(CONFIG_STMP3XXX_RTC_WATCHDOG)
64 * stmp3xxx_wdt_set_timeout - configure the watchdog inside the STMP3xxx RTC
65 * @dev: the parent device of the watchdog (= the RTC)
66 * @timeout: the desired value for the timeout register of the watchdog.
67 * 0 disables the watchdog
69 * The watchdog needs one register and two bits which are in the RTC domain.
70 * To handle the resource conflict, the RTC driver will create another
71 * platform_device for the watchdog driver as a child of the RTC device.
72 * The watchdog driver is passed the below accessor function via platform_data
73 * to configure the watchdog. Locking is not needed because accessing SET/CLR
74 * registers is atomic.
77 static void stmp3xxx_wdt_set_timeout(struct device *dev, u32 timeout)
79 struct stmp3xxx_rtc_data *rtc_data = dev_get_drvdata(dev);
82 writel(timeout, rtc_data->io + STMP3XXX_RTC_WATCHDOG);
83 writel(STMP3XXX_RTC_CTRL_WATCHDOGEN,
84 rtc_data->io + STMP3XXX_RTC_CTRL + STMP_OFFSET_REG_SET);
85 writel(STMP3XXX_RTC_PERSISTENT1_FORCE_UPDATER,
86 rtc_data->io + STMP3XXX_RTC_PERSISTENT1 + STMP_OFFSET_REG_SET);
88 writel(STMP3XXX_RTC_CTRL_WATCHDOGEN,
89 rtc_data->io + STMP3XXX_RTC_CTRL + STMP_OFFSET_REG_CLR);
90 writel(STMP3XXX_RTC_PERSISTENT1_FORCE_UPDATER,
91 rtc_data->io + STMP3XXX_RTC_PERSISTENT1 + STMP_OFFSET_REG_CLR);
95 static struct stmp3xxx_wdt_pdata wdt_pdata = {
96 .wdt_set_timeout = stmp3xxx_wdt_set_timeout,
99 static void stmp3xxx_wdt_register(struct platform_device *rtc_pdev)
102 struct platform_device *wdt_pdev =
103 platform_device_alloc("stmp3xxx_rtc_wdt", rtc_pdev->id);
106 wdt_pdev->dev.parent = &rtc_pdev->dev;
107 wdt_pdev->dev.platform_data = &wdt_pdata;
108 rc = platform_device_add(wdt_pdev);
110 platform_device_put(wdt_pdev);
114 dev_err(&rtc_pdev->dev,
115 "failed to register stmp3xxx_rtc_wdt\n");
118 static void stmp3xxx_wdt_register(struct platform_device *rtc_pdev)
121 #endif /* CONFIG_STMP3XXX_RTC_WATCHDOG */
123 static int stmp3xxx_wait_time(struct stmp3xxx_rtc_data *rtc_data)
125 int timeout = 5000; /* 3ms according to i.MX28 Ref Manual */
127 * The i.MX28 Applications Processor Reference Manual, Rev. 1, 2010
129 * | The order in which registers are updated is
130 * | Persistent 0, 1, 2, 3, 4, 5, Alarm, Seconds.
131 * | (This list is in bitfield order, from LSB to MSB, as they would
132 * | appear in the STALE_REGS and NEW_REGS bitfields of the HW_RTC_STAT
133 * | register. For example, the Seconds register corresponds to
134 * | STALE_REGS or NEW_REGS containing 0x80.)
137 if (!(readl(rtc_data->io + STMP3XXX_RTC_STAT) &
138 (0x80 << STMP3XXX_RTC_STAT_STALE_SHIFT)))
141 } while (--timeout > 0);
142 return (readl(rtc_data->io + STMP3XXX_RTC_STAT) &
143 (0x80 << STMP3XXX_RTC_STAT_STALE_SHIFT)) ? -ETIME : 0;
146 /* Time read/write */
147 static int stmp3xxx_rtc_gettime(struct device *dev, struct rtc_time *rtc_tm)
150 struct stmp3xxx_rtc_data *rtc_data = dev_get_drvdata(dev);
152 ret = stmp3xxx_wait_time(rtc_data);
156 rtc_time64_to_tm(readl(rtc_data->io + STMP3XXX_RTC_SECONDS), rtc_tm);
160 static int stmp3xxx_rtc_settime(struct device *dev, struct rtc_time *rtc_tm)
162 struct stmp3xxx_rtc_data *rtc_data = dev_get_drvdata(dev);
164 writel(rtc_tm_to_time64(rtc_tm), rtc_data->io + STMP3XXX_RTC_SECONDS);
165 return stmp3xxx_wait_time(rtc_data);
168 /* interrupt(s) handler */
169 static irqreturn_t stmp3xxx_rtc_interrupt(int irq, void *dev_id)
171 struct stmp3xxx_rtc_data *rtc_data = dev_get_drvdata(dev_id);
172 u32 status = readl(rtc_data->io + STMP3XXX_RTC_CTRL);
174 if (status & STMP3XXX_RTC_CTRL_ALARM_IRQ) {
175 writel(STMP3XXX_RTC_CTRL_ALARM_IRQ,
176 rtc_data->io + STMP3XXX_RTC_CTRL + STMP_OFFSET_REG_CLR);
177 rtc_update_irq(rtc_data->rtc, 1, RTC_AF | RTC_IRQF);
184 static int stmp3xxx_alarm_irq_enable(struct device *dev, unsigned int enabled)
186 struct stmp3xxx_rtc_data *rtc_data = dev_get_drvdata(dev);
189 writel(STMP3XXX_RTC_PERSISTENT0_ALARM_EN |
190 STMP3XXX_RTC_PERSISTENT0_ALARM_WAKE_EN,
191 rtc_data->io + STMP3XXX_RTC_PERSISTENT0 +
192 STMP_OFFSET_REG_SET);
193 writel(STMP3XXX_RTC_CTRL_ALARM_IRQ_EN,
194 rtc_data->io + STMP3XXX_RTC_CTRL + STMP_OFFSET_REG_SET);
196 writel(STMP3XXX_RTC_PERSISTENT0_ALARM_EN |
197 STMP3XXX_RTC_PERSISTENT0_ALARM_WAKE_EN,
198 rtc_data->io + STMP3XXX_RTC_PERSISTENT0 +
199 STMP_OFFSET_REG_CLR);
200 writel(STMP3XXX_RTC_CTRL_ALARM_IRQ_EN,
201 rtc_data->io + STMP3XXX_RTC_CTRL + STMP_OFFSET_REG_CLR);
206 static int stmp3xxx_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alm)
208 struct stmp3xxx_rtc_data *rtc_data = dev_get_drvdata(dev);
210 rtc_time64_to_tm(readl(rtc_data->io + STMP3XXX_RTC_ALARM), &alm->time);
214 static int stmp3xxx_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alm)
216 struct stmp3xxx_rtc_data *rtc_data = dev_get_drvdata(dev);
218 writel(rtc_tm_to_time64(&alm->time), rtc_data->io + STMP3XXX_RTC_ALARM);
220 stmp3xxx_alarm_irq_enable(dev, alm->enabled);
225 static const struct rtc_class_ops stmp3xxx_rtc_ops = {
227 stmp3xxx_alarm_irq_enable,
228 .read_time = stmp3xxx_rtc_gettime,
229 .set_time = stmp3xxx_rtc_settime,
230 .read_alarm = stmp3xxx_rtc_read_alarm,
231 .set_alarm = stmp3xxx_rtc_set_alarm,
234 static void stmp3xxx_rtc_remove(struct platform_device *pdev)
236 struct stmp3xxx_rtc_data *rtc_data = platform_get_drvdata(pdev);
241 writel(STMP3XXX_RTC_CTRL_ALARM_IRQ_EN,
242 rtc_data->io + STMP3XXX_RTC_CTRL + STMP_OFFSET_REG_CLR);
245 static int stmp3xxx_rtc_probe(struct platform_device *pdev)
247 struct stmp3xxx_rtc_data *rtc_data;
250 u32 pers0_set, pers0_clr;
254 rtc_data = devm_kzalloc(&pdev->dev, sizeof(*rtc_data), GFP_KERNEL);
258 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
260 dev_err(&pdev->dev, "failed to get resource\n");
264 rtc_data->io = devm_ioremap(&pdev->dev, r->start, resource_size(r));
266 dev_err(&pdev->dev, "ioremap failed\n");
270 rtc_data->irq_alarm = platform_get_irq(pdev, 0);
272 rtc_stat = readl(rtc_data->io + STMP3XXX_RTC_STAT);
273 if (!(rtc_stat & STMP3XXX_RTC_STAT_RTC_PRESENT)) {
274 dev_err(&pdev->dev, "no device onboard\n");
278 platform_set_drvdata(pdev, rtc_data);
281 * Resetting the rtc stops the watchdog timer that is potentially
282 * running. So (assuming it is running on purpose) don't reset if the
283 * watchdog is enabled.
285 if (readl(rtc_data->io + STMP3XXX_RTC_CTRL) &
286 STMP3XXX_RTC_CTRL_WATCHDOGEN) {
288 "Watchdog is running, skip resetting rtc\n");
290 err = stmp_reset_block(rtc_data->io);
292 dev_err(&pdev->dev, "stmp_reset_block failed: %d\n",
299 * Obviously the rtc needs a clock input to be able to run.
300 * This clock can be provided by an external 32k crystal. If that one is
301 * missing XTAL must not be disabled in suspend which consumes a
302 * lot of power. Normally the presence and exact frequency (supported
303 * are 32000 Hz and 32768 Hz) is detectable from fuses, but as reality
304 * proves these fuses are not blown correctly on all machines, so the
305 * frequency can be overridden in the device tree.
307 if (rtc_stat & STMP3XXX_RTC_STAT_XTAL32000_PRESENT)
309 else if (rtc_stat & STMP3XXX_RTC_STAT_XTAL32768_PRESENT)
312 of_property_read_u32(pdev->dev.of_node, "stmp,crystal-freq",
315 switch (crystalfreq) {
317 /* keep 32kHz crystal running in low-power mode */
318 pers0_set = STMP3XXX_RTC_PERSISTENT0_XTAL32_FREQ |
319 STMP3XXX_RTC_PERSISTENT0_XTAL32KHZ_PWRUP |
320 STMP3XXX_RTC_PERSISTENT0_CLOCKSOURCE;
321 pers0_clr = STMP3XXX_RTC_PERSISTENT0_XTAL24MHZ_PWRUP;
324 /* keep 32.768kHz crystal running in low-power mode */
325 pers0_set = STMP3XXX_RTC_PERSISTENT0_XTAL32KHZ_PWRUP |
326 STMP3XXX_RTC_PERSISTENT0_CLOCKSOURCE;
327 pers0_clr = STMP3XXX_RTC_PERSISTENT0_XTAL24MHZ_PWRUP |
328 STMP3XXX_RTC_PERSISTENT0_XTAL32_FREQ;
332 "invalid crystal-freq specified in device-tree. Assuming no crystal\n");
335 /* keep XTAL on in low-power mode */
336 pers0_set = STMP3XXX_RTC_PERSISTENT0_XTAL24MHZ_PWRUP;
337 pers0_clr = STMP3XXX_RTC_PERSISTENT0_XTAL32KHZ_PWRUP |
338 STMP3XXX_RTC_PERSISTENT0_CLOCKSOURCE;
341 writel(pers0_set, rtc_data->io + STMP3XXX_RTC_PERSISTENT0 +
342 STMP_OFFSET_REG_SET);
344 writel(STMP3XXX_RTC_PERSISTENT0_ALARM_EN |
345 STMP3XXX_RTC_PERSISTENT0_ALARM_WAKE_EN |
346 STMP3XXX_RTC_PERSISTENT0_ALARM_WAKE | pers0_clr,
347 rtc_data->io + STMP3XXX_RTC_PERSISTENT0 + STMP_OFFSET_REG_CLR);
349 writel(STMP3XXX_RTC_CTRL_ONEMSEC_IRQ_EN |
350 STMP3XXX_RTC_CTRL_ALARM_IRQ_EN,
351 rtc_data->io + STMP3XXX_RTC_CTRL + STMP_OFFSET_REG_CLR);
353 rtc_data->rtc = devm_rtc_allocate_device(&pdev->dev);
354 if (IS_ERR(rtc_data->rtc))
355 return PTR_ERR(rtc_data->rtc);
357 err = devm_request_irq(&pdev->dev, rtc_data->irq_alarm,
358 stmp3xxx_rtc_interrupt, 0, "RTC alarm", &pdev->dev);
360 dev_err(&pdev->dev, "Cannot claim IRQ%d\n",
361 rtc_data->irq_alarm);
365 rtc_data->rtc->ops = &stmp3xxx_rtc_ops;
366 rtc_data->rtc->range_max = U32_MAX;
368 err = devm_rtc_register_device(rtc_data->rtc);
372 stmp3xxx_wdt_register(pdev);
376 #ifdef CONFIG_PM_SLEEP
377 static int stmp3xxx_rtc_suspend(struct device *dev)
382 static int stmp3xxx_rtc_resume(struct device *dev)
384 struct stmp3xxx_rtc_data *rtc_data = dev_get_drvdata(dev);
386 stmp_reset_block(rtc_data->io);
387 writel(STMP3XXX_RTC_PERSISTENT0_ALARM_EN |
388 STMP3XXX_RTC_PERSISTENT0_ALARM_WAKE_EN |
389 STMP3XXX_RTC_PERSISTENT0_ALARM_WAKE,
390 rtc_data->io + STMP3XXX_RTC_PERSISTENT0 + STMP_OFFSET_REG_CLR);
395 static SIMPLE_DEV_PM_OPS(stmp3xxx_rtc_pm_ops, stmp3xxx_rtc_suspend,
396 stmp3xxx_rtc_resume);
398 static const struct of_device_id rtc_dt_ids[] = {
399 { .compatible = "fsl,stmp3xxx-rtc", },
402 MODULE_DEVICE_TABLE(of, rtc_dt_ids);
404 static struct platform_driver stmp3xxx_rtcdrv = {
405 .probe = stmp3xxx_rtc_probe,
406 .remove_new = stmp3xxx_rtc_remove,
408 .name = "stmp3xxx-rtc",
409 .pm = &stmp3xxx_rtc_pm_ops,
410 .of_match_table = rtc_dt_ids,
414 module_platform_driver(stmp3xxx_rtcdrv);
416 MODULE_DESCRIPTION("STMP3xxx RTC Driver");
417 MODULE_AUTHOR("dmitry pervushin <dpervushin@embeddedalley.com> and "
418 "Wolfram Sang <kernel@pengutronix.de>");
419 MODULE_LICENSE("GPL");