1 // SPDX-License-Identifier: GPL-2.0
3 * drivers/rtc/rtc-pcf85363.c
5 * Driver for NXP PCF85363 real-time clock.
7 * Copyright (C) 2017 Eric Nelson
9 #include <linux/module.h>
10 #include <linux/i2c.h>
11 #include <linux/slab.h>
12 #include <linux/rtc.h>
13 #include <linux/init.h>
14 #include <linux/err.h>
15 #include <linux/errno.h>
16 #include <linux/bcd.h>
18 #include <linux/regmap.h>
23 #define DT_100THS 0x00
25 #define DT_MINUTES 0x02
28 #define DT_WEEKDAYS 0x05
29 #define DT_MONTHS 0x06
35 #define DT_SECOND_ALM1 0x08
36 #define DT_MINUTE_ALM1 0x09
37 #define DT_HOUR_ALM1 0x0a
38 #define DT_DAY_ALM1 0x0b
39 #define DT_MONTH_ALM1 0x0c
40 #define DT_MINUTE_ALM2 0x0d
41 #define DT_HOUR_ALM2 0x0e
42 #define DT_WEEKDAY_ALM2 0x0f
43 #define DT_ALARM_EN 0x10
46 * Time stamp registers
48 #define DT_TIMESTAMP1 0x11
49 #define DT_TIMESTAMP2 0x17
50 #define DT_TIMESTAMP3 0x1d
51 #define DT_TS_MODE 0x23
56 #define CTRL_OFFSET 0x24
57 #define CTRL_OSCILLATOR 0x25
58 #define CTRL_BATTERY 0x26
59 #define CTRL_PIN_IO 0x27
60 #define CTRL_FUNCTION 0x28
61 #define CTRL_INTA_EN 0x29
62 #define CTRL_INTB_EN 0x2a
63 #define CTRL_FLAGS 0x2b
64 #define CTRL_RAMBYTE 0x2c
65 #define CTRL_WDOG 0x2d
66 #define CTRL_STOP_EN 0x2e
67 #define CTRL_RESETS 0x2f
70 #define ALRM_SEC_A1E BIT(0)
71 #define ALRM_MIN_A1E BIT(1)
72 #define ALRM_HR_A1E BIT(2)
73 #define ALRM_DAY_A1E BIT(3)
74 #define ALRM_MON_A1E BIT(4)
75 #define ALRM_MIN_A2E BIT(5)
76 #define ALRM_HR_A2E BIT(6)
77 #define ALRM_DAY_A2E BIT(7)
79 #define INT_WDIE BIT(0)
80 #define INT_BSIE BIT(1)
81 #define INT_TSRIE BIT(2)
82 #define INT_A2IE BIT(3)
83 #define INT_A1IE BIT(4)
84 #define INT_OIE BIT(5)
85 #define INT_PIE BIT(6)
86 #define INT_ILP BIT(7)
88 #define FLAGS_TSR1F BIT(0)
89 #define FLAGS_TSR2F BIT(1)
90 #define FLAGS_TSR3F BIT(2)
91 #define FLAGS_BSF BIT(3)
92 #define FLAGS_WDF BIT(4)
93 #define FLAGS_A1F BIT(5)
94 #define FLAGS_A2F BIT(6)
95 #define FLAGS_PIF BIT(7)
97 #define PIN_IO_INTAPM GENMASK(1, 0)
98 #define PIN_IO_INTA_CLK 0
99 #define PIN_IO_INTA_BAT 1
100 #define PIN_IO_INTA_OUT 2
101 #define PIN_IO_INTA_HIZ 3
103 #define OSC_CAP_SEL GENMASK(1, 0)
104 #define OSC_CAP_6000 0x01
105 #define OSC_CAP_12500 0x02
107 #define STOP_EN_STOP BIT(0)
109 #define RESET_CPR 0xa4
111 #define NVRAM_SIZE 0x40
114 struct rtc_device *rtc;
115 struct regmap *regmap;
118 struct pcf85x63_config {
119 struct regmap_config regmap;
120 unsigned int num_nvram;
123 static int pcf85363_load_capacitance(struct pcf85363 *pcf85363, struct device_node *node)
128 of_property_read_u32(node, "quartz-load-femtofarads", &load);
132 dev_warn(&pcf85363->rtc->dev, "Unknown quartz-load-femtofarads value: %d. Assuming 7000",
138 value = OSC_CAP_6000;
141 value = OSC_CAP_12500;
145 return regmap_update_bits(pcf85363->regmap, CTRL_OSCILLATOR,
149 static int pcf85363_rtc_read_time(struct device *dev, struct rtc_time *tm)
151 struct pcf85363 *pcf85363 = dev_get_drvdata(dev);
152 unsigned char buf[DT_YEARS + 1];
153 int ret, len = sizeof(buf);
155 /* read the RTC date and time registers all at once */
156 ret = regmap_bulk_read(pcf85363->regmap, DT_100THS, buf, len);
158 dev_err(dev, "%s: error %d\n", __func__, ret);
162 tm->tm_year = bcd2bin(buf[DT_YEARS]);
163 /* adjust for 1900 base of rtc_time */
166 tm->tm_wday = buf[DT_WEEKDAYS] & 7;
167 buf[DT_SECS] &= 0x7F;
168 tm->tm_sec = bcd2bin(buf[DT_SECS]);
169 buf[DT_MINUTES] &= 0x7F;
170 tm->tm_min = bcd2bin(buf[DT_MINUTES]);
171 tm->tm_hour = bcd2bin(buf[DT_HOURS]);
172 tm->tm_mday = bcd2bin(buf[DT_DAYS]);
173 tm->tm_mon = bcd2bin(buf[DT_MONTHS]) - 1;
178 static int pcf85363_rtc_set_time(struct device *dev, struct rtc_time *tm)
180 struct pcf85363 *pcf85363 = dev_get_drvdata(dev);
181 unsigned char tmp[11];
182 unsigned char *buf = &tmp[2];
185 tmp[0] = STOP_EN_STOP;
189 buf[DT_SECS] = bin2bcd(tm->tm_sec);
190 buf[DT_MINUTES] = bin2bcd(tm->tm_min);
191 buf[DT_HOURS] = bin2bcd(tm->tm_hour);
192 buf[DT_DAYS] = bin2bcd(tm->tm_mday);
193 buf[DT_WEEKDAYS] = tm->tm_wday;
194 buf[DT_MONTHS] = bin2bcd(tm->tm_mon + 1);
195 buf[DT_YEARS] = bin2bcd(tm->tm_year % 100);
197 ret = regmap_bulk_write(pcf85363->regmap, CTRL_STOP_EN,
202 ret = regmap_bulk_write(pcf85363->regmap, DT_100THS,
203 buf, sizeof(tmp) - 2);
207 return regmap_write(pcf85363->regmap, CTRL_STOP_EN, 0);
210 static int pcf85363_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alrm)
212 struct pcf85363 *pcf85363 = dev_get_drvdata(dev);
213 unsigned char buf[DT_MONTH_ALM1 - DT_SECOND_ALM1 + 1];
217 ret = regmap_bulk_read(pcf85363->regmap, DT_SECOND_ALM1, buf,
222 alrm->time.tm_sec = bcd2bin(buf[0]);
223 alrm->time.tm_min = bcd2bin(buf[1]);
224 alrm->time.tm_hour = bcd2bin(buf[2]);
225 alrm->time.tm_mday = bcd2bin(buf[3]);
226 alrm->time.tm_mon = bcd2bin(buf[4]) - 1;
228 ret = regmap_read(pcf85363->regmap, CTRL_INTA_EN, &val);
232 alrm->enabled = !!(val & INT_A1IE);
237 static int _pcf85363_rtc_alarm_irq_enable(struct pcf85363 *pcf85363, unsigned
240 unsigned int alarm_flags = ALRM_SEC_A1E | ALRM_MIN_A1E | ALRM_HR_A1E |
241 ALRM_DAY_A1E | ALRM_MON_A1E;
244 ret = regmap_update_bits(pcf85363->regmap, DT_ALARM_EN, alarm_flags,
245 enabled ? alarm_flags : 0);
249 ret = regmap_update_bits(pcf85363->regmap, CTRL_INTA_EN,
250 INT_A1IE, enabled ? INT_A1IE : 0);
255 /* clear current flags */
256 return regmap_update_bits(pcf85363->regmap, CTRL_FLAGS, FLAGS_A1F, 0);
259 static int pcf85363_rtc_alarm_irq_enable(struct device *dev,
260 unsigned int enabled)
262 struct pcf85363 *pcf85363 = dev_get_drvdata(dev);
264 return _pcf85363_rtc_alarm_irq_enable(pcf85363, enabled);
267 static int pcf85363_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alrm)
269 struct pcf85363 *pcf85363 = dev_get_drvdata(dev);
270 unsigned char buf[DT_MONTH_ALM1 - DT_SECOND_ALM1 + 1];
273 buf[0] = bin2bcd(alrm->time.tm_sec);
274 buf[1] = bin2bcd(alrm->time.tm_min);
275 buf[2] = bin2bcd(alrm->time.tm_hour);
276 buf[3] = bin2bcd(alrm->time.tm_mday);
277 buf[4] = bin2bcd(alrm->time.tm_mon + 1);
280 * Disable the alarm interrupt before changing the value to avoid
281 * spurious interrupts
283 ret = _pcf85363_rtc_alarm_irq_enable(pcf85363, 0);
287 ret = regmap_bulk_write(pcf85363->regmap, DT_SECOND_ALM1, buf,
292 return _pcf85363_rtc_alarm_irq_enable(pcf85363, alrm->enabled);
295 static irqreturn_t pcf85363_rtc_handle_irq(int irq, void *dev_id)
297 struct pcf85363 *pcf85363 = i2c_get_clientdata(dev_id);
301 err = regmap_read(pcf85363->regmap, CTRL_FLAGS, &flags);
305 if (flags & FLAGS_A1F) {
306 rtc_update_irq(pcf85363->rtc, 1, RTC_IRQF | RTC_AF);
307 regmap_update_bits(pcf85363->regmap, CTRL_FLAGS, FLAGS_A1F, 0);
314 static const struct rtc_class_ops rtc_ops = {
315 .read_time = pcf85363_rtc_read_time,
316 .set_time = pcf85363_rtc_set_time,
317 .read_alarm = pcf85363_rtc_read_alarm,
318 .set_alarm = pcf85363_rtc_set_alarm,
319 .alarm_irq_enable = pcf85363_rtc_alarm_irq_enable,
322 static int pcf85363_nvram_read(void *priv, unsigned int offset, void *val,
325 struct pcf85363 *pcf85363 = priv;
327 return regmap_bulk_read(pcf85363->regmap, CTRL_RAM + offset,
331 static int pcf85363_nvram_write(void *priv, unsigned int offset, void *val,
334 struct pcf85363 *pcf85363 = priv;
336 return regmap_bulk_write(pcf85363->regmap, CTRL_RAM + offset,
340 static int pcf85x63_nvram_read(void *priv, unsigned int offset, void *val,
343 struct pcf85363 *pcf85363 = priv;
344 unsigned int tmp_val;
347 ret = regmap_read(pcf85363->regmap, CTRL_RAMBYTE, &tmp_val);
348 (*(unsigned char *) val) = (unsigned char) tmp_val;
353 static int pcf85x63_nvram_write(void *priv, unsigned int offset, void *val,
356 struct pcf85363 *pcf85363 = priv;
357 unsigned char tmp_val;
359 tmp_val = *((unsigned char *)val);
360 return regmap_write(pcf85363->regmap, CTRL_RAMBYTE,
361 (unsigned int)tmp_val);
364 static const struct pcf85x63_config pcf_85263_config = {
368 .max_register = 0x2f,
373 static const struct pcf85x63_config pcf_85363_config = {
377 .max_register = 0x7f,
382 static int pcf85363_probe(struct i2c_client *client)
384 struct pcf85363 *pcf85363;
385 const struct pcf85x63_config *config = &pcf_85363_config;
386 const void *data = of_device_get_match_data(&client->dev);
387 static struct nvmem_config nvmem_cfg[] = {
393 .reg_read = pcf85x63_nvram_read,
394 .reg_write = pcf85x63_nvram_write,
400 .reg_read = pcf85363_nvram_read,
401 .reg_write = pcf85363_nvram_write,
410 pcf85363 = devm_kzalloc(&client->dev, sizeof(struct pcf85363),
415 pcf85363->regmap = devm_regmap_init_i2c(client, &config->regmap);
416 if (IS_ERR(pcf85363->regmap)) {
417 dev_err(&client->dev, "regmap allocation failed\n");
418 return PTR_ERR(pcf85363->regmap);
421 i2c_set_clientdata(client, pcf85363);
423 pcf85363->rtc = devm_rtc_allocate_device(&client->dev);
424 if (IS_ERR(pcf85363->rtc))
425 return PTR_ERR(pcf85363->rtc);
427 err = pcf85363_load_capacitance(pcf85363, client->dev.of_node);
429 dev_warn(&client->dev, "failed to set xtal load capacitance: %d",
432 pcf85363->rtc->ops = &rtc_ops;
433 pcf85363->rtc->range_min = RTC_TIMESTAMP_BEGIN_2000;
434 pcf85363->rtc->range_max = RTC_TIMESTAMP_END_2099;
436 wakeup_source = device_property_read_bool(&client->dev,
438 if (client->irq > 0 || wakeup_source) {
439 regmap_write(pcf85363->regmap, CTRL_FLAGS, 0);
440 regmap_update_bits(pcf85363->regmap, CTRL_PIN_IO,
441 PIN_IO_INTAPM, PIN_IO_INTA_OUT);
444 if (client->irq > 0) {
445 unsigned long irqflags = IRQF_TRIGGER_LOW;
447 if (dev_fwnode(&client->dev))
449 ret = devm_request_threaded_irq(&client->dev, client->irq,
450 NULL, pcf85363_rtc_handle_irq,
451 irqflags | IRQF_ONESHOT,
454 dev_warn(&client->dev,
455 "unable to request IRQ, alarms disabled\n");
460 if (client->irq > 0 || wakeup_source) {
461 device_init_wakeup(&client->dev, true);
462 set_bit(RTC_FEATURE_ALARM, pcf85363->rtc->features);
464 clear_bit(RTC_FEATURE_ALARM, pcf85363->rtc->features);
467 ret = devm_rtc_register_device(pcf85363->rtc);
469 for (i = 0; i < config->num_nvram; i++) {
470 nvmem_cfg[i].priv = pcf85363;
471 devm_rtc_nvmem_register(pcf85363->rtc, &nvmem_cfg[i]);
477 static const __maybe_unused struct of_device_id dev_ids[] = {
478 { .compatible = "nxp,pcf85263", .data = &pcf_85263_config },
479 { .compatible = "nxp,pcf85363", .data = &pcf_85363_config },
482 MODULE_DEVICE_TABLE(of, dev_ids);
484 static struct i2c_driver pcf85363_driver = {
487 .of_match_table = of_match_ptr(dev_ids),
489 .probe = pcf85363_probe,
492 module_i2c_driver(pcf85363_driver);
494 MODULE_AUTHOR("Eric Nelson");
495 MODULE_DESCRIPTION("pcf85263/pcf85363 I2C RTC driver");
496 MODULE_LICENSE("GPL");