1 // SPDX-License-Identifier: GPL-2.0-only
3 * Qualcomm Wireless Connectivity Subsystem Peripheral Image Loader
5 * Copyright (C) 2016 Linaro Ltd
6 * Copyright (C) 2014 Sony Mobile Communications AB
7 * Copyright (c) 2012-2013, The Linux Foundation. All rights reserved.
10 #include <linux/clk.h>
11 #include <linux/delay.h>
12 #include <linux/firmware.h>
13 #include <linux/interrupt.h>
14 #include <linux/kernel.h>
15 #include <linux/module.h>
17 #include <linux/of_address.h>
18 #include <linux/of_device.h>
19 #include <linux/platform_device.h>
20 #include <linux/pm_domain.h>
21 #include <linux/pm_runtime.h>
22 #include <linux/qcom_scm.h>
23 #include <linux/regulator/consumer.h>
24 #include <linux/remoteproc.h>
25 #include <linux/soc/qcom/mdt_loader.h>
26 #include <linux/soc/qcom/smem.h>
27 #include <linux/soc/qcom/smem_state.h>
29 #include "qcom_common.h"
30 #include "remoteproc_internal.h"
31 #include "qcom_pil_info.h"
32 #include "qcom_wcnss.h"
34 #define WCNSS_CRASH_REASON_SMEM 422
35 #define WCNSS_FIRMWARE_NAME "wcnss.mdt"
36 #define WCNSS_PAS_ID 6
37 #define WCNSS_SSCTL_ID 0x13
39 #define WCNSS_SPARE_NVBIN_DLND BIT(25)
41 #define WCNSS_PMU_IRIS_XO_CFG BIT(3)
42 #define WCNSS_PMU_IRIS_XO_EN BIT(4)
43 #define WCNSS_PMU_GC_BUS_MUX_SEL_TOP BIT(5)
44 #define WCNSS_PMU_IRIS_XO_CFG_STS BIT(6) /* 1: in progress, 0: done */
46 #define WCNSS_PMU_IRIS_RESET BIT(7)
47 #define WCNSS_PMU_IRIS_RESET_STS BIT(8) /* 1: in progress, 0: done */
48 #define WCNSS_PMU_IRIS_XO_READ BIT(9)
49 #define WCNSS_PMU_IRIS_XO_READ_STS BIT(10)
51 #define WCNSS_PMU_XO_MODE_MASK GENMASK(2, 1)
52 #define WCNSS_PMU_XO_MODE_19p2 0
53 #define WCNSS_PMU_XO_MODE_48 3
55 #define WCNSS_MAX_PDS 2
61 const char *pd_names[WCNSS_MAX_PDS];
62 const struct wcnss_vreg_info *vregs;
63 size_t num_vregs, num_pd_vregs;
70 void __iomem *pmu_cfg;
71 void __iomem *spare_out;
81 struct qcom_smem_state *state;
84 struct mutex iris_lock;
85 struct qcom_iris *iris;
87 struct device *pds[WCNSS_MAX_PDS];
89 struct regulator_bulk_data *vregs;
92 struct completion start_done;
93 struct completion stop_done;
96 phys_addr_t mem_reloc;
100 struct qcom_rproc_subdev smd_subdev;
101 struct qcom_sysmon *sysmon;
104 static const struct wcnss_data riva_data = {
106 .spare_offset = 0xb4,
108 .vregs = (struct wcnss_vreg_info[]) {
109 { "vddmx", 1050000, 1150000, 0 },
110 { "vddcx", 1050000, 1150000, 0 },
111 { "vddpx", 1800000, 1800000, 0 },
116 static const struct wcnss_data pronto_v1_data = {
117 .pmu_offset = 0x1004,
118 .spare_offset = 0x1088,
120 .pd_names = { "mx", "cx" },
121 .vregs = (struct wcnss_vreg_info[]) {
122 { "vddmx", 950000, 1150000, 0 },
123 { "vddcx", .super_turbo = true},
124 { "vddpx", 1800000, 1800000, 0 },
130 static const struct wcnss_data pronto_v2_data = {
131 .pmu_offset = 0x1004,
132 .spare_offset = 0x1088,
134 .pd_names = { "mx", "cx" },
135 .vregs = (struct wcnss_vreg_info[]) {
136 { "vddmx", 1287500, 1287500, 0 },
137 { "vddcx", .super_turbo = true },
138 { "vddpx", 1800000, 1800000, 0 },
144 static int wcnss_load(struct rproc *rproc, const struct firmware *fw)
146 struct qcom_wcnss *wcnss = (struct qcom_wcnss *)rproc->priv;
149 ret = qcom_mdt_load(wcnss->dev, fw, rproc->firmware, WCNSS_PAS_ID,
150 wcnss->mem_region, wcnss->mem_phys,
151 wcnss->mem_size, &wcnss->mem_reloc);
155 qcom_pil_info_store("wcnss", wcnss->mem_phys, wcnss->mem_size);
160 static void wcnss_indicate_nv_download(struct qcom_wcnss *wcnss)
164 /* Indicate NV download capability */
165 val = readl(wcnss->spare_out);
166 val |= WCNSS_SPARE_NVBIN_DLND;
167 writel(val, wcnss->spare_out);
170 static void wcnss_configure_iris(struct qcom_wcnss *wcnss)
174 /* Clear PMU cfg register */
175 writel(0, wcnss->pmu_cfg);
177 val = WCNSS_PMU_GC_BUS_MUX_SEL_TOP | WCNSS_PMU_IRIS_XO_EN;
178 writel(val, wcnss->pmu_cfg);
181 val &= ~WCNSS_PMU_XO_MODE_MASK;
182 if (wcnss->use_48mhz_xo)
183 val |= WCNSS_PMU_XO_MODE_48 << 1;
185 val |= WCNSS_PMU_XO_MODE_19p2 << 1;
186 writel(val, wcnss->pmu_cfg);
189 val |= WCNSS_PMU_IRIS_RESET;
190 writel(val, wcnss->pmu_cfg);
192 /* Wait for PMU.iris_reg_reset_sts */
193 while (readl(wcnss->pmu_cfg) & WCNSS_PMU_IRIS_RESET_STS)
196 /* Clear IRIS reset */
197 val &= ~WCNSS_PMU_IRIS_RESET;
198 writel(val, wcnss->pmu_cfg);
200 /* Start IRIS XO configuration */
201 val |= WCNSS_PMU_IRIS_XO_CFG;
202 writel(val, wcnss->pmu_cfg);
204 /* Wait for XO configuration to finish */
205 while (readl(wcnss->pmu_cfg) & WCNSS_PMU_IRIS_XO_CFG_STS)
208 /* Stop IRIS XO configuration */
209 val &= ~WCNSS_PMU_GC_BUS_MUX_SEL_TOP;
210 val &= ~WCNSS_PMU_IRIS_XO_CFG;
211 writel(val, wcnss->pmu_cfg);
213 /* Add some delay for XO to settle */
217 static int wcnss_start(struct rproc *rproc)
219 struct qcom_wcnss *wcnss = (struct qcom_wcnss *)rproc->priv;
222 mutex_lock(&wcnss->iris_lock);
224 dev_err(wcnss->dev, "no iris registered\n");
226 goto release_iris_lock;
229 for (i = 0; i < wcnss->num_pds; i++) {
230 dev_pm_genpd_set_performance_state(wcnss->pds[i], INT_MAX);
231 ret = pm_runtime_get_sync(wcnss->pds[i]);
233 pm_runtime_put_noidle(wcnss->pds[i]);
238 ret = regulator_bulk_enable(wcnss->num_vregs, wcnss->vregs);
242 ret = qcom_iris_enable(wcnss->iris);
244 goto disable_regulators;
246 wcnss_indicate_nv_download(wcnss);
247 wcnss_configure_iris(wcnss);
249 ret = qcom_scm_pas_auth_and_reset(WCNSS_PAS_ID);
252 "failed to authenticate image and release reset\n");
256 ret = wait_for_completion_timeout(&wcnss->start_done,
257 msecs_to_jiffies(5000));
258 if (wcnss->ready_irq > 0 && ret == 0) {
259 /* We have a ready_irq, but it didn't fire in time. */
260 dev_err(wcnss->dev, "start timed out\n");
261 qcom_scm_pas_shutdown(WCNSS_PAS_ID);
269 qcom_iris_disable(wcnss->iris);
271 regulator_bulk_disable(wcnss->num_vregs, wcnss->vregs);
273 for (i--; i >= 0; i--) {
274 pm_runtime_put(wcnss->pds[i]);
275 dev_pm_genpd_set_performance_state(wcnss->pds[i], 0);
278 mutex_unlock(&wcnss->iris_lock);
283 static int wcnss_stop(struct rproc *rproc)
285 struct qcom_wcnss *wcnss = (struct qcom_wcnss *)rproc->priv;
289 qcom_smem_state_update_bits(wcnss->state,
290 BIT(wcnss->stop_bit),
291 BIT(wcnss->stop_bit));
293 ret = wait_for_completion_timeout(&wcnss->stop_done,
294 msecs_to_jiffies(5000));
296 dev_err(wcnss->dev, "timed out on wait\n");
298 qcom_smem_state_update_bits(wcnss->state,
299 BIT(wcnss->stop_bit),
303 ret = qcom_scm_pas_shutdown(WCNSS_PAS_ID);
305 dev_err(wcnss->dev, "failed to shutdown: %d\n", ret);
310 static void *wcnss_da_to_va(struct rproc *rproc, u64 da, size_t len, bool *is_iomem)
312 struct qcom_wcnss *wcnss = (struct qcom_wcnss *)rproc->priv;
315 offset = da - wcnss->mem_reloc;
316 if (offset < 0 || offset + len > wcnss->mem_size)
319 return wcnss->mem_region + offset;
322 static const struct rproc_ops wcnss_ops = {
323 .start = wcnss_start,
325 .da_to_va = wcnss_da_to_va,
326 .parse_fw = qcom_register_dump_segments,
330 static irqreturn_t wcnss_wdog_interrupt(int irq, void *dev)
332 struct qcom_wcnss *wcnss = dev;
334 rproc_report_crash(wcnss->rproc, RPROC_WATCHDOG);
339 static irqreturn_t wcnss_fatal_interrupt(int irq, void *dev)
341 struct qcom_wcnss *wcnss = dev;
345 msg = qcom_smem_get(QCOM_SMEM_HOST_ANY, WCNSS_CRASH_REASON_SMEM, &len);
346 if (!IS_ERR(msg) && len > 0 && msg[0])
347 dev_err(wcnss->dev, "fatal error received: %s\n", msg);
349 rproc_report_crash(wcnss->rproc, RPROC_FATAL_ERROR);
354 static irqreturn_t wcnss_ready_interrupt(int irq, void *dev)
356 struct qcom_wcnss *wcnss = dev;
358 complete(&wcnss->start_done);
363 static irqreturn_t wcnss_handover_interrupt(int irq, void *dev)
366 * XXX: At this point we're supposed to release the resources that we
367 * have been holding on behalf of the WCNSS. Unfortunately this
368 * interrupt comes way before the other side seems to be done.
370 * So we're currently relying on the ready interrupt firing later then
371 * this and we just disable the resources at the end of wcnss_start().
377 static irqreturn_t wcnss_stop_ack_interrupt(int irq, void *dev)
379 struct qcom_wcnss *wcnss = dev;
381 complete(&wcnss->stop_done);
386 static int wcnss_init_pds(struct qcom_wcnss *wcnss,
387 const char * const pd_names[WCNSS_MAX_PDS])
391 for (i = 0; i < WCNSS_MAX_PDS; i++) {
395 wcnss->pds[i] = dev_pm_domain_attach_by_name(wcnss->dev, pd_names[i]);
396 if (IS_ERR_OR_NULL(wcnss->pds[i])) {
397 ret = PTR_ERR(wcnss->pds[i]) ? : -ENODATA;
398 for (i--; i >= 0; i--)
399 dev_pm_domain_detach(wcnss->pds[i], false);
408 static void wcnss_release_pds(struct qcom_wcnss *wcnss)
412 for (i = 0; i < wcnss->num_pds; i++)
413 dev_pm_domain_detach(wcnss->pds[i], false);
416 static int wcnss_init_regulators(struct qcom_wcnss *wcnss,
417 const struct wcnss_vreg_info *info,
418 int num_vregs, int num_pd_vregs)
420 struct regulator_bulk_data *bulk;
425 * If attaching the power domains suceeded we can skip requesting
426 * the regulators for the power domains. For old device trees we need to
427 * reserve extra space to manage them through the regulator interface.
430 info += num_pd_vregs;
432 num_vregs += num_pd_vregs;
434 bulk = devm_kcalloc(wcnss->dev,
435 num_vregs, sizeof(struct regulator_bulk_data),
440 for (i = 0; i < num_vregs; i++)
441 bulk[i].supply = info[i].name;
443 ret = devm_regulator_bulk_get(wcnss->dev, num_vregs, bulk);
447 for (i = 0; i < num_vregs; i++) {
448 if (info[i].max_voltage)
449 regulator_set_voltage(bulk[i].consumer,
451 info[i].max_voltage);
454 regulator_set_load(bulk[i].consumer, info[i].load_uA);
458 wcnss->num_vregs = num_vregs;
463 static int wcnss_request_irq(struct qcom_wcnss *wcnss,
464 struct platform_device *pdev,
467 irq_handler_t thread_fn)
472 ret = platform_get_irq_byname(pdev, name);
473 if (ret < 0 && optional) {
474 dev_dbg(&pdev->dev, "no %s IRQ defined, ignoring\n", name);
476 } else if (ret < 0) {
477 dev_err(&pdev->dev, "no %s IRQ defined\n", name);
483 ret = devm_request_threaded_irq(&pdev->dev, ret,
485 IRQF_TRIGGER_RISING | IRQF_ONESHOT,
488 dev_err(&pdev->dev, "request %s IRQ failed\n", name);
492 /* Return the IRQ number if the IRQ was successfully acquired */
496 static int wcnss_alloc_memory_region(struct qcom_wcnss *wcnss)
498 struct device_node *node;
502 node = of_parse_phandle(wcnss->dev->of_node, "memory-region", 0);
504 dev_err(wcnss->dev, "no memory-region specified\n");
508 ret = of_address_to_resource(node, 0, &r);
513 wcnss->mem_phys = wcnss->mem_reloc = r.start;
514 wcnss->mem_size = resource_size(&r);
515 wcnss->mem_region = devm_ioremap_wc(wcnss->dev, wcnss->mem_phys, wcnss->mem_size);
516 if (!wcnss->mem_region) {
517 dev_err(wcnss->dev, "unable to map memory region: %pa+%zx\n",
518 &r.start, wcnss->mem_size);
525 static int wcnss_probe(struct platform_device *pdev)
527 const char *fw_name = WCNSS_FIRMWARE_NAME;
528 const struct wcnss_data *data;
529 struct qcom_wcnss *wcnss;
530 struct resource *res;
535 data = of_device_get_match_data(&pdev->dev);
537 if (!qcom_scm_is_available())
538 return -EPROBE_DEFER;
540 if (!qcom_scm_pas_supported(WCNSS_PAS_ID)) {
541 dev_err(&pdev->dev, "PAS is not available for WCNSS\n");
545 ret = of_property_read_string(pdev->dev.of_node, "firmware-name",
547 if (ret < 0 && ret != -EINVAL)
550 rproc = rproc_alloc(&pdev->dev, pdev->name, &wcnss_ops,
551 fw_name, sizeof(*wcnss));
553 dev_err(&pdev->dev, "unable to allocate remoteproc\n");
556 rproc_coredump_set_elf_info(rproc, ELFCLASS32, EM_NONE);
558 wcnss = (struct qcom_wcnss *)rproc->priv;
559 wcnss->dev = &pdev->dev;
560 wcnss->rproc = rproc;
561 platform_set_drvdata(pdev, wcnss);
563 init_completion(&wcnss->start_done);
564 init_completion(&wcnss->stop_done);
566 mutex_init(&wcnss->iris_lock);
568 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "pmu");
569 mmio = devm_ioremap_resource(&pdev->dev, res);
575 ret = wcnss_alloc_memory_region(wcnss);
579 wcnss->pmu_cfg = mmio + data->pmu_offset;
580 wcnss->spare_out = mmio + data->spare_offset;
583 * We might need to fallback to regulators instead of power domains
584 * for old device trees. Don't report an error in that case.
586 ret = wcnss_init_pds(wcnss, data->pd_names);
587 if (ret && (ret != -ENODATA || !data->num_pd_vregs))
590 ret = wcnss_init_regulators(wcnss, data->vregs, data->num_vregs,
595 ret = wcnss_request_irq(wcnss, pdev, "wdog", false, wcnss_wdog_interrupt);
598 wcnss->wdog_irq = ret;
600 ret = wcnss_request_irq(wcnss, pdev, "fatal", false, wcnss_fatal_interrupt);
603 wcnss->fatal_irq = ret;
605 ret = wcnss_request_irq(wcnss, pdev, "ready", true, wcnss_ready_interrupt);
608 wcnss->ready_irq = ret;
610 ret = wcnss_request_irq(wcnss, pdev, "handover", true, wcnss_handover_interrupt);
613 wcnss->handover_irq = ret;
615 ret = wcnss_request_irq(wcnss, pdev, "stop-ack", true, wcnss_stop_ack_interrupt);
618 wcnss->stop_ack_irq = ret;
620 if (wcnss->stop_ack_irq) {
621 wcnss->state = devm_qcom_smem_state_get(&pdev->dev, "stop",
623 if (IS_ERR(wcnss->state)) {
624 ret = PTR_ERR(wcnss->state);
629 qcom_add_smd_subdev(rproc, &wcnss->smd_subdev);
630 wcnss->sysmon = qcom_add_sysmon_subdev(rproc, "wcnss", WCNSS_SSCTL_ID);
631 if (IS_ERR(wcnss->sysmon)) {
632 ret = PTR_ERR(wcnss->sysmon);
636 wcnss->iris = qcom_iris_probe(&pdev->dev, &wcnss->use_48mhz_xo);
637 if (IS_ERR(wcnss->iris)) {
638 ret = PTR_ERR(wcnss->iris);
642 ret = rproc_add(rproc);
649 qcom_iris_remove(wcnss->iris);
651 wcnss_release_pds(wcnss);
658 static int wcnss_remove(struct platform_device *pdev)
660 struct qcom_wcnss *wcnss = platform_get_drvdata(pdev);
662 qcom_iris_remove(wcnss->iris);
664 rproc_del(wcnss->rproc);
666 qcom_remove_sysmon_subdev(wcnss->sysmon);
667 qcom_remove_smd_subdev(wcnss->rproc, &wcnss->smd_subdev);
668 wcnss_release_pds(wcnss);
669 rproc_free(wcnss->rproc);
674 static const struct of_device_id wcnss_of_match[] = {
675 { .compatible = "qcom,riva-pil", &riva_data },
676 { .compatible = "qcom,pronto-v1-pil", &pronto_v1_data },
677 { .compatible = "qcom,pronto-v2-pil", &pronto_v2_data },
680 MODULE_DEVICE_TABLE(of, wcnss_of_match);
682 static struct platform_driver wcnss_driver = {
683 .probe = wcnss_probe,
684 .remove = wcnss_remove,
686 .name = "qcom-wcnss-pil",
687 .of_match_table = wcnss_of_match,
691 module_platform_driver(wcnss_driver);
693 MODULE_DESCRIPTION("Qualcomm Peripheral Image Loader for Wireless Subsystem");
694 MODULE_LICENSE("GPL v2");