2 * drivers/pwm/pwm-tegra.c
4 * Tegra pulse-width-modulation controller driver
6 * Copyright (c) 2010, NVIDIA Corporation.
7 * Based on arch/arm/plat-mxc/pwm.c by Sascha Hauer <s.hauer@pengutronix.de>
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * You should have received a copy of the GNU General Public License along
20 * with this program; if not, write to the Free Software Foundation, Inc.,
21 * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
24 #include <linux/clk.h>
25 #include <linux/err.h>
27 #include <linux/module.h>
29 #include <linux/pwm.h>
30 #include <linux/platform_device.h>
31 #include <linux/slab.h>
33 #define PWM_ENABLE (1 << 31)
34 #define PWM_DUTY_WIDTH 8
35 #define PWM_DUTY_SHIFT 16
36 #define PWM_SCALE_WIDTH 13
37 #define PWM_SCALE_SHIFT 0
41 struct tegra_pwm_chip {
47 void __iomem *mmio_base;
50 static inline struct tegra_pwm_chip *to_tegra_pwm_chip(struct pwm_chip *chip)
52 return container_of(chip, struct tegra_pwm_chip, chip);
55 static inline u32 pwm_readl(struct tegra_pwm_chip *chip, unsigned int num)
57 return readl(chip->mmio_base + (num << 4));
60 static inline void pwm_writel(struct tegra_pwm_chip *chip, unsigned int num,
63 writel(val, chip->mmio_base + (num << 4));
66 static int tegra_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm,
67 int duty_ns, int period_ns)
69 struct tegra_pwm_chip *pc = to_tegra_pwm_chip(chip);
71 unsigned long rate, hz;
76 * Convert from duty_ns / period_ns to a fixed number of duty ticks
77 * per (1 << PWM_DUTY_WIDTH) cycles and make sure to round to the
78 * nearest integer during division.
80 c = duty_ns * ((1 << PWM_DUTY_WIDTH) - 1) + period_ns / 2;
83 val = (u32)c << PWM_DUTY_SHIFT;
86 * Compute the prescaler value for which (1 << PWM_DUTY_WIDTH)
87 * cycles at the PWM clock rate will take period_ns nanoseconds.
89 rate = clk_get_rate(pc->clk) >> PWM_DUTY_WIDTH;
90 hz = 1000000000ul / period_ns;
92 rate = (rate + (hz / 2)) / hz;
95 * Since the actual PWM divider is the register's frequency divider
96 * field minus 1, we need to decrement to get the correct value to
97 * write to the register.
103 * Make sure that the rate will fit in the register's frequency
106 if (rate >> PWM_SCALE_WIDTH)
109 val |= rate << PWM_SCALE_SHIFT;
112 * If the PWM channel is disabled, make sure to turn on the clock
113 * before writing the register. Otherwise, keep it enabled.
115 if (!test_bit(PWMF_ENABLED, &pwm->flags)) {
116 err = clk_prepare_enable(pc->clk);
122 pwm_writel(pc, pwm->hwpwm, val);
125 * If the PWM is not enabled, turn the clock off again to save power.
127 if (!test_bit(PWMF_ENABLED, &pwm->flags))
128 clk_disable_unprepare(pc->clk);
133 static int tegra_pwm_enable(struct pwm_chip *chip, struct pwm_device *pwm)
135 struct tegra_pwm_chip *pc = to_tegra_pwm_chip(chip);
139 rc = clk_prepare_enable(pc->clk);
143 val = pwm_readl(pc, pwm->hwpwm);
145 pwm_writel(pc, pwm->hwpwm, val);
150 static void tegra_pwm_disable(struct pwm_chip *chip, struct pwm_device *pwm)
152 struct tegra_pwm_chip *pc = to_tegra_pwm_chip(chip);
155 val = pwm_readl(pc, pwm->hwpwm);
157 pwm_writel(pc, pwm->hwpwm, val);
159 clk_disable_unprepare(pc->clk);
162 static const struct pwm_ops tegra_pwm_ops = {
163 .config = tegra_pwm_config,
164 .enable = tegra_pwm_enable,
165 .disable = tegra_pwm_disable,
166 .owner = THIS_MODULE,
169 static int tegra_pwm_probe(struct platform_device *pdev)
171 struct tegra_pwm_chip *pwm;
175 pwm = devm_kzalloc(&pdev->dev, sizeof(*pwm), GFP_KERNEL);
177 dev_err(&pdev->dev, "failed to allocate memory\n");
181 pwm->dev = &pdev->dev;
183 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
184 pwm->mmio_base = devm_ioremap_resource(&pdev->dev, r);
185 if (IS_ERR(pwm->mmio_base))
186 return PTR_ERR(pwm->mmio_base);
188 platform_set_drvdata(pdev, pwm);
190 pwm->clk = devm_clk_get(&pdev->dev, NULL);
191 if (IS_ERR(pwm->clk))
192 return PTR_ERR(pwm->clk);
194 pwm->chip.dev = &pdev->dev;
195 pwm->chip.ops = &tegra_pwm_ops;
197 pwm->chip.npwm = NUM_PWM;
199 ret = pwmchip_add(&pwm->chip);
201 dev_err(&pdev->dev, "pwmchip_add() failed: %d\n", ret);
208 static int tegra_pwm_remove(struct platform_device *pdev)
210 struct tegra_pwm_chip *pc = platform_get_drvdata(pdev);
216 for (i = 0; i < NUM_PWM; i++) {
217 struct pwm_device *pwm = &pc->chip.pwms[i];
219 if (!test_bit(PWMF_ENABLED, &pwm->flags))
220 if (clk_prepare_enable(pc->clk) < 0)
223 pwm_writel(pc, i, 0);
225 clk_disable_unprepare(pc->clk);
228 return pwmchip_remove(&pc->chip);
231 static const struct of_device_id tegra_pwm_of_match[] = {
232 { .compatible = "nvidia,tegra20-pwm" },
233 { .compatible = "nvidia,tegra30-pwm" },
237 MODULE_DEVICE_TABLE(of, tegra_pwm_of_match);
239 static struct platform_driver tegra_pwm_driver = {
242 .owner = THIS_MODULE,
243 .of_match_table = tegra_pwm_of_match,
245 .probe = tegra_pwm_probe,
246 .remove = tegra_pwm_remove,
249 module_platform_driver(tegra_pwm_driver);
251 MODULE_LICENSE("GPL");
252 MODULE_AUTHOR("NVIDIA Corporation");
253 MODULE_ALIAS("platform:tegra-pwm");