1 // SPDX-License-Identifier: GPL-2.0
3 * MediaTek Pulse Width Modulator driver
5 * Copyright (C) 2015 John Crispin <blogic@openwrt.org>
6 * Copyright (C) 2017 Zhi Mao <zhi.mao@mediatek.com>
10 #include <linux/err.h>
12 #include <linux/ioport.h>
13 #include <linux/kernel.h>
14 #include <linux/module.h>
15 #include <linux/clk.h>
17 #include <linux/of_device.h>
18 #include <linux/platform_device.h>
19 #include <linux/pwm.h>
20 #include <linux/slab.h>
21 #include <linux/types.h>
23 /* PWM registers and bits definitions */
28 #define PWMWAVENUM 0x28
29 #define PWMDWIDTH 0x2c
30 #define PWM45DWIDTH_FIXUP 0x30
32 #define PWM45THRES_FIXUP 0x34
33 #define PWM_CK_26M_SEL 0x210
35 #define PWM_CLK_DIV_MAX 7
37 struct pwm_mediatek_of_data {
38 unsigned int num_pwms;
44 * struct pwm_mediatek_chip - struct representing PWM chip
45 * @chip: linux PWM chip representation
46 * @regs: base address of PWM chip
47 * @clk_top: the top clock generator
48 * @clk_main: the clock used by PWM core
49 * @clk_pwms: the clock used by each PWM channel
50 * @clk_freq: the fix clock frequency of legacy MIPS SoC
51 * @soc: pointer to chip's platform data
53 struct pwm_mediatek_chip {
58 struct clk **clk_pwms;
59 const struct pwm_mediatek_of_data *soc;
62 static const unsigned int pwm_mediatek_reg_offset[] = {
63 0x0010, 0x0050, 0x0090, 0x00d0, 0x0110, 0x0150, 0x0190, 0x0220
66 static inline struct pwm_mediatek_chip *
67 to_pwm_mediatek_chip(struct pwm_chip *chip)
69 return container_of(chip, struct pwm_mediatek_chip, chip);
72 static int pwm_mediatek_clk_enable(struct pwm_chip *chip,
73 struct pwm_device *pwm)
75 struct pwm_mediatek_chip *pc = to_pwm_mediatek_chip(chip);
78 ret = clk_prepare_enable(pc->clk_top);
82 ret = clk_prepare_enable(pc->clk_main);
86 ret = clk_prepare_enable(pc->clk_pwms[pwm->hwpwm]);
88 goto disable_clk_main;
93 clk_disable_unprepare(pc->clk_main);
95 clk_disable_unprepare(pc->clk_top);
100 static void pwm_mediatek_clk_disable(struct pwm_chip *chip,
101 struct pwm_device *pwm)
103 struct pwm_mediatek_chip *pc = to_pwm_mediatek_chip(chip);
105 clk_disable_unprepare(pc->clk_pwms[pwm->hwpwm]);
106 clk_disable_unprepare(pc->clk_main);
107 clk_disable_unprepare(pc->clk_top);
110 static inline void pwm_mediatek_writel(struct pwm_mediatek_chip *chip,
111 unsigned int num, unsigned int offset,
114 writel(value, chip->regs + pwm_mediatek_reg_offset[num] + offset);
117 static int pwm_mediatek_config(struct pwm_chip *chip, struct pwm_device *pwm,
118 int duty_ns, int period_ns)
120 struct pwm_mediatek_chip *pc = to_pwm_mediatek_chip(chip);
121 u32 clkdiv = 0, cnt_period, cnt_duty, reg_width = PWMDWIDTH,
122 reg_thres = PWMTHRES;
126 ret = pwm_mediatek_clk_enable(chip, pwm);
131 /* Make sure we use the bus clock and not the 26MHz clock */
132 if (pc->soc->has_ck_26m_sel)
133 writel(0, pc->regs + PWM_CK_26M_SEL);
135 /* Using resolution in picosecond gets accuracy higher */
136 resolution = (u64)NSEC_PER_SEC * 1000;
137 do_div(resolution, clk_get_rate(pc->clk_pwms[pwm->hwpwm]));
139 cnt_period = DIV_ROUND_CLOSEST_ULL((u64)period_ns * 1000, resolution);
140 while (cnt_period > 8191) {
143 cnt_period = DIV_ROUND_CLOSEST_ULL((u64)period_ns * 1000,
147 if (clkdiv > PWM_CLK_DIV_MAX) {
148 pwm_mediatek_clk_disable(chip, pwm);
149 dev_err(chip->dev, "period %d not supported\n", period_ns);
153 if (pc->soc->pwm45_fixup && pwm->hwpwm > 2) {
155 * PWM[4,5] has distinct offset for PWMDWIDTH and PWMTHRES
156 * from the other PWMs on MT7623.
158 reg_width = PWM45DWIDTH_FIXUP;
159 reg_thres = PWM45THRES_FIXUP;
162 cnt_duty = DIV_ROUND_CLOSEST_ULL((u64)duty_ns * 1000, resolution);
163 pwm_mediatek_writel(pc, pwm->hwpwm, PWMCON, BIT(15) | clkdiv);
164 pwm_mediatek_writel(pc, pwm->hwpwm, reg_width, cnt_period);
165 pwm_mediatek_writel(pc, pwm->hwpwm, reg_thres, cnt_duty);
167 pwm_mediatek_clk_disable(chip, pwm);
172 static int pwm_mediatek_enable(struct pwm_chip *chip, struct pwm_device *pwm)
174 struct pwm_mediatek_chip *pc = to_pwm_mediatek_chip(chip);
178 ret = pwm_mediatek_clk_enable(chip, pwm);
182 value = readl(pc->regs);
183 value |= BIT(pwm->hwpwm);
184 writel(value, pc->regs);
189 static void pwm_mediatek_disable(struct pwm_chip *chip, struct pwm_device *pwm)
191 struct pwm_mediatek_chip *pc = to_pwm_mediatek_chip(chip);
194 value = readl(pc->regs);
195 value &= ~BIT(pwm->hwpwm);
196 writel(value, pc->regs);
198 pwm_mediatek_clk_disable(chip, pwm);
201 static const struct pwm_ops pwm_mediatek_ops = {
202 .config = pwm_mediatek_config,
203 .enable = pwm_mediatek_enable,
204 .disable = pwm_mediatek_disable,
205 .owner = THIS_MODULE,
208 static int pwm_mediatek_probe(struct platform_device *pdev)
210 struct pwm_mediatek_chip *pc;
214 pc = devm_kzalloc(&pdev->dev, sizeof(*pc), GFP_KERNEL);
218 pc->soc = of_device_get_match_data(&pdev->dev);
220 pc->regs = devm_platform_ioremap_resource(pdev, 0);
221 if (IS_ERR(pc->regs))
222 return PTR_ERR(pc->regs);
224 pc->clk_pwms = devm_kcalloc(&pdev->dev, pc->soc->num_pwms,
225 sizeof(*pc->clk_pwms), GFP_KERNEL);
229 pc->clk_top = devm_clk_get(&pdev->dev, "top");
230 if (IS_ERR(pc->clk_top)) {
231 dev_err(&pdev->dev, "clock: top fail: %ld\n",
232 PTR_ERR(pc->clk_top));
233 return PTR_ERR(pc->clk_top);
236 pc->clk_main = devm_clk_get(&pdev->dev, "main");
237 if (IS_ERR(pc->clk_main)) {
238 dev_err(&pdev->dev, "clock: main fail: %ld\n",
239 PTR_ERR(pc->clk_main));
240 return PTR_ERR(pc->clk_main);
243 for (i = 0; i < pc->soc->num_pwms; i++) {
246 snprintf(name, sizeof(name), "pwm%d", i + 1);
248 pc->clk_pwms[i] = devm_clk_get(&pdev->dev, name);
249 if (IS_ERR(pc->clk_pwms[i])) {
250 dev_err(&pdev->dev, "clock: %s fail: %ld\n",
251 name, PTR_ERR(pc->clk_pwms[i]));
252 return PTR_ERR(pc->clk_pwms[i]);
256 pc->chip.dev = &pdev->dev;
257 pc->chip.ops = &pwm_mediatek_ops;
258 pc->chip.npwm = pc->soc->num_pwms;
260 ret = devm_pwmchip_add(&pdev->dev, &pc->chip);
262 dev_err(&pdev->dev, "pwmchip_add() failed: %d\n", ret);
269 static const struct pwm_mediatek_of_data mt2712_pwm_data = {
271 .pwm45_fixup = false,
272 .has_ck_26m_sel = false,
275 static const struct pwm_mediatek_of_data mt7622_pwm_data = {
277 .pwm45_fixup = false,
278 .has_ck_26m_sel = true,
281 static const struct pwm_mediatek_of_data mt7623_pwm_data = {
284 .has_ck_26m_sel = false,
287 static const struct pwm_mediatek_of_data mt7628_pwm_data = {
290 .has_ck_26m_sel = false,
293 static const struct pwm_mediatek_of_data mt7629_pwm_data = {
295 .pwm45_fixup = false,
296 .has_ck_26m_sel = false,
299 static const struct pwm_mediatek_of_data mt8183_pwm_data = {
301 .pwm45_fixup = false,
302 .has_ck_26m_sel = true,
305 static const struct pwm_mediatek_of_data mt8516_pwm_data = {
307 .pwm45_fixup = false,
308 .has_ck_26m_sel = true,
311 static const struct of_device_id pwm_mediatek_of_match[] = {
312 { .compatible = "mediatek,mt2712-pwm", .data = &mt2712_pwm_data },
313 { .compatible = "mediatek,mt7622-pwm", .data = &mt7622_pwm_data },
314 { .compatible = "mediatek,mt7623-pwm", .data = &mt7623_pwm_data },
315 { .compatible = "mediatek,mt7628-pwm", .data = &mt7628_pwm_data },
316 { .compatible = "mediatek,mt7629-pwm", .data = &mt7629_pwm_data },
317 { .compatible = "mediatek,mt8183-pwm", .data = &mt8183_pwm_data },
318 { .compatible = "mediatek,mt8516-pwm", .data = &mt8516_pwm_data },
321 MODULE_DEVICE_TABLE(of, pwm_mediatek_of_match);
323 static struct platform_driver pwm_mediatek_driver = {
325 .name = "pwm-mediatek",
326 .of_match_table = pwm_mediatek_of_match,
328 .probe = pwm_mediatek_probe,
330 module_platform_driver(pwm_mediatek_driver);
332 MODULE_AUTHOR("John Crispin <blogic@openwrt.org>");
333 MODULE_LICENSE("GPL v2");