1 // SPDX-License-Identifier: GPL-2.0
3 * MediaTek Pulse Width Modulator driver
5 * Copyright (C) 2015 John Crispin <blogic@openwrt.org>
6 * Copyright (C) 2017 Zhi Mao <zhi.mao@mediatek.com>
10 #include <linux/err.h>
12 #include <linux/ioport.h>
13 #include <linux/kernel.h>
14 #include <linux/module.h>
15 #include <linux/clk.h>
17 #include <linux/platform_device.h>
18 #include <linux/pwm.h>
19 #include <linux/slab.h>
20 #include <linux/types.h>
22 /* PWM registers and bits definitions */
27 #define PWMWAVENUM 0x28
28 #define PWMDWIDTH 0x2c
29 #define PWM45DWIDTH_FIXUP 0x30
31 #define PWM45THRES_FIXUP 0x34
32 #define PWM_CK_26M_SEL 0x210
34 #define PWM_CLK_DIV_MAX 7
36 struct pwm_mediatek_of_data {
37 unsigned int num_pwms;
40 const unsigned int *reg_offset;
44 * struct pwm_mediatek_chip - struct representing PWM chip
45 * @chip: linux PWM chip representation
46 * @regs: base address of PWM chip
47 * @clk_top: the top clock generator
48 * @clk_main: the clock used by PWM core
49 * @clk_pwms: the clock used by each PWM channel
50 * @clk_freq: the fix clock frequency of legacy MIPS SoC
51 * @soc: pointer to chip's platform data
53 struct pwm_mediatek_chip {
58 struct clk **clk_pwms;
59 const struct pwm_mediatek_of_data *soc;
62 static const unsigned int mtk_pwm_reg_offset_v1[] = {
63 0x0010, 0x0050, 0x0090, 0x00d0, 0x0110, 0x0150, 0x0190, 0x0220
66 static const unsigned int mtk_pwm_reg_offset_v2[] = {
67 0x0080, 0x00c0, 0x0100, 0x0140, 0x0180, 0x01c0, 0x0200, 0x0240
70 static inline struct pwm_mediatek_chip *
71 to_pwm_mediatek_chip(struct pwm_chip *chip)
73 return container_of(chip, struct pwm_mediatek_chip, chip);
76 static int pwm_mediatek_clk_enable(struct pwm_chip *chip,
77 struct pwm_device *pwm)
79 struct pwm_mediatek_chip *pc = to_pwm_mediatek_chip(chip);
82 ret = clk_prepare_enable(pc->clk_top);
86 ret = clk_prepare_enable(pc->clk_main);
90 ret = clk_prepare_enable(pc->clk_pwms[pwm->hwpwm]);
92 goto disable_clk_main;
97 clk_disable_unprepare(pc->clk_main);
99 clk_disable_unprepare(pc->clk_top);
104 static void pwm_mediatek_clk_disable(struct pwm_chip *chip,
105 struct pwm_device *pwm)
107 struct pwm_mediatek_chip *pc = to_pwm_mediatek_chip(chip);
109 clk_disable_unprepare(pc->clk_pwms[pwm->hwpwm]);
110 clk_disable_unprepare(pc->clk_main);
111 clk_disable_unprepare(pc->clk_top);
114 static inline void pwm_mediatek_writel(struct pwm_mediatek_chip *chip,
115 unsigned int num, unsigned int offset,
118 writel(value, chip->regs + chip->soc->reg_offset[num] + offset);
121 static int pwm_mediatek_config(struct pwm_chip *chip, struct pwm_device *pwm,
122 int duty_ns, int period_ns)
124 struct pwm_mediatek_chip *pc = to_pwm_mediatek_chip(chip);
125 u32 clkdiv = 0, cnt_period, cnt_duty, reg_width = PWMDWIDTH,
126 reg_thres = PWMTHRES;
130 ret = pwm_mediatek_clk_enable(chip, pwm);
135 /* Make sure we use the bus clock and not the 26MHz clock */
136 if (pc->soc->has_ck_26m_sel)
137 writel(0, pc->regs + PWM_CK_26M_SEL);
139 /* Using resolution in picosecond gets accuracy higher */
140 resolution = (u64)NSEC_PER_SEC * 1000;
141 do_div(resolution, clk_get_rate(pc->clk_pwms[pwm->hwpwm]));
143 cnt_period = DIV_ROUND_CLOSEST_ULL((u64)period_ns * 1000, resolution);
144 while (cnt_period > 8191) {
147 cnt_period = DIV_ROUND_CLOSEST_ULL((u64)period_ns * 1000,
151 if (clkdiv > PWM_CLK_DIV_MAX) {
152 pwm_mediatek_clk_disable(chip, pwm);
153 dev_err(chip->dev, "period of %d ns not supported\n", period_ns);
157 if (pc->soc->pwm45_fixup && pwm->hwpwm > 2) {
159 * PWM[4,5] has distinct offset for PWMDWIDTH and PWMTHRES
160 * from the other PWMs on MT7623.
162 reg_width = PWM45DWIDTH_FIXUP;
163 reg_thres = PWM45THRES_FIXUP;
166 cnt_duty = DIV_ROUND_CLOSEST_ULL((u64)duty_ns * 1000, resolution);
167 pwm_mediatek_writel(pc, pwm->hwpwm, PWMCON, BIT(15) | clkdiv);
168 pwm_mediatek_writel(pc, pwm->hwpwm, reg_width, cnt_period);
169 pwm_mediatek_writel(pc, pwm->hwpwm, reg_thres, cnt_duty);
171 pwm_mediatek_clk_disable(chip, pwm);
176 static int pwm_mediatek_enable(struct pwm_chip *chip, struct pwm_device *pwm)
178 struct pwm_mediatek_chip *pc = to_pwm_mediatek_chip(chip);
182 ret = pwm_mediatek_clk_enable(chip, pwm);
186 value = readl(pc->regs);
187 value |= BIT(pwm->hwpwm);
188 writel(value, pc->regs);
193 static void pwm_mediatek_disable(struct pwm_chip *chip, struct pwm_device *pwm)
195 struct pwm_mediatek_chip *pc = to_pwm_mediatek_chip(chip);
198 value = readl(pc->regs);
199 value &= ~BIT(pwm->hwpwm);
200 writel(value, pc->regs);
202 pwm_mediatek_clk_disable(chip, pwm);
205 static int pwm_mediatek_apply(struct pwm_chip *chip, struct pwm_device *pwm,
206 const struct pwm_state *state)
210 if (state->polarity != PWM_POLARITY_NORMAL)
213 if (!state->enabled) {
214 if (pwm->state.enabled)
215 pwm_mediatek_disable(chip, pwm);
220 err = pwm_mediatek_config(pwm->chip, pwm, state->duty_cycle, state->period);
224 if (!pwm->state.enabled)
225 err = pwm_mediatek_enable(chip, pwm);
230 static const struct pwm_ops pwm_mediatek_ops = {
231 .apply = pwm_mediatek_apply,
232 .owner = THIS_MODULE,
235 static int pwm_mediatek_probe(struct platform_device *pdev)
237 struct pwm_mediatek_chip *pc;
241 pc = devm_kzalloc(&pdev->dev, sizeof(*pc), GFP_KERNEL);
245 pc->soc = of_device_get_match_data(&pdev->dev);
247 pc->regs = devm_platform_ioremap_resource(pdev, 0);
248 if (IS_ERR(pc->regs))
249 return PTR_ERR(pc->regs);
251 pc->clk_pwms = devm_kmalloc_array(&pdev->dev, pc->soc->num_pwms,
252 sizeof(*pc->clk_pwms), GFP_KERNEL);
256 pc->clk_top = devm_clk_get(&pdev->dev, "top");
257 if (IS_ERR(pc->clk_top))
258 return dev_err_probe(&pdev->dev, PTR_ERR(pc->clk_top),
259 "Failed to get top clock\n");
261 pc->clk_main = devm_clk_get(&pdev->dev, "main");
262 if (IS_ERR(pc->clk_main))
263 return dev_err_probe(&pdev->dev, PTR_ERR(pc->clk_main),
264 "Failed to get main clock\n");
266 for (i = 0; i < pc->soc->num_pwms; i++) {
269 snprintf(name, sizeof(name), "pwm%d", i + 1);
271 pc->clk_pwms[i] = devm_clk_get(&pdev->dev, name);
272 if (IS_ERR(pc->clk_pwms[i]))
273 return dev_err_probe(&pdev->dev, PTR_ERR(pc->clk_pwms[i]),
274 "Failed to get %s clock\n", name);
277 pc->chip.dev = &pdev->dev;
278 pc->chip.ops = &pwm_mediatek_ops;
279 pc->chip.npwm = pc->soc->num_pwms;
281 ret = devm_pwmchip_add(&pdev->dev, &pc->chip);
283 return dev_err_probe(&pdev->dev, ret, "pwmchip_add() failed\n");
288 static const struct pwm_mediatek_of_data mt2712_pwm_data = {
290 .pwm45_fixup = false,
291 .has_ck_26m_sel = false,
292 .reg_offset = mtk_pwm_reg_offset_v1,
295 static const struct pwm_mediatek_of_data mt6795_pwm_data = {
297 .pwm45_fixup = false,
298 .has_ck_26m_sel = false,
299 .reg_offset = mtk_pwm_reg_offset_v1,
302 static const struct pwm_mediatek_of_data mt7622_pwm_data = {
304 .pwm45_fixup = false,
305 .has_ck_26m_sel = true,
306 .reg_offset = mtk_pwm_reg_offset_v1,
309 static const struct pwm_mediatek_of_data mt7623_pwm_data = {
312 .has_ck_26m_sel = false,
313 .reg_offset = mtk_pwm_reg_offset_v1,
316 static const struct pwm_mediatek_of_data mt7628_pwm_data = {
319 .has_ck_26m_sel = false,
320 .reg_offset = mtk_pwm_reg_offset_v1,
323 static const struct pwm_mediatek_of_data mt7629_pwm_data = {
325 .pwm45_fixup = false,
326 .has_ck_26m_sel = false,
327 .reg_offset = mtk_pwm_reg_offset_v1,
330 static const struct pwm_mediatek_of_data mt7981_pwm_data = {
332 .pwm45_fixup = false,
333 .has_ck_26m_sel = true,
334 .reg_offset = mtk_pwm_reg_offset_v2,
337 static const struct pwm_mediatek_of_data mt7986_pwm_data = {
339 .pwm45_fixup = false,
340 .has_ck_26m_sel = true,
341 .reg_offset = mtk_pwm_reg_offset_v1,
344 static const struct pwm_mediatek_of_data mt8183_pwm_data = {
346 .pwm45_fixup = false,
347 .has_ck_26m_sel = true,
348 .reg_offset = mtk_pwm_reg_offset_v1,
351 static const struct pwm_mediatek_of_data mt8365_pwm_data = {
353 .pwm45_fixup = false,
354 .has_ck_26m_sel = true,
355 .reg_offset = mtk_pwm_reg_offset_v1,
358 static const struct pwm_mediatek_of_data mt8516_pwm_data = {
360 .pwm45_fixup = false,
361 .has_ck_26m_sel = true,
362 .reg_offset = mtk_pwm_reg_offset_v1,
365 static const struct of_device_id pwm_mediatek_of_match[] = {
366 { .compatible = "mediatek,mt2712-pwm", .data = &mt2712_pwm_data },
367 { .compatible = "mediatek,mt6795-pwm", .data = &mt6795_pwm_data },
368 { .compatible = "mediatek,mt7622-pwm", .data = &mt7622_pwm_data },
369 { .compatible = "mediatek,mt7623-pwm", .data = &mt7623_pwm_data },
370 { .compatible = "mediatek,mt7628-pwm", .data = &mt7628_pwm_data },
371 { .compatible = "mediatek,mt7629-pwm", .data = &mt7629_pwm_data },
372 { .compatible = "mediatek,mt7981-pwm", .data = &mt7981_pwm_data },
373 { .compatible = "mediatek,mt7986-pwm", .data = &mt7986_pwm_data },
374 { .compatible = "mediatek,mt8183-pwm", .data = &mt8183_pwm_data },
375 { .compatible = "mediatek,mt8365-pwm", .data = &mt8365_pwm_data },
376 { .compatible = "mediatek,mt8516-pwm", .data = &mt8516_pwm_data },
379 MODULE_DEVICE_TABLE(of, pwm_mediatek_of_match);
381 static struct platform_driver pwm_mediatek_driver = {
383 .name = "pwm-mediatek",
384 .of_match_table = pwm_mediatek_of_match,
386 .probe = pwm_mediatek_probe,
388 module_platform_driver(pwm_mediatek_driver);
390 MODULE_AUTHOR("John Crispin <blogic@openwrt.org>");
391 MODULE_LICENSE("GPL v2");