1 // SPDX-License-Identifier: GPL-2.0
3 * Clock based PWM controller
5 * Copyright (c) 2021 Nikita Travkin <nikita@trvn.ru>
7 * This is an "adapter" driver that allows PWM consumers to use
8 * system clocks with duty cycle control as PWM outputs.
11 * - Due to the fact that exact behavior depends on the underlying
12 * clock driver, various limitations are possible.
13 * - Underlying clock may not be able to give 0% or 100% duty cycle
14 * (constant off or on), exact behavior will depend on the clock.
15 * - When the PWM is disabled, the clock will be disabled as well,
16 * line state will depend on the clock.
17 * - The clk API doesn't expose the necessary calls to implement
21 #include <linux/kernel.h>
22 #include <linux/math64.h>
23 #include <linux/err.h>
24 #include <linux/module.h>
26 #include <linux/platform_device.h>
27 #include <linux/clk.h>
28 #include <linux/pwm.h>
36 #define to_pwm_clk_chip(_chip) container_of(_chip, struct pwm_clk_chip, chip)
38 static int pwm_clk_apply(struct pwm_chip *chip, struct pwm_device *pwm,
39 const struct pwm_state *state)
41 struct pwm_clk_chip *pcchip = to_pwm_clk_chip(chip);
44 u64 period = state->period;
45 u64 duty_cycle = state->duty_cycle;
47 if (!state->enabled) {
48 if (pwm->state.enabled) {
49 clk_disable(pcchip->clk);
50 pcchip->clk_enabled = false;
53 } else if (!pwm->state.enabled) {
54 ret = clk_enable(pcchip->clk);
57 pcchip->clk_enabled = true;
61 * We have to enable the clk before setting the rate and duty_cycle,
62 * that however results in a window where the clk is on with a
63 * (potentially) different setting. Also setting period and duty_cycle
64 * are two separate calls, so that probably isn't atomic either.
67 rate = DIV64_U64_ROUND_UP(NSEC_PER_SEC, period);
68 ret = clk_set_rate(pcchip->clk, rate);
72 if (state->polarity == PWM_POLARITY_INVERSED)
73 duty_cycle = period - duty_cycle;
75 return clk_set_duty_cycle(pcchip->clk, duty_cycle, period);
78 static const struct pwm_ops pwm_clk_ops = {
79 .apply = pwm_clk_apply,
83 static int pwm_clk_probe(struct platform_device *pdev)
85 struct pwm_clk_chip *pcchip;
88 pcchip = devm_kzalloc(&pdev->dev, sizeof(*pcchip), GFP_KERNEL);
92 pcchip->clk = devm_clk_get_prepared(&pdev->dev, NULL);
93 if (IS_ERR(pcchip->clk))
94 return dev_err_probe(&pdev->dev, PTR_ERR(pcchip->clk),
95 "Failed to get clock\n");
97 pcchip->chip.dev = &pdev->dev;
98 pcchip->chip.ops = &pwm_clk_ops;
99 pcchip->chip.npwm = 1;
101 ret = pwmchip_add(&pcchip->chip);
103 return dev_err_probe(&pdev->dev, ret, "Failed to add pwm chip\n");
105 platform_set_drvdata(pdev, pcchip);
109 static void pwm_clk_remove(struct platform_device *pdev)
111 struct pwm_clk_chip *pcchip = platform_get_drvdata(pdev);
113 pwmchip_remove(&pcchip->chip);
115 if (pcchip->clk_enabled)
116 clk_disable(pcchip->clk);
119 static const struct of_device_id pwm_clk_dt_ids[] = {
120 { .compatible = "clk-pwm", },
123 MODULE_DEVICE_TABLE(of, pwm_clk_dt_ids);
125 static struct platform_driver pwm_clk_driver = {
128 .of_match_table = pwm_clk_dt_ids,
130 .probe = pwm_clk_probe,
131 .remove_new = pwm_clk_remove,
133 module_platform_driver(pwm_clk_driver);
135 MODULE_ALIAS("platform:pwm-clk");
136 MODULE_AUTHOR("Nikita Travkin <nikita@trvn.ru>");
137 MODULE_DESCRIPTION("Clock based PWM driver");
138 MODULE_LICENSE("GPL");