2 * Pinctrl driver for Rockchip SoCs
3 * Copyright (c) 2015 Google, Inc
4 * Written by Simon Glass <sjg@chromium.org>
6 * SPDX-License-Identifier: GPL-2.0+
14 #include <asm/arch/clock.h>
15 #include <asm/arch/grf_rk3288.h>
16 #include <asm/arch/hardware.h>
17 #include <asm/arch/periph.h>
18 #include <asm/arch/pmu_rk3288.h>
19 #include <dm/pinctrl.h>
21 DECLARE_GLOBAL_DATA_PTR;
23 struct rk3288_pinctrl_priv {
24 struct rk3288_grf *grf;
25 struct rk3288_pmu *pmu;
30 * Encode variants of iomux registers into a type variable
32 #define IOMUX_GPIO_ONLY BIT(0)
33 #define IOMUX_WIDTH_4BIT BIT(1)
34 #define IOMUX_SOURCE_PMU BIT(2)
35 #define IOMUX_UNROUTED BIT(3)
38 * @type: iomux variant using IOMUX_* constants
39 * @offset: if initialized to -1 it will be autocalculated, by specifying
40 * an initial offset value the relevant source offset can be reset
41 * to a new value for autocalculating the following iomux registers.
43 struct rockchip_iomux {
49 * @reg: register offset of the gpio bank
50 * @nr_pins: number of pins in this bank
51 * @bank_num: number of the bank, to account for holes
52 * @name: name of the bank
53 * @iomux: array describing the 4 iomux sources of the bank
55 struct rockchip_pin_bank {
60 struct rockchip_iomux iomux[4];
63 #define PIN_BANK(id, pins, label) \
76 #define PIN_BANK_IOMUX_FLAGS(id, pins, label, iom0, iom1, iom2, iom3) \
82 { .type = iom0, .offset = -1 }, \
83 { .type = iom1, .offset = -1 }, \
84 { .type = iom2, .offset = -1 }, \
85 { .type = iom3, .offset = -1 }, \
89 #ifndef CONFIG_SPL_BUILD
90 static struct rockchip_pin_bank rk3288_pin_banks[] = {
91 PIN_BANK_IOMUX_FLAGS(0, 24, "gpio0", IOMUX_SOURCE_PMU,
96 PIN_BANK_IOMUX_FLAGS(1, 32, "gpio1", IOMUX_UNROUTED,
101 PIN_BANK_IOMUX_FLAGS(2, 32, "gpio2", 0, 0, 0, IOMUX_UNROUTED),
102 PIN_BANK_IOMUX_FLAGS(3, 32, "gpio3", 0, 0, 0, IOMUX_WIDTH_4BIT),
103 PIN_BANK_IOMUX_FLAGS(4, 32, "gpio4", IOMUX_WIDTH_4BIT,
108 PIN_BANK_IOMUX_FLAGS(5, 32, "gpio5", IOMUX_UNROUTED,
113 PIN_BANK_IOMUX_FLAGS(6, 32, "gpio6", 0, 0, 0, IOMUX_UNROUTED),
114 PIN_BANK_IOMUX_FLAGS(7, 32, "gpio7", 0,
119 PIN_BANK(8, 16, "gpio8"),
123 static void pinctrl_rk3288_pwm_config(struct rk3288_grf *grf, int pwm_id)
127 rk_clrsetreg(&grf->gpio7a_iomux, GPIO7A0_MASK << GPIO7A0_SHIFT,
128 GPIO7A0_PWM_0 << GPIO7A0_SHIFT);
131 rk_clrsetreg(&grf->gpio7a_iomux, GPIO7A1_MASK << GPIO7A1_SHIFT,
132 GPIO7A1_PWM_1 << GPIO7A1_SHIFT);
135 rk_clrsetreg(&grf->gpio7a_iomux, GPIO7C6_MASK << GPIO7C6_SHIFT,
136 GPIO7C6_PWM_2 << GPIO7C6_SHIFT);
139 rk_clrsetreg(&grf->gpio7a_iomux, GPIO7C7_MASK << GPIO7C6_SHIFT,
140 GPIO7C7_PWM_3 << GPIO7C7_SHIFT);
143 debug("pwm id = %d iomux error!\n", pwm_id);
148 static void pinctrl_rk3288_i2c_config(struct rk3288_grf *grf,
149 struct rk3288_pmu *pmu, int i2c_id)
153 clrsetbits_le32(&pmu->gpio0_iomux[PMU_GPIO0_B],
154 GPIO0_B7_MASK << GPIO0_B7_SHIFT,
155 GPIO0_B7_I2C0PMU_SDA << GPIO0_B7_SHIFT);
156 clrsetbits_le32(&pmu->gpio0_iomux[PMU_GPIO0_C],
157 GPIO0_C0_MASK << GPIO0_C0_SHIFT,
158 GPIO0_C0_I2C0PMU_SCL << GPIO0_C0_SHIFT);
160 #ifndef CONFIG_SPL_BUILD
162 rk_clrsetreg(&grf->gpio8a_iomux,
163 GPIO8A4_MASK << GPIO8A4_SHIFT |
164 GPIO8A5_MASK << GPIO8A5_SHIFT,
165 GPIO8A4_I2C2SENSOR_SDA << GPIO8A4_SHIFT |
166 GPIO8A5_I2C2SENSOR_SCL << GPIO8A5_SHIFT);
169 rk_clrsetreg(&grf->gpio6b_iomux,
170 GPIO6B1_MASK << GPIO6B1_SHIFT |
171 GPIO6B2_MASK << GPIO6B2_SHIFT,
172 GPIO6B1_I2C1AUDIO_SDA << GPIO6B1_SHIFT |
173 GPIO6B2_I2C1AUDIO_SCL << GPIO6B2_SHIFT);
176 rk_clrsetreg(&grf->gpio2c_iomux,
177 GPIO2C1_MASK << GPIO2C1_SHIFT |
178 GPIO2C0_MASK << GPIO2C0_SHIFT,
179 GPIO2C1_I2C3CAM_SDA << GPIO2C1_SHIFT |
180 GPIO2C0_I2C3CAM_SCL << GPIO2C0_SHIFT);
183 rk_clrsetreg(&grf->gpio7cl_iomux,
184 GPIO7C1_MASK << GPIO7C1_SHIFT |
185 GPIO7C2_MASK << GPIO7C2_SHIFT,
186 GPIO7C1_I2C4TP_SDA << GPIO7C1_SHIFT |
187 GPIO7C2_I2C4TP_SCL << GPIO7C2_SHIFT);
190 rk_clrsetreg(&grf->gpio7cl_iomux,
191 GPIO7C3_MASK << GPIO7C3_SHIFT,
192 GPIO7C3_I2C5HDMI_SDA << GPIO7C3_SHIFT);
193 rk_clrsetreg(&grf->gpio7ch_iomux,
194 GPIO7C4_MASK << GPIO7C4_SHIFT,
195 GPIO7C4_I2C5HDMI_SCL << GPIO7C4_SHIFT);
199 debug("i2c id = %d iomux error!\n", i2c_id);
204 #ifndef CONFIG_SPL_BUILD
205 static void pinctrl_rk3288_lcdc_config(struct rk3288_grf *grf, int lcd_id)
208 case PERIPH_ID_LCDC0:
209 rk_clrsetreg(&grf->gpio1d_iomux,
210 GPIO1D3_MASK << GPIO1D0_SHIFT |
211 GPIO1D2_MASK << GPIO1D2_SHIFT |
212 GPIO1D1_MASK << GPIO1D1_SHIFT |
213 GPIO1D0_MASK << GPIO1D0_SHIFT,
214 GPIO1D3_LCDC0_DCLK << GPIO1D3_SHIFT |
215 GPIO1D2_LCDC0_DEN << GPIO1D2_SHIFT |
216 GPIO1D1_LCDC0_VSYNC << GPIO1D1_SHIFT |
217 GPIO1D0_LCDC0_HSYNC << GPIO1D0_SHIFT);
220 debug("lcdc id = %d iomux error!\n", lcd_id);
226 static int pinctrl_rk3288_spi_config(struct rk3288_grf *grf,
227 enum periph_id spi_id, int cs)
230 #ifndef CONFIG_SPL_BUILD
234 rk_clrsetreg(&grf->gpio5b_iomux,
235 GPIO5B5_MASK << GPIO5B5_SHIFT,
236 GPIO5B5_SPI0_CSN0 << GPIO5B5_SHIFT);
239 rk_clrsetreg(&grf->gpio5c_iomux,
240 GPIO5C0_MASK << GPIO5C0_SHIFT,
241 GPIO5C0_SPI0_CSN1 << GPIO5C0_SHIFT);
246 rk_clrsetreg(&grf->gpio5b_iomux,
247 GPIO5B7_MASK << GPIO5B7_SHIFT |
248 GPIO5B6_MASK << GPIO5B6_SHIFT |
249 GPIO5B4_MASK << GPIO5B4_SHIFT,
250 GPIO5B7_SPI0_RXD << GPIO5B7_SHIFT |
251 GPIO5B6_SPI0_TXD << GPIO5B6_SHIFT |
252 GPIO5B4_SPI0_CLK << GPIO5B4_SHIFT);
257 rk_clrsetreg(&grf->gpio7b_iomux,
258 GPIO7B6_MASK << GPIO7B6_SHIFT |
259 GPIO7B7_MASK << GPIO7B7_SHIFT |
260 GPIO7B5_MASK << GPIO7B5_SHIFT |
261 GPIO7B4_MASK << GPIO7B4_SHIFT,
262 GPIO7B6_SPI1_RXD << GPIO7B6_SHIFT |
263 GPIO7B7_SPI1_TXD << GPIO7B7_SHIFT |
264 GPIO7B5_SPI1_CSN0 << GPIO7B5_SHIFT |
265 GPIO7B4_SPI1_CLK << GPIO7B4_SHIFT);
271 rk_clrsetreg(&grf->gpio8a_iomux,
272 GPIO8A7_MASK << GPIO8A7_SHIFT,
273 GPIO8A7_SPI2_CSN0 << GPIO8A7_SHIFT);
276 rk_clrsetreg(&grf->gpio8a_iomux,
277 GPIO8A3_MASK << GPIO8A3_SHIFT,
278 GPIO8A3_SPI2_CSN1 << GPIO8A3_SHIFT);
283 rk_clrsetreg(&grf->gpio8b_iomux,
284 GPIO8B1_MASK << GPIO8B1_SHIFT |
285 GPIO8B0_MASK << GPIO8B0_SHIFT,
286 GPIO8B1_SPI2_TXD << GPIO8B1_SHIFT |
287 GPIO8B0_SPI2_RXD << GPIO8B0_SHIFT);
288 rk_clrsetreg(&grf->gpio8a_iomux,
289 GPIO8A6_MASK << GPIO8A6_SHIFT,
290 GPIO8A6_SPI2_CLK << GPIO8A6_SHIFT);
298 debug("rkspi: periph%d cs=%d not supported", spi_id, cs);
302 static void pinctrl_rk3288_uart_config(struct rk3288_grf *grf, int uart_id)
305 #ifndef CONFIG_SPL_BUILD
306 case PERIPH_ID_UART_BT:
307 rk_clrsetreg(&grf->gpio4c_iomux,
308 GPIO4C3_MASK << GPIO4C3_SHIFT |
309 GPIO4C2_MASK << GPIO4C2_SHIFT |
310 GPIO4C1_MASK << GPIO4C1_SHIFT |
311 GPIO4C0_MASK << GPIO4C0_SHIFT,
312 GPIO4C3_UART0BT_RTSN << GPIO4C3_SHIFT |
313 GPIO4C2_UART0BT_CTSN << GPIO4C2_SHIFT |
314 GPIO4C1_UART0BT_SOUT << GPIO4C1_SHIFT |
315 GPIO4C0_UART0BT_SIN << GPIO4C0_SHIFT);
317 case PERIPH_ID_UART_BB:
318 rk_clrsetreg(&grf->gpio5b_iomux,
319 GPIO5B3_MASK << GPIO5B3_SHIFT |
320 GPIO5B2_MASK << GPIO5B2_SHIFT |
321 GPIO5B1_MASK << GPIO5B1_SHIFT |
322 GPIO5B0_MASK << GPIO5B0_SHIFT,
323 GPIO5B3_UART1BB_RTSN << GPIO5B3_SHIFT |
324 GPIO5B2_UART1BB_CTSN << GPIO5B2_SHIFT |
325 GPIO5B1_UART1BB_SOUT << GPIO5B1_SHIFT |
326 GPIO5B0_UART1BB_SIN << GPIO5B0_SHIFT);
329 case PERIPH_ID_UART_DBG:
330 rk_clrsetreg(&grf->gpio7ch_iomux,
331 GPIO7C7_MASK << GPIO7C7_SHIFT |
332 GPIO7C6_MASK << GPIO7C6_SHIFT,
333 GPIO7C7_UART2DBG_SOUT << GPIO7C7_SHIFT |
334 GPIO7C6_UART2DBG_SIN << GPIO7C6_SHIFT);
336 #ifndef CONFIG_SPL_BUILD
337 case PERIPH_ID_UART_GPS:
338 rk_clrsetreg(&grf->gpio7b_iomux,
339 GPIO7B2_MASK << GPIO7B2_SHIFT |
340 GPIO7B1_MASK << GPIO7B1_SHIFT |
341 GPIO7B0_MASK << GPIO7B0_SHIFT,
342 GPIO7B2_UART3GPS_RTSN << GPIO7B2_SHIFT |
343 GPIO7B1_UART3GPS_CTSN << GPIO7B1_SHIFT |
344 GPIO7B0_UART3GPS_SOUT << GPIO7B0_SHIFT);
345 rk_clrsetreg(&grf->gpio7a_iomux,
346 GPIO7A7_MASK << GPIO7A7_SHIFT,
347 GPIO7A7_UART3GPS_SIN << GPIO7A7_SHIFT);
349 case PERIPH_ID_UART_EXP:
350 rk_clrsetreg(&grf->gpio5b_iomux,
351 GPIO5B5_MASK << GPIO5B5_SHIFT |
352 GPIO5B4_MASK << GPIO5B4_SHIFT |
353 GPIO5B6_MASK << GPIO5B6_SHIFT |
354 GPIO5B7_MASK << GPIO5B7_SHIFT,
355 GPIO5B5_UART4EXP_RTSN << GPIO5B5_SHIFT |
356 GPIO5B4_UART4EXP_CTSN << GPIO5B4_SHIFT |
357 GPIO5B6_UART4EXP_SOUT << GPIO5B6_SHIFT |
358 GPIO5B7_UART4EXP_SIN << GPIO5B7_SHIFT);
362 debug("uart id = %d iomux error!\n", uart_id);
367 static void pinctrl_rk3288_sdmmc_config(struct rk3288_grf *grf, int mmc_id)
371 rk_clrsetreg(&grf->gpio3a_iomux, 0xffff,
372 GPIO3A7_EMMC_DATA7 << GPIO3A7_SHIFT |
373 GPIO3A6_EMMC_DATA6 << GPIO3A6_SHIFT |
374 GPIO3A5_EMMC_DATA5 << GPIO3A5_SHIFT |
375 GPIO3A4_EMMC_DATA4 << GPIO3A4_SHIFT |
376 GPIO3A3_EMMC_DATA3 << GPIO3A3_SHIFT |
377 GPIO3A2_EMMC_DATA2 << GPIO3A2_SHIFT |
378 GPIO3A1_EMMC_DATA1 << GPIO3A1_SHIFT |
379 GPIO3A0_EMMC_DATA0 << GPIO3A0_SHIFT);
380 rk_clrsetreg(&grf->gpio3b_iomux, GPIO3B1_MASK << GPIO3B1_SHIFT,
381 GPIO3B1_EMMC_PWREN << GPIO3B1_SHIFT);
382 rk_clrsetreg(&grf->gpio3c_iomux,
383 GPIO3C0_MASK << GPIO3C0_SHIFT,
384 GPIO3C0_EMMC_CMD << GPIO3C0_SHIFT);
386 case PERIPH_ID_SDCARD:
387 rk_clrsetreg(&grf->gpio6c_iomux, 0xffff,
388 GPIO6C6_SDMMC0_DECTN << GPIO6C6_SHIFT |
389 GPIO6C5_SDMMC0_CMD << GPIO6C5_SHIFT |
390 GPIO6C4_SDMMC0_CLKOUT << GPIO6C4_SHIFT |
391 GPIO6C3_SDMMC0_DATA3 << GPIO6C3_SHIFT |
392 GPIO6C2_SDMMC0_DATA2 << GPIO6C2_SHIFT |
393 GPIO6C1_SDMMC0_DATA1 << GPIO6C1_SHIFT |
394 GPIO6C0_SDMMC0_DATA0 << GPIO6C0_SHIFT);
396 /* use sdmmc0 io, disable JTAG function */
397 rk_clrsetreg(&grf->soc_con0, 1 << GRF_FORCE_JTAG_SHIFT, 0);
400 debug("mmc id = %d iomux error!\n", mmc_id);
405 #ifndef CONFIG_SPL_BUILD
406 static void pinctrl_rk3288_hdmi_config(struct rk3288_grf *grf, int hdmi_id)
410 rk_clrsetreg(&grf->gpio7cl_iomux, GPIO7C3_MASK << GPIO7C3_SHIFT,
411 GPIO7C3_EDPHDMII2C_SDA << GPIO7C3_SHIFT);
412 rk_clrsetreg(&grf->gpio7ch_iomux, GPIO7C4_MASK << GPIO7C4_SHIFT,
413 GPIO7C4_EDPHDMII2C_SCL << GPIO7C4_SHIFT);
416 debug("hdmi id = %d iomux error!\n", hdmi_id);
422 static int rk3288_pinctrl_request(struct udevice *dev, int func, int flags)
424 struct rk3288_pinctrl_priv *priv = dev_get_priv(dev);
426 debug("%s: func=%x, flags=%x\n", __func__, func, flags);
433 pinctrl_rk3288_pwm_config(priv->grf, func);
441 pinctrl_rk3288_i2c_config(priv->grf, priv->pmu, func);
446 pinctrl_rk3288_spi_config(priv->grf, func, flags);
448 case PERIPH_ID_UART0:
449 case PERIPH_ID_UART1:
450 case PERIPH_ID_UART2:
451 case PERIPH_ID_UART3:
452 case PERIPH_ID_UART4:
453 pinctrl_rk3288_uart_config(priv->grf, func);
455 #ifndef CONFIG_SPL_BUILD
456 case PERIPH_ID_LCDC0:
457 case PERIPH_ID_LCDC1:
458 pinctrl_rk3288_lcdc_config(priv->grf, func);
461 pinctrl_rk3288_hdmi_config(priv->grf, func);
464 case PERIPH_ID_SDMMC0:
465 case PERIPH_ID_SDMMC1:
466 pinctrl_rk3288_sdmmc_config(priv->grf, func);
475 static int rk3288_pinctrl_get_periph_id(struct udevice *dev,
476 struct udevice *periph)
478 #if !CONFIG_IS_ENABLED(OF_PLATDATA)
482 ret = fdtdec_get_int_array(gd->fdt_blob, periph->of_offset,
483 "interrupts", cell, ARRAY_SIZE(cell));
489 return PERIPH_ID_SPI0;
491 return PERIPH_ID_SPI1;
493 return PERIPH_ID_SPI2;
495 return PERIPH_ID_I2C0;
496 case 62: /* Note strange order */
497 return PERIPH_ID_I2C1;
499 return PERIPH_ID_I2C2;
501 return PERIPH_ID_I2C3;
503 return PERIPH_ID_I2C4;
505 return PERIPH_ID_I2C5;
507 return PERIPH_ID_HDMI;
514 static int rk3288_pinctrl_set_state_simple(struct udevice *dev,
515 struct udevice *periph)
519 func = rk3288_pinctrl_get_periph_id(dev, periph);
522 return rk3288_pinctrl_request(dev, func, 0);
525 #ifndef CONFIG_SPL_BUILD
526 int rk3288_pinctrl_get_pin_info(struct rk3288_pinctrl_priv *priv,
527 int banknum, int ind, u32 **addrp, uint *shiftp,
530 struct rockchip_pin_bank *bank = &rk3288_pin_banks[banknum];
534 for (muxnum = 0; muxnum < 4; muxnum++) {
535 struct rockchip_iomux *mux = &bank->iomux[muxnum];
542 if (mux->type & IOMUX_SOURCE_PMU)
543 addr = priv->pmu->gpio0_iomux;
545 addr = (u32 *)priv->grf - 4;
548 if (mux->type & IOMUX_WIDTH_4BIT) {
560 debug("%s: addr=%p, mask=%x, shift=%x\n", __func__, addr,
569 static int rk3288_pinctrl_get_gpio_mux(struct udevice *dev, int banknum,
572 struct rk3288_pinctrl_priv *priv = dev_get_priv(dev);
578 ret = rk3288_pinctrl_get_pin_info(priv, banknum, index, &addr, &shift,
582 return (readl(addr) & mask) >> shift;
585 static int rk3288_pinctrl_set_pins(struct udevice *dev, int banknum, int index,
586 int muxval, int flags)
588 struct rk3288_pinctrl_priv *priv = dev_get_priv(dev);
589 uint shift, ind = index;
594 debug("%s: %x %x %x %x\n", __func__, banknum, index, muxval, flags);
595 ret = rk3288_pinctrl_get_pin_info(priv, banknum, index, &addr, &shift,
599 rk_clrsetreg(addr, mask << shift, muxval << shift);
601 /* Handle pullup/pulldown */
605 if (flags & (1 << PIN_CONFIG_BIAS_PULL_UP))
607 else if (flags & (1 << PIN_CONFIG_BIAS_PULL_DOWN))
609 shift = (index & 7) * 2;
612 addr = &priv->pmu->gpio0pull[ind];
614 addr = &priv->grf->gpio1_p[banknum - 1][ind];
615 debug("%s: addr=%p, val=%x, shift=%x\n", __func__, addr, val,
617 rk_clrsetreg(addr, 3 << shift, val << shift);
623 static int rk3288_pinctrl_set_state(struct udevice *dev, struct udevice *config)
625 const void *blob = gd->fdt_blob;
626 int pcfg_node, ret, flags, count, i;
629 debug("%s: %s %s\n", __func__, dev->name, config->name);
630 ret = fdtdec_get_int_array_count(blob, config->of_offset,
631 "rockchip,pins", cell,
634 debug("%s: bad array %d\n", __func__, ret);
638 for (i = 0, ptr = cell; i < count; i += 4, ptr += 4) {
639 pcfg_node = fdt_node_offset_by_phandle(blob, ptr[3]);
642 flags = pinctrl_decode_pin_config(blob, pcfg_node);
646 ret = rk3288_pinctrl_set_pins(dev, ptr[0], ptr[1], ptr[2],
656 static struct pinctrl_ops rk3288_pinctrl_ops = {
657 #ifndef CONFIG_SPL_BUILD
658 .set_state = rk3288_pinctrl_set_state,
659 .get_gpio_mux = rk3288_pinctrl_get_gpio_mux,
661 .set_state_simple = rk3288_pinctrl_set_state_simple,
662 .request = rk3288_pinctrl_request,
663 .get_periph_id = rk3288_pinctrl_get_periph_id,
666 #ifndef CONFIG_SPL_BUILD
667 static int rk3288_pinctrl_parse_tables(struct rk3288_pinctrl_priv *priv,
668 struct rockchip_pin_bank *banks,
671 struct rockchip_pin_bank *bank;
672 uint reg, muxnum, banknum;
675 for (banknum = 0; banknum < count; banknum++) {
676 bank = &banks[banknum];
678 debug("%s: bank %d, reg %x\n", __func__, banknum, reg * 4);
679 for (muxnum = 0; muxnum < 4; muxnum++) {
680 struct rockchip_iomux *mux = &bank->iomux[muxnum];
682 if (!(mux->type & IOMUX_UNROUTED))
684 if (mux->type & IOMUX_WIDTH_4BIT)
695 static int rk3288_pinctrl_probe(struct udevice *dev)
697 struct rk3288_pinctrl_priv *priv = dev_get_priv(dev);
700 priv->grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
701 priv->pmu = syscon_get_first_range(ROCKCHIP_SYSCON_PMU);
702 debug("%s: grf=%p, pmu=%p\n", __func__, priv->grf, priv->pmu);
703 #ifndef CONFIG_SPL_BUILD
704 ret = rk3288_pinctrl_parse_tables(priv, rk3288_pin_banks,
705 ARRAY_SIZE(rk3288_pin_banks));
711 static const struct udevice_id rk3288_pinctrl_ids[] = {
712 { .compatible = "rockchip,rk3288-pinctrl" },
716 U_BOOT_DRIVER(pinctrl_rk3288) = {
717 .name = "rockchip_rk3288_pinctrl",
718 .id = UCLASS_PINCTRL,
719 .of_match = rk3288_pinctrl_ids,
720 .priv_auto_alloc_size = sizeof(struct rk3288_pinctrl_priv),
721 .ops = &rk3288_pinctrl_ops,
722 #if !CONFIG_IS_ENABLED(OF_PLATDATA)
723 .bind = dm_scan_fdt_dev,
725 .probe = rk3288_pinctrl_probe,