pinctrl: renesas: r8a779g0: Add missing HSCIF1_X
[platform/kernel/linux-starfive.git] / drivers / pinctrl / renesas / pfc-r8a779g0.c
1 // SPDX-License-Identifier: GPL-2.0
2 /*
3  * R8A779A0 processor support - PFC hardware block.
4  *
5  * Copyright (C) 2021 Renesas Electronics Corp.
6  *
7  * This file is based on the drivers/pinctrl/renesas/pfc-r8a779a0.c
8  */
9
10 #include <linux/errno.h>
11 #include <linux/io.h>
12 #include <linux/kernel.h>
13
14 #include "sh_pfc.h"
15
16 #define CFG_FLAGS (SH_PFC_PIN_CFG_DRIVE_STRENGTH | SH_PFC_PIN_CFG_PULL_UP_DOWN)
17
18 #define CPU_ALL_GP(fn, sfx)                                                             \
19         PORT_GP_CFG_19(0,       fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE_18_33),  \
20         PORT_GP_CFG_23(1,       fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE_18_33),  \
21         PORT_GP_CFG_1(1, 23,    fn, sfx, CFG_FLAGS),                                    \
22         PORT_GP_CFG_1(1, 24,    fn, sfx, CFG_FLAGS),                                    \
23         PORT_GP_CFG_1(1, 25,    fn, sfx, CFG_FLAGS),                                    \
24         PORT_GP_CFG_1(1, 26,    fn, sfx, CFG_FLAGS),                                    \
25         PORT_GP_CFG_1(1, 27,    fn, sfx, CFG_FLAGS),                                    \
26         PORT_GP_CFG_1(1, 28,    fn, sfx, CFG_FLAGS),                                    \
27         PORT_GP_CFG_20(2,       fn, sfx, CFG_FLAGS),                                    \
28         PORT_GP_CFG_13(3,       fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE_18_33),  \
29         PORT_GP_CFG_1(3, 13,    fn, sfx, CFG_FLAGS),                                    \
30         PORT_GP_CFG_1(3, 14,    fn, sfx, CFG_FLAGS),                                    \
31         PORT_GP_CFG_1(3, 15,    fn, sfx, CFG_FLAGS),                                    \
32         PORT_GP_CFG_1(3, 16,    fn, sfx, CFG_FLAGS),                                    \
33         PORT_GP_CFG_1(3, 17,    fn, sfx, CFG_FLAGS),                                    \
34         PORT_GP_CFG_1(3, 18,    fn, sfx, CFG_FLAGS),                                    \
35         PORT_GP_CFG_1(3, 19,    fn, sfx, CFG_FLAGS),                                    \
36         PORT_GP_CFG_1(3, 20,    fn, sfx, CFG_FLAGS),                                    \
37         PORT_GP_CFG_1(3, 21,    fn, sfx, CFG_FLAGS),                                    \
38         PORT_GP_CFG_1(3, 22,    fn, sfx, CFG_FLAGS),                                    \
39         PORT_GP_CFG_1(3, 23,    fn, sfx, CFG_FLAGS),                                    \
40         PORT_GP_CFG_1(3, 24,    fn, sfx, CFG_FLAGS),                                    \
41         PORT_GP_CFG_1(3, 25,    fn, sfx, CFG_FLAGS),                                    \
42         PORT_GP_CFG_1(3, 26,    fn, sfx, CFG_FLAGS),                                    \
43         PORT_GP_CFG_1(3, 27,    fn, sfx, CFG_FLAGS),                                    \
44         PORT_GP_CFG_1(3, 28,    fn, sfx, CFG_FLAGS),                                    \
45         PORT_GP_CFG_1(3, 29,    fn, sfx, CFG_FLAGS),                                    \
46         PORT_GP_CFG_25(4,       fn, sfx, CFG_FLAGS),                                    \
47         PORT_GP_CFG_21(5,       fn, sfx, CFG_FLAGS),                                    \
48         PORT_GP_CFG_21(6,       fn, sfx, CFG_FLAGS),                                    \
49         PORT_GP_CFG_21(7,       fn, sfx, CFG_FLAGS),                                    \
50         PORT_GP_CFG_14(8,       fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE_18_33)
51
52 /* GPSR0 */
53 #define GPSR0_18        F_(MSIOF2_RXD,          IP2SR0_11_8)
54 #define GPSR0_17        F_(MSIOF2_SCK,          IP2SR0_7_4)
55 #define GPSR0_16        F_(MSIOF2_TXD,          IP2SR0_3_0)
56 #define GPSR0_15        F_(MSIOF2_SYNC,         IP1SR0_31_28)
57 #define GPSR0_14        F_(MSIOF2_SS1,          IP1SR0_27_24)
58 #define GPSR0_13        F_(MSIOF2_SS2,          IP1SR0_23_20)
59 #define GPSR0_12        F_(MSIOF5_RXD,          IP1SR0_19_16)
60 #define GPSR0_11        F_(MSIOF5_SCK,          IP1SR0_15_12)
61 #define GPSR0_10        F_(MSIOF5_TXD,          IP1SR0_11_8)
62 #define GPSR0_9         F_(MSIOF5_SYNC,         IP1SR0_7_4)
63 #define GPSR0_8         F_(MSIOF5_SS1,          IP1SR0_3_0)
64 #define GPSR0_7         F_(MSIOF5_SS2,          IP0SR0_31_28)
65 #define GPSR0_6         F_(IRQ0,                IP0SR0_27_24)
66 #define GPSR0_5         F_(IRQ1,                IP0SR0_23_20)
67 #define GPSR0_4         F_(IRQ2,                IP0SR0_19_16)
68 #define GPSR0_3         F_(IRQ3,                IP0SR0_15_12)
69 #define GPSR0_2         F_(GP0_02,              IP0SR0_11_8)
70 #define GPSR0_1         F_(GP0_01,              IP0SR0_7_4)
71 #define GPSR0_0         F_(GP0_00,              IP0SR0_3_0)
72
73 /* GPSR1 */
74 #define GPSR1_28        F_(HTX3,                IP3SR1_19_16)
75 #define GPSR1_27        F_(HCTS3_N,             IP3SR1_15_12)
76 #define GPSR1_26        F_(HRTS3_N,             IP3SR1_11_8)
77 #define GPSR1_25        F_(HSCK3,               IP3SR1_7_4)
78 #define GPSR1_24        F_(HRX3,                IP3SR1_3_0)
79 #define GPSR1_23        F_(GP1_23,              IP2SR1_31_28)
80 #define GPSR1_22        F_(AUDIO_CLKIN,         IP2SR1_27_24)
81 #define GPSR1_21        F_(AUDIO_CLKOUT,        IP2SR1_23_20)
82 #define GPSR1_20        F_(SSI_SD,              IP2SR1_19_16)
83 #define GPSR1_19        F_(SSI_WS,              IP2SR1_15_12)
84 #define GPSR1_18        F_(SSI_SCK,             IP2SR1_11_8)
85 #define GPSR1_17        F_(SCIF_CLK,            IP2SR1_7_4)
86 #define GPSR1_16        F_(HRX0,                IP2SR1_3_0)
87 #define GPSR1_15        F_(HSCK0,               IP1SR1_31_28)
88 #define GPSR1_14        F_(HRTS0_N,             IP1SR1_27_24)
89 #define GPSR1_13        F_(HCTS0_N,             IP1SR1_23_20)
90 #define GPSR1_12        F_(HTX0,                IP1SR1_19_16)
91 #define GPSR1_11        F_(MSIOF0_RXD,          IP1SR1_15_12)
92 #define GPSR1_10        F_(MSIOF0_SCK,          IP1SR1_11_8)
93 #define GPSR1_9         F_(MSIOF0_TXD,          IP1SR1_7_4)
94 #define GPSR1_8         F_(MSIOF0_SYNC,         IP1SR1_3_0)
95 #define GPSR1_7         F_(MSIOF0_SS1,          IP0SR1_31_28)
96 #define GPSR1_6         F_(MSIOF0_SS2,          IP0SR1_27_24)
97 #define GPSR1_5         F_(MSIOF1_RXD,          IP0SR1_23_20)
98 #define GPSR1_4         F_(MSIOF1_TXD,          IP0SR1_19_16)
99 #define GPSR1_3         F_(MSIOF1_SCK,          IP0SR1_15_12)
100 #define GPSR1_2         F_(MSIOF1_SYNC,         IP0SR1_11_8)
101 #define GPSR1_1         F_(MSIOF1_SS1,          IP0SR1_7_4)
102 #define GPSR1_0         F_(MSIOF1_SS2,          IP0SR1_3_0)
103
104 /* GPSR2 */
105 #define GPSR2_19        F_(CANFD7_RX,           IP2SR2_15_12)
106 #define GPSR2_18        F_(CANFD7_TX,           IP2SR2_11_8)
107 #define GPSR2_17        F_(CANFD4_RX,           IP2SR2_7_4)
108 #define GPSR2_16        F_(CANFD4_TX,           IP2SR2_3_0)
109 #define GPSR2_15        F_(CANFD3_RX,           IP1SR2_31_28)
110 #define GPSR2_14        F_(CANFD3_TX,           IP1SR2_27_24)
111 #define GPSR2_13        F_(CANFD2_RX,           IP1SR2_23_20)
112 #define GPSR2_12        F_(CANFD2_TX,           IP1SR2_19_16)
113 #define GPSR2_11        F_(CANFD0_RX,           IP1SR2_15_12)
114 #define GPSR2_10        F_(CANFD0_TX,           IP1SR2_11_8)
115 #define GPSR2_9         F_(CAN_CLK,             IP1SR2_7_4)
116 #define GPSR2_8         F_(TPU0TO0,             IP1SR2_3_0)
117 #define GPSR2_7         F_(TPU0TO1,             IP0SR2_31_28)
118 #define GPSR2_6         F_(FXR_TXDB,            IP0SR2_27_24)
119 #define GPSR2_5         F_(FXR_TXENB_N,         IP0SR2_23_20)
120 #define GPSR2_4         F_(RXDB_EXTFXR,         IP0SR2_19_16)
121 #define GPSR2_3         F_(CLK_EXTFXR,          IP0SR2_15_12)
122 #define GPSR2_2         F_(RXDA_EXTFXR,         IP0SR2_11_8)
123 #define GPSR2_1         F_(FXR_TXENA_N,         IP0SR2_7_4)
124 #define GPSR2_0         F_(FXR_TXDA,            IP0SR2_3_0)
125
126 /* GPSR3 */
127 #define GPSR3_29        F_(RPC_INT_N,           IP3SR3_23_20)
128 #define GPSR3_28        F_(RPC_WP_N,            IP3SR3_19_16)
129 #define GPSR3_27        F_(RPC_RESET_N,         IP3SR3_15_12)
130 #define GPSR3_26        F_(QSPI1_IO3,           IP3SR3_11_8)
131 #define GPSR3_25        F_(QSPI1_SSL,           IP3SR3_7_4)
132 #define GPSR3_24        F_(QSPI1_IO2,           IP3SR3_3_0)
133 #define GPSR3_23        F_(QSPI1_MISO_IO1,      IP2SR3_31_28)
134 #define GPSR3_22        F_(QSPI1_SPCLK,         IP2SR3_27_24)
135 #define GPSR3_21        F_(QSPI1_MOSI_IO0,      IP2SR3_23_20)
136 #define GPSR3_20        F_(QSPI0_SPCLK,         IP2SR3_19_16)
137 #define GPSR3_19        F_(QSPI0_MOSI_IO0,      IP2SR3_15_12)
138 #define GPSR3_18        F_(QSPI0_MISO_IO1,      IP2SR3_11_8)
139 #define GPSR3_17        F_(QSPI0_IO2,           IP2SR3_7_4)
140 #define GPSR3_16        F_(QSPI0_IO3,           IP2SR3_3_0)
141 #define GPSR3_15        F_(QSPI0_SSL,           IP1SR3_31_28)
142 #define GPSR3_14        F_(IPC_CLKOUT,          IP1SR3_27_24)
143 #define GPSR3_13        F_(IPC_CLKIN,           IP1SR3_23_20)
144 #define GPSR3_12        F_(SD_WP,               IP1SR3_19_16)
145 #define GPSR3_11        F_(SD_CD,               IP1SR3_15_12)
146 #define GPSR3_10        F_(MMC_SD_CMD,          IP1SR3_11_8)
147 #define GPSR3_9         F_(MMC_D6,              IP1SR3_7_4)
148 #define GPSR3_8         F_(MMC_D7,              IP1SR3_3_0)
149 #define GPSR3_7         F_(MMC_D4,              IP0SR3_31_28)
150 #define GPSR3_6         F_(MMC_D5,              IP0SR3_27_24)
151 #define GPSR3_5         F_(MMC_SD_D3,           IP0SR3_23_20)
152 #define GPSR3_4         F_(MMC_DS,              IP0SR3_19_16)
153 #define GPSR3_3         F_(MMC_SD_CLK,          IP0SR3_15_12)
154 #define GPSR3_2         F_(MMC_SD_D2,           IP0SR3_11_8)
155 #define GPSR3_1         F_(MMC_SD_D0,           IP0SR3_7_4)
156 #define GPSR3_0         F_(MMC_SD_D1,           IP0SR3_3_0)
157
158 /* GPSR4 */
159 #define GPSR4_24        FM(AVS1)
160 #define GPSR4_23        FM(AVS0)
161 #define GPSR4_22        FM(PCIE1_CLKREQ_N)
162 #define GPSR4_21        FM(PCIE0_CLKREQ_N)
163 #define GPSR4_20        FM(TSN0_TXCREFCLK)
164 #define GPSR4_19        FM(TSN0_TD2)
165 #define GPSR4_18        FM(TSN0_TD3)
166 #define GPSR4_17        FM(TSN0_RD2)
167 #define GPSR4_16        FM(TSN0_RD3)
168 #define GPSR4_15        FM(TSN0_TD0)
169 #define GPSR4_14        FM(TSN0_TD1)
170 #define GPSR4_13        FM(TSN0_RD1)
171 #define GPSR4_12        FM(TSN0_TXC)
172 #define GPSR4_11        FM(TSN0_RXC)
173 #define GPSR4_10        FM(TSN0_RD0)
174 #define GPSR4_9         FM(TSN0_TX_CTL)
175 #define GPSR4_8         FM(TSN0_AVTP_PPS0)
176 #define GPSR4_7         FM(TSN0_RX_CTL)
177 #define GPSR4_6         FM(TSN0_AVTP_CAPTURE)
178 #define GPSR4_5         FM(TSN0_AVTP_MATCH)
179 #define GPSR4_4         FM(TSN0_LINK)
180 #define GPSR4_3         FM(TSN0_PHY_INT)
181 #define GPSR4_2         FM(TSN0_AVTP_PPS1)
182 #define GPSR4_1         FM(TSN0_MDC)
183 #define GPSR4_0         FM(TSN0_MDIO)
184
185 /* GPSR 5 */
186 #define GPSR5_20        FM(AVB2_RX_CTL)
187 #define GPSR5_19        FM(AVB2_TX_CTL)
188 #define GPSR5_18        FM(AVB2_RXC)
189 #define GPSR5_17        FM(AVB2_RD0)
190 #define GPSR5_16        FM(AVB2_TXC)
191 #define GPSR5_15        FM(AVB2_TD0)
192 #define GPSR5_14        FM(AVB2_RD1)
193 #define GPSR5_13        FM(AVB2_RD2)
194 #define GPSR5_12        FM(AVB2_TD1)
195 #define GPSR5_11        FM(AVB2_TD2)
196 #define GPSR5_10        FM(AVB2_MDIO)
197 #define GPSR5_9         FM(AVB2_RD3)
198 #define GPSR5_8         FM(AVB2_TD3)
199 #define GPSR5_7         FM(AVB2_TXCREFCLK)
200 #define GPSR5_6         FM(AVB2_MDC)
201 #define GPSR5_5         FM(AVB2_MAGIC)
202 #define GPSR5_4         FM(AVB2_PHY_INT)
203 #define GPSR5_3         FM(AVB2_LINK)
204 #define GPSR5_2         FM(AVB2_AVTP_MATCH)
205 #define GPSR5_1         FM(AVB2_AVTP_CAPTURE)
206 #define GPSR5_0         FM(AVB2_AVTP_PPS)
207
208 /* GPSR 6 */
209 #define GPSR6_20        F_(AVB1_TXCREFCLK,              IP2SR6_19_16)
210 #define GPSR6_19        F_(AVB1_RD3,                    IP2SR6_15_12)
211 #define GPSR6_18        F_(AVB1_TD3,                    IP2SR6_11_8)
212 #define GPSR6_17        F_(AVB1_RD2,                    IP2SR6_7_4)
213 #define GPSR6_16        F_(AVB1_TD2,                    IP2SR6_3_0)
214 #define GPSR6_15        F_(AVB1_RD0,                    IP1SR6_31_28)
215 #define GPSR6_14        F_(AVB1_RD1,                    IP1SR6_27_24)
216 #define GPSR6_13        F_(AVB1_TD0,                    IP1SR6_23_20)
217 #define GPSR6_12        F_(AVB1_TD1,                    IP1SR6_19_16)
218 #define GPSR6_11        F_(AVB1_AVTP_CAPTURE,           IP1SR6_15_12)
219 #define GPSR6_10        F_(AVB1_AVTP_PPS,               IP1SR6_11_8)
220 #define GPSR6_9         F_(AVB1_RX_CTL,                 IP1SR6_7_4)
221 #define GPSR6_8         F_(AVB1_RXC,                    IP1SR6_3_0)
222 #define GPSR6_7         F_(AVB1_TX_CTL,                 IP0SR6_31_28)
223 #define GPSR6_6         F_(AVB1_TXC,                    IP0SR6_27_24)
224 #define GPSR6_5         F_(AVB1_AVTP_MATCH,             IP0SR6_23_20)
225 #define GPSR6_4         F_(AVB1_LINK,                   IP0SR6_19_16)
226 #define GPSR6_3         F_(AVB1_PHY_INT,                IP0SR6_15_12)
227 #define GPSR6_2         F_(AVB1_MDC,                    IP0SR6_11_8)
228 #define GPSR6_1         F_(AVB1_MAGIC,                  IP0SR6_7_4)
229 #define GPSR6_0         F_(AVB1_MDIO,                   IP0SR6_3_0)
230
231 /* GPSR7 */
232 #define GPSR7_20        F_(AVB0_RX_CTL,                 IP2SR7_19_16)
233 #define GPSR7_19        F_(AVB0_RXC,                    IP2SR7_15_12)
234 #define GPSR7_18        F_(AVB0_RD0,                    IP2SR7_11_8)
235 #define GPSR7_17        F_(AVB0_RD1,                    IP2SR7_7_4)
236 #define GPSR7_16        F_(AVB0_TX_CTL,                 IP2SR7_3_0)
237 #define GPSR7_15        F_(AVB0_TXC,                    IP1SR7_31_28)
238 #define GPSR7_14        F_(AVB0_MDIO,                   IP1SR7_27_24)
239 #define GPSR7_13        F_(AVB0_MDC,                    IP1SR7_23_20)
240 #define GPSR7_12        F_(AVB0_RD2,                    IP1SR7_19_16)
241 #define GPSR7_11        F_(AVB0_TD0,                    IP1SR7_15_12)
242 #define GPSR7_10        F_(AVB0_MAGIC,                  IP1SR7_11_8)
243 #define GPSR7_9         F_(AVB0_TXCREFCLK,              IP1SR7_7_4)
244 #define GPSR7_8         F_(AVB0_RD3,                    IP1SR7_3_0)
245 #define GPSR7_7         F_(AVB0_TD1,                    IP0SR7_31_28)
246 #define GPSR7_6         F_(AVB0_TD2,                    IP0SR7_27_24)
247 #define GPSR7_5         F_(AVB0_PHY_INT,                IP0SR7_23_20)
248 #define GPSR7_4         F_(AVB0_LINK,                   IP0SR7_19_16)
249 #define GPSR7_3         F_(AVB0_TD3,                    IP0SR7_15_12)
250 #define GPSR7_2         F_(AVB0_AVTP_MATCH,             IP0SR7_11_8)
251 #define GPSR7_1         F_(AVB0_AVTP_CAPTURE,           IP0SR7_7_4)
252 #define GPSR7_0         F_(AVB0_AVTP_PPS,               IP0SR7_3_0)
253
254 /* GPSR8 */
255 #define GPSR8_13        F_(GP8_13,                      IP1SR8_23_20)
256 #define GPSR8_12        F_(GP8_12,                      IP1SR8_19_16)
257 #define GPSR8_11        F_(SDA5,                        IP1SR8_15_12)
258 #define GPSR8_10        F_(SCL5,                        IP1SR8_11_8)
259 #define GPSR8_9         F_(SDA4,                        IP1SR8_7_4)
260 #define GPSR8_8         F_(SCL4,                        IP1SR8_3_0)
261 #define GPSR8_7         F_(SDA3,                        IP0SR8_31_28)
262 #define GPSR8_6         F_(SCL3,                        IP0SR8_27_24)
263 #define GPSR8_5         F_(SDA2,                        IP0SR8_23_20)
264 #define GPSR8_4         F_(SCL2,                        IP0SR8_19_16)
265 #define GPSR8_3         F_(SDA1,                        IP0SR8_15_12)
266 #define GPSR8_2         F_(SCL1,                        IP0SR8_11_8)
267 #define GPSR8_1         F_(SDA0,                        IP0SR8_7_4)
268 #define GPSR8_0         F_(SCL0,                        IP0SR8_3_0)
269
270 /* SR0 */
271 /* IP0SR0 */            /* 0 */                 /* 1 */                 /* 2 */         /* 3            4        5        6        7        8        9        A        B        C        D        E        F */
272 #define IP0SR0_3_0      F_(0, 0)                FM(ERROROUTC)           FM(TCLK2_A)     F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
273 #define IP0SR0_7_4      F_(0, 0)                FM(MSIOF3_SS1)          F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
274 #define IP0SR0_11_8     F_(0, 0)                FM(MSIOF3_SS2)          F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
275 #define IP0SR0_15_12    FM(IRQ3)                FM(MSIOF3_SCK)          F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
276 #define IP0SR0_19_16    FM(IRQ2)                FM(MSIOF3_TXD)          F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
277 #define IP0SR0_23_20    FM(IRQ1)                FM(MSIOF3_RXD)          F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
278 #define IP0SR0_27_24    FM(IRQ0)                FM(MSIOF3_SYNC)         F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
279 #define IP0SR0_31_28    FM(MSIOF5_SS2)          F_(0, 0)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
280
281 /* IP1SR0 */            /* 0 */                 /* 1 */                 /* 2 */         /* 3            4        5        6        7        8        9        A        B        C        D        E        F */
282 #define IP1SR0_3_0      FM(MSIOF5_SS1)          F_(0, 0)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
283 #define IP1SR0_7_4      FM(MSIOF5_SYNC)         F_(0, 0)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
284 #define IP1SR0_11_8     FM(MSIOF5_TXD)          F_(0, 0)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
285 #define IP1SR0_15_12    FM(MSIOF5_SCK)          F_(0, 0)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
286 #define IP1SR0_19_16    FM(MSIOF5_RXD)          F_(0, 0)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
287 #define IP1SR0_23_20    FM(MSIOF2_SS2)          FM(TCLK1)               FM(IRQ2_A)      F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
288 #define IP1SR0_27_24    FM(MSIOF2_SS1)          FM(HTX1)                FM(TX1)         F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
289 #define IP1SR0_31_28    FM(MSIOF2_SYNC)         FM(HRX1)                FM(RX1)         F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
290
291 /* IP2SR0 */            /* 0 */                 /* 1 */                 /* 2 */         /* 3            4        5        6        7        8        9        A        B        C        D        E        F */
292 #define IP2SR0_3_0      FM(MSIOF2_TXD)          FM(HCTS1_N)             FM(CTS1_N)      F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
293 #define IP2SR0_7_4      FM(MSIOF2_SCK)          FM(HRTS1_N)             FM(RTS1_N)      F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
294 #define IP2SR0_11_8     FM(MSIOF2_RXD)          FM(HSCK1)               FM(SCK1)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
295
296 /* SR1 */
297 /* IP0SR1 */            /* 0 */                 /* 1 */                 /* 2 */         /* 3            4        5        6        7        8        9        A        B        C        D        E        F */
298 #define IP0SR1_3_0      FM(MSIOF1_SS2)          FM(HTX3_A)              F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
299 #define IP0SR1_7_4      FM(MSIOF1_SS1)          FM(HCTS3_N_A)           F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
300 #define IP0SR1_11_8     FM(MSIOF1_SYNC)         FM(HRTS3_N_A)           F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
301 #define IP0SR1_15_12    FM(MSIOF1_SCK)          FM(HSCK3_A)             F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
302 #define IP0SR1_19_16    FM(MSIOF1_TXD)          FM(HRX3_A)              F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
303 #define IP0SR1_23_20    FM(MSIOF1_RXD)          F_(0, 0)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
304 #define IP0SR1_27_24    FM(MSIOF0_SS2)          FM(HTX1_X)              F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
305 #define IP0SR1_31_28    FM(MSIOF0_SS1)          FM(HRX1_X)              F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
306
307 /* IP1SR1 */            /* 0 */                 /* 1 */                 /* 2 */         /* 3            4        5        6        7        8        9        A        B        C        D        E        F */
308 #define IP1SR1_3_0      FM(MSIOF0_SYNC)         FM(HCTS1_N_X)           F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
309 #define IP1SR1_7_4      FM(MSIOF0_TXD)          FM(HRTS1_N_X)           F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
310 #define IP1SR1_11_8     FM(MSIOF0_SCK)          FM(HSCK1_X)             F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
311 #define IP1SR1_15_12    FM(MSIOF0_RXD)          F_(0, 0)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
312 #define IP1SR1_19_16    FM(HTX0)                FM(TX0)                 F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
313 #define IP1SR1_23_20    FM(HCTS0_N)             FM(CTS0_N)              FM(PWM8)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
314 #define IP1SR1_27_24    FM(HRTS0_N)             FM(RTS0_N)              FM(PWM9)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
315 #define IP1SR1_31_28    FM(HSCK0)               FM(SCK0)                FM(PWM0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
316
317 /* IP2SR1 */            /* 0 */                 /* 1 */                 /* 2 */         /* 3            4        5        6        7        8        9        A        B        C        D        E        F */
318 #define IP2SR1_3_0      FM(HRX0)                FM(RX0)                 F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
319 #define IP2SR1_7_4      FM(SCIF_CLK)            FM(IRQ4_A)              F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
320 #define IP2SR1_11_8     FM(SSI_SCK)             FM(TCLK3)               F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
321 #define IP2SR1_15_12    FM(SSI_WS)              FM(TCLK4)               F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
322 #define IP2SR1_19_16    FM(SSI_SD)              FM(IRQ0_A)              F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
323 #define IP2SR1_23_20    FM(AUDIO_CLKOUT)        FM(IRQ1_A)              F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
324 #define IP2SR1_27_24    FM(AUDIO_CLKIN)         FM(PWM3)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
325 #define IP2SR1_31_28    F_(0, 0)                FM(TCLK2)               FM(MSIOF4_SS1)  FM(IRQ3_B)      F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
326
327 /* IP3SR1 */            /* 0 */                 /* 1 */                 /* 2 */         /* 3            4        5        6        7        8        9        A        B        C        D        E        F */
328 #define IP3SR1_3_0      FM(HRX3)                FM(SCK3)                FM(MSIOF4_SS2)  F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
329 #define IP3SR1_7_4      FM(HSCK3)               FM(CTS3_N)              FM(MSIOF4_SCK)  F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
330 #define IP3SR1_11_8     FM(HRTS3_N)             FM(RTS3_N)              FM(MSIOF4_TXD)  F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
331 #define IP3SR1_15_12    FM(HCTS3_N)             FM(RX3)                 FM(MSIOF4_RXD)  F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
332 #define IP3SR1_19_16    FM(HTX3)                FM(TX3)                 FM(MSIOF4_SYNC) F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
333
334 /* SR2 */
335 /* IP0SR2 */            /* 0 */                 /* 1 */                 /* 2 */         /* 3            4        5        6        7        8        9        A        B        C        D        E        F */
336 #define IP0SR2_3_0      FM(FXR_TXDA)            FM(CANFD1_TX)           F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
337 #define IP0SR2_7_4      FM(FXR_TXENA_N)         FM(CANFD1_RX)           F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
338 #define IP0SR2_11_8     FM(RXDA_EXTFXR)         FM(CANFD5_TX)           FM(IRQ5)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
339 #define IP0SR2_15_12    FM(CLK_EXTFXR)          FM(CANFD5_RX)           FM(IRQ4_B)      F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
340 #define IP0SR2_19_16    FM(RXDB_EXTFXR)         F_(0, 0)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
341 #define IP0SR2_23_20    FM(FXR_TXENB_N)         F_(0, 0)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
342 #define IP0SR2_27_24    FM(FXR_TXDB)            F_(0, 0)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
343 #define IP0SR2_31_28    FM(TPU0TO1)             FM(CANFD6_TX)           F_(0, 0)        FM(TCLK2_B)     F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
344
345 /* IP1SR2 */            /* 0 */                 /* 1 */                 /* 2 */         /* 3            4        5        6        7        8        9        A        B        C        D        E        F */
346 #define IP1SR2_3_0      FM(TPU0TO0)             FM(CANFD6_RX)           F_(0, 0)        FM(TCLK1_A)     F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
347 #define IP1SR2_7_4      FM(CAN_CLK)             F_(0, 0)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
348 #define IP1SR2_11_8     FM(CANFD0_TX)           F_(0, 0)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
349 #define IP1SR2_15_12    FM(CANFD0_RX)           FM(STPWT_EXTFXR)        F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
350 #define IP1SR2_19_16    FM(CANFD2_TX)           FM(TPU0TO2)             F_(0, 0)        FM(TCLK3_A)     F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
351 #define IP1SR2_23_20    FM(CANFD2_RX)           FM(TPU0TO3)             FM(PWM1)        FM(TCLK4_A)     F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
352 #define IP1SR2_27_24    FM(CANFD3_TX)           F_(0, 0)                FM(PWM2)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
353 #define IP1SR2_31_28    FM(CANFD3_RX)           F_(0, 0)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
354
355 /* IP2SR2 */            /* 0 */                 /* 1 */                 /* 2 */         /* 3            4        5        6        7        8        9        A        B        C        D        E        F */
356 #define IP2SR2_3_0      FM(CANFD4_TX)           F_(0, 0)                FM(PWM4)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
357 #define IP2SR2_7_4      FM(CANFD4_RX)           F_(0, 0)                FM(PWM5)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
358 #define IP2SR2_11_8     FM(CANFD7_TX)           F_(0, 0)                FM(PWM6)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
359 #define IP2SR2_15_12    FM(CANFD7_RX)           F_(0, 0)                FM(PWM7)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
360
361 /* SR3 */
362 /* IP0SR3 */            /* 0 */                 /* 1 */                 /* 2 */         /* 3            4        5        6        7        8        9        A        B        C        D        E        F */
363 #define IP0SR3_3_0      FM(MMC_SD_D1)           F_(0, 0)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
364 #define IP0SR3_7_4      FM(MMC_SD_D0)           F_(0, 0)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
365 #define IP0SR3_11_8     FM(MMC_SD_D2)           F_(0, 0)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
366 #define IP0SR3_15_12    FM(MMC_SD_CLK)          F_(0, 0)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
367 #define IP0SR3_19_16    FM(MMC_DS)              F_(0, 0)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
368 #define IP0SR3_23_20    FM(MMC_SD_D3)           F_(0, 0)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
369 #define IP0SR3_27_24    FM(MMC_D5)              F_(0, 0)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
370 #define IP0SR3_31_28    FM(MMC_D4)              F_(0, 0)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
371
372 /* IP1SR3 */            /* 0 */                 /* 1 */                 /* 2 */         /* 3            4        5        6        7        8        9        A        B        C        D        E        F */
373 #define IP1SR3_3_0      FM(MMC_D7)              F_(0, 0)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
374 #define IP1SR3_7_4      FM(MMC_D6)              F_(0, 0)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
375 #define IP1SR3_11_8     FM(MMC_SD_CMD)          F_(0, 0)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
376 #define IP1SR3_15_12    FM(SD_CD)               F_(0, 0)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
377 #define IP1SR3_19_16    FM(SD_WP)               F_(0, 0)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
378 #define IP1SR3_23_20    FM(IPC_CLKIN)           FM(IPC_CLKEN_IN)        F_(0, 0)        FM(TCLK3_X)     F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
379 #define IP1SR3_27_24    FM(IPC_CLKOUT)          FM(IPC_CLKEN_OUT)       F_(0, 0)        FM(TCLK4_X)     F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
380 #define IP1SR3_31_28    FM(QSPI0_SSL)           F_(0, 0)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
381
382 /* IP2SR3 */            /* 0 */                 /* 1 */                 /* 2 */         /* 3            4        5        6        7        8        9        A        B        C        D        E        F */
383 #define IP2SR3_3_0      FM(QSPI0_IO3)           F_(0, 0)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
384 #define IP2SR3_7_4      FM(QSPI0_IO2)           F_(0, 0)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
385 #define IP2SR3_11_8     FM(QSPI0_MISO_IO1)      F_(0, 0)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
386 #define IP2SR3_15_12    FM(QSPI0_MOSI_IO0)      F_(0, 0)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
387 #define IP2SR3_19_16    FM(QSPI0_SPCLK)         F_(0, 0)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
388 #define IP2SR3_23_20    FM(QSPI1_MOSI_IO0)      F_(0, 0)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
389 #define IP2SR3_27_24    FM(QSPI1_SPCLK)         F_(0, 0)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
390 #define IP2SR3_31_28    FM(QSPI1_MISO_IO1)      F_(0, 0)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
391
392 /* IP3SR3 */            /* 0 */                 /* 1 */                 /* 2 */         /* 3            4        5        6        7        8        9        A        B        C        D        E        F */
393 #define IP3SR3_3_0      FM(QSPI1_IO2)           F_(0, 0)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
394 #define IP3SR3_7_4      FM(QSPI1_SSL)           F_(0, 0)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
395 #define IP3SR3_11_8     FM(QSPI1_IO3)           F_(0, 0)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
396 #define IP3SR3_15_12    FM(RPC_RESET_N)         F_(0, 0)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
397 #define IP3SR3_19_16    FM(RPC_WP_N)            F_(0, 0)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
398 #define IP3SR3_23_20    FM(RPC_INT_N)           F_(0, 0)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
399
400 /* SR6 */
401 /* IP0SR6 */            /* 0 */                 /* 1 */                 /* 2 */         /* 3            4        5        6        7        8        9        A        B        C        D        E        F */
402 #define IP0SR6_3_0      FM(AVB1_MDIO)           F_(0, 0)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
403 #define IP0SR6_7_4      FM(AVB1_MAGIC)          F_(0, 0)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
404 #define IP0SR6_11_8     FM(AVB1_MDC)            F_(0, 0)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
405 #define IP0SR6_15_12    FM(AVB1_PHY_INT)        F_(0, 0)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
406 #define IP0SR6_19_16    FM(AVB1_LINK)           FM(AVB1_MII_TX_ER)      F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
407 #define IP0SR6_23_20    FM(AVB1_AVTP_MATCH)     FM(AVB1_MII_RX_ER)      F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
408 #define IP0SR6_27_24    FM(AVB1_TXC)            FM(AVB1_MII_TXC)        F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
409 #define IP0SR6_31_28    FM(AVB1_TX_CTL)         FM(AVB1_MII_TX_EN)      F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
410
411 /* IP1SR6 */            /* 0 */                 /* 1 */                 /* 2 */         /* 3            4        5        6        7        8        9        A        B        C        D        E        F */
412 #define IP1SR6_3_0      FM(AVB1_RXC)            FM(AVB1_MII_RXC)        F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
413 #define IP1SR6_7_4      FM(AVB1_RX_CTL)         FM(AVB1_MII_RX_DV)      F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
414 #define IP1SR6_11_8     FM(AVB1_AVTP_PPS)       FM(AVB1_MII_COL)        F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
415 #define IP1SR6_15_12    FM(AVB1_AVTP_CAPTURE)   FM(AVB1_MII_CRS)        F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
416 #define IP1SR6_19_16    FM(AVB1_TD1)            FM(AVB1_MII_TD1)        F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
417 #define IP1SR6_23_20    FM(AVB1_TD0)            FM(AVB1_MII_TD0)        F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
418 #define IP1SR6_27_24    FM(AVB1_RD1)            FM(AVB1_MII_RD1)        F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
419 #define IP1SR6_31_28    FM(AVB1_RD0)            FM(AVB1_MII_RD0)        F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
420
421 /* IP2SR6 */            /* 0 */                 /* 1 */                 /* 2 */         /* 3            4        5        6        7        8        9        A        B        C        D        E        F */
422 #define IP2SR6_3_0      FM(AVB1_TD2)            FM(AVB1_MII_TD2)        F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
423 #define IP2SR6_7_4      FM(AVB1_RD2)            FM(AVB1_MII_RD2)        F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
424 #define IP2SR6_11_8     FM(AVB1_TD3)            FM(AVB1_MII_TD3)        F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
425 #define IP2SR6_15_12    FM(AVB1_RD3)            FM(AVB1_MII_RD3)        F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
426 #define IP2SR6_19_16    FM(AVB1_TXCREFCLK)      F_(0, 0)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
427
428 /* SR7 */
429 /* IP0SR7 */            /* 0 */                 /* 1 */                 /* 2 */         /* 3            4        5        6        7        8        9        A        B        C        D        E        F */
430 #define IP0SR7_3_0      FM(AVB0_AVTP_PPS)       FM(AVB0_MII_COL)        F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
431 #define IP0SR7_7_4      FM(AVB0_AVTP_CAPTURE)   FM(AVB0_MII_CRS)        F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
432 #define IP0SR7_11_8     FM(AVB0_AVTP_MATCH)     FM(AVB0_MII_RX_ER)      FM(CC5_OSCOUT)  F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
433 #define IP0SR7_15_12    FM(AVB0_TD3)            FM(AVB0_MII_TD3)        F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
434 #define IP0SR7_19_16    FM(AVB0_LINK)           FM(AVB0_MII_TX_ER)      F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
435 #define IP0SR7_23_20    FM(AVB0_PHY_INT)        F_(0, 0)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
436 #define IP0SR7_27_24    FM(AVB0_TD2)            FM(AVB0_MII_TD2)        F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
437 #define IP0SR7_31_28    FM(AVB0_TD1)            FM(AVB0_MII_TD1)        F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
438
439 /* IP1SR7 */            /* 0 */                 /* 1 */                 /* 2 */         /* 3            4        5        6        7        8        9        A        B        C        D        E        F */
440 #define IP1SR7_3_0      FM(AVB0_RD3)            FM(AVB0_MII_RD3)        F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
441 #define IP1SR7_7_4      FM(AVB0_TXCREFCLK)      F_(0, 0)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
442 #define IP1SR7_11_8     FM(AVB0_MAGIC)          F_(0, 0)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
443 #define IP1SR7_15_12    FM(AVB0_TD0)            FM(AVB0_MII_TD0)        F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
444 #define IP1SR7_19_16    FM(AVB0_RD2)            FM(AVB0_MII_RD2)        F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
445 #define IP1SR7_23_20    FM(AVB0_MDC)            F_(0, 0)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
446 #define IP1SR7_27_24    FM(AVB0_MDIO)           F_(0, 0)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
447 #define IP1SR7_31_28    FM(AVB0_TXC)            FM(AVB0_MII_TXC)        F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
448
449 /* IP2SR7 */            /* 0 */                 /* 1 */                 /* 2 */         /* 3            4        5        6        7        8        9        A        B        C        D        E        F */
450 #define IP2SR7_3_0      FM(AVB0_TX_CTL)         FM(AVB0_MII_TX_EN)      F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
451 #define IP2SR7_7_4      FM(AVB0_RD1)            FM(AVB0_MII_RD1)        F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
452 #define IP2SR7_11_8     FM(AVB0_RD0)            FM(AVB0_MII_RD0)        F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
453 #define IP2SR7_15_12    FM(AVB0_RXC)            FM(AVB0_MII_RXC)        F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
454 #define IP2SR7_19_16    FM(AVB0_RX_CTL)         FM(AVB0_MII_RX_DV)      F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
455
456 /* SR8 */
457 /* IP0SR8 */            /* 0 */                 /* 1 */                 /* 2 */         /* 3            4        5        6        7        8        9        A        B        C        D        E        F */
458 #define IP0SR8_3_0      FM(SCL0)                F_(0, 0)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
459 #define IP0SR8_7_4      FM(SDA0)                F_(0, 0)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
460 #define IP0SR8_11_8     FM(SCL1)                F_(0, 0)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
461 #define IP0SR8_15_12    FM(SDA1)                F_(0, 0)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
462 #define IP0SR8_19_16    FM(SCL2)                F_(0, 0)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
463 #define IP0SR8_23_20    FM(SDA2)                F_(0, 0)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
464 #define IP0SR8_27_24    FM(SCL3)                F_(0, 0)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
465 #define IP0SR8_31_28    FM(SDA3)                F_(0, 0)                F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
466
467 /* IP1SR8 */            /* 0 */                 /* 1 */                 /* 2 */         /* 3            4        5        6        7        8        9        A        B        C        D        E        F */
468 #define IP1SR8_3_0      FM(SCL4)                FM(HRX2)                FM(SCK4)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
469 #define IP1SR8_7_4      FM(SDA4)                FM(HTX2)                FM(CTS4_N)      F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
470 #define IP1SR8_11_8     FM(SCL5)                FM(HRTS2_N)             FM(RTS4_N)      F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
471 #define IP1SR8_15_12    FM(SDA5)                FM(SCIF_CLK2)           F_(0, 0)        F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
472 #define IP1SR8_19_16    F_(0, 0)                FM(HCTS2_N)             FM(TX4)         F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
473 #define IP1SR8_23_20    F_(0, 0)                FM(HSCK2)               FM(RX4)         F_(0, 0)        F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
474
475 #define PINMUX_GPSR     \
476                                                 GPSR3_29                                                                                        \
477                 GPSR1_28                        GPSR3_28                                                                                        \
478                 GPSR1_27                        GPSR3_27                                                                                        \
479                 GPSR1_26                        GPSR3_26                                                                                        \
480                 GPSR1_25                        GPSR3_25                                                                                        \
481                 GPSR1_24                        GPSR3_24        GPSR4_24                                                                        \
482                 GPSR1_23                        GPSR3_23        GPSR4_23                                                                        \
483                 GPSR1_22                        GPSR3_22        GPSR4_22                                                                        \
484                 GPSR1_21                        GPSR3_21        GPSR4_21                                                                        \
485                 GPSR1_20                        GPSR3_20        GPSR4_20        GPSR5_20        GPSR6_20        GPSR7_20                        \
486                 GPSR1_19        GPSR2_19        GPSR3_19        GPSR4_19        GPSR5_19        GPSR6_19        GPSR7_19                        \
487 GPSR0_18        GPSR1_18        GPSR2_18        GPSR3_18        GPSR4_18        GPSR5_18        GPSR6_18        GPSR7_18                        \
488 GPSR0_17        GPSR1_17        GPSR2_17        GPSR3_17        GPSR4_17        GPSR5_17        GPSR6_17        GPSR7_17                        \
489 GPSR0_16        GPSR1_16        GPSR2_16        GPSR3_16        GPSR4_16        GPSR5_16        GPSR6_16        GPSR7_16                        \
490 GPSR0_15        GPSR1_15        GPSR2_15        GPSR3_15        GPSR4_15        GPSR5_15        GPSR6_15        GPSR7_15                        \
491 GPSR0_14        GPSR1_14        GPSR2_14        GPSR3_14        GPSR4_14        GPSR5_14        GPSR6_14        GPSR7_14                        \
492 GPSR0_13        GPSR1_13        GPSR2_13        GPSR3_13        GPSR4_13        GPSR5_13        GPSR6_13        GPSR7_13        GPSR8_13        \
493 GPSR0_12        GPSR1_12        GPSR2_12        GPSR3_12        GPSR4_12        GPSR5_12        GPSR6_12        GPSR7_12        GPSR8_12        \
494 GPSR0_11        GPSR1_11        GPSR2_11        GPSR3_11        GPSR4_11        GPSR5_11        GPSR6_11        GPSR7_11        GPSR8_11        \
495 GPSR0_10        GPSR1_10        GPSR2_10        GPSR3_10        GPSR4_10        GPSR5_10        GPSR6_10        GPSR7_10        GPSR8_10        \
496 GPSR0_9         GPSR1_9         GPSR2_9         GPSR3_9         GPSR4_9         GPSR5_9         GPSR6_9         GPSR7_9         GPSR8_9         \
497 GPSR0_8         GPSR1_8         GPSR2_8         GPSR3_8         GPSR4_8         GPSR5_8         GPSR6_8         GPSR7_8         GPSR8_8         \
498 GPSR0_7         GPSR1_7         GPSR2_7         GPSR3_7         GPSR4_7         GPSR5_7         GPSR6_7         GPSR7_7         GPSR8_7         \
499 GPSR0_6         GPSR1_6         GPSR2_6         GPSR3_6         GPSR4_6         GPSR5_6         GPSR6_6         GPSR7_6         GPSR8_6         \
500 GPSR0_5         GPSR1_5         GPSR2_5         GPSR3_5         GPSR4_5         GPSR5_5         GPSR6_5         GPSR7_5         GPSR8_5         \
501 GPSR0_4         GPSR1_4         GPSR2_4         GPSR3_4         GPSR4_4         GPSR5_4         GPSR6_4         GPSR7_4         GPSR8_4         \
502 GPSR0_3         GPSR1_3         GPSR2_3         GPSR3_3         GPSR4_3         GPSR5_3         GPSR6_3         GPSR7_3         GPSR8_3         \
503 GPSR0_2         GPSR1_2         GPSR2_2         GPSR3_2         GPSR4_2         GPSR5_2         GPSR6_2         GPSR7_2         GPSR8_2         \
504 GPSR0_1         GPSR1_1         GPSR2_1         GPSR3_1         GPSR4_1         GPSR5_1         GPSR6_1         GPSR7_1         GPSR8_1         \
505 GPSR0_0         GPSR1_0         GPSR2_0         GPSR3_0         GPSR4_0         GPSR5_0         GPSR6_0         GPSR7_0         GPSR8_0
506
507 #define PINMUX_IPSR     \
508 \
509 FM(IP0SR0_3_0)          IP0SR0_3_0      FM(IP1SR0_3_0)          IP1SR0_3_0      FM(IP2SR0_3_0)          IP2SR0_3_0      \
510 FM(IP0SR0_7_4)          IP0SR0_7_4      FM(IP1SR0_7_4)          IP1SR0_7_4      FM(IP2SR0_7_4)          IP2SR0_7_4      \
511 FM(IP0SR0_11_8)         IP0SR0_11_8     FM(IP1SR0_11_8)         IP1SR0_11_8     FM(IP2SR0_11_8)         IP2SR0_11_8     \
512 FM(IP0SR0_15_12)        IP0SR0_15_12    FM(IP1SR0_15_12)        IP1SR0_15_12    \
513 FM(IP0SR0_19_16)        IP0SR0_19_16    FM(IP1SR0_19_16)        IP1SR0_19_16    \
514 FM(IP0SR0_23_20)        IP0SR0_23_20    FM(IP1SR0_23_20)        IP1SR0_23_20    \
515 FM(IP0SR0_27_24)        IP0SR0_27_24    FM(IP1SR0_27_24)        IP1SR0_27_24    \
516 FM(IP0SR0_31_28)        IP0SR0_31_28    FM(IP1SR0_31_28)        IP1SR0_31_28    \
517 \
518 FM(IP0SR1_3_0)          IP0SR1_3_0      FM(IP1SR1_3_0)          IP1SR1_3_0      FM(IP2SR1_3_0)          IP2SR1_3_0      FM(IP3SR1_3_0)          IP3SR1_3_0      \
519 FM(IP0SR1_7_4)          IP0SR1_7_4      FM(IP1SR1_7_4)          IP1SR1_7_4      FM(IP2SR1_7_4)          IP2SR1_7_4      FM(IP3SR1_7_4)          IP3SR1_7_4      \
520 FM(IP0SR1_11_8)         IP0SR1_11_8     FM(IP1SR1_11_8)         IP1SR1_11_8     FM(IP2SR1_11_8)         IP2SR1_11_8     FM(IP3SR1_11_8)         IP3SR1_11_8     \
521 FM(IP0SR1_15_12)        IP0SR1_15_12    FM(IP1SR1_15_12)        IP1SR1_15_12    FM(IP2SR1_15_12)        IP2SR1_15_12    FM(IP3SR1_15_12)        IP3SR1_15_12    \
522 FM(IP0SR1_19_16)        IP0SR1_19_16    FM(IP1SR1_19_16)        IP1SR1_19_16    FM(IP2SR1_19_16)        IP2SR1_19_16    FM(IP3SR1_19_16)        IP3SR1_19_16    \
523 FM(IP0SR1_23_20)        IP0SR1_23_20    FM(IP1SR1_23_20)        IP1SR1_23_20    FM(IP2SR1_23_20)        IP2SR1_23_20    \
524 FM(IP0SR1_27_24)        IP0SR1_27_24    FM(IP1SR1_27_24)        IP1SR1_27_24    FM(IP2SR1_27_24)        IP2SR1_27_24    \
525 FM(IP0SR1_31_28)        IP0SR1_31_28    FM(IP1SR1_31_28)        IP1SR1_31_28    FM(IP2SR1_31_28)        IP2SR1_31_28    \
526 \
527 FM(IP0SR2_3_0)          IP0SR2_3_0      FM(IP1SR2_3_0)          IP1SR2_3_0      FM(IP2SR2_3_0)          IP2SR2_3_0      \
528 FM(IP0SR2_7_4)          IP0SR2_7_4      FM(IP1SR2_7_4)          IP1SR2_7_4      FM(IP2SR2_7_4)          IP2SR2_7_4      \
529 FM(IP0SR2_11_8)         IP0SR2_11_8     FM(IP1SR2_11_8)         IP1SR2_11_8     FM(IP2SR2_11_8)         IP2SR2_11_8     \
530 FM(IP0SR2_15_12)        IP0SR2_15_12    FM(IP1SR2_15_12)        IP1SR2_15_12    FM(IP2SR2_15_12)        IP2SR2_15_12    \
531 FM(IP0SR2_19_16)        IP0SR2_19_16    FM(IP1SR2_19_16)        IP1SR2_19_16    \
532 FM(IP0SR2_23_20)        IP0SR2_23_20    FM(IP1SR2_23_20)        IP1SR2_23_20    \
533 FM(IP0SR2_27_24)        IP0SR2_27_24    FM(IP1SR2_27_24)        IP1SR2_27_24    \
534 FM(IP0SR2_31_28)        IP0SR2_31_28    FM(IP1SR2_31_28)        IP1SR2_31_28    \
535 \
536 FM(IP0SR3_3_0)          IP0SR3_3_0      FM(IP1SR3_3_0)          IP1SR3_3_0      FM(IP2SR3_3_0)          IP2SR3_3_0      FM(IP3SR3_3_0)          IP3SR3_3_0      \
537 FM(IP0SR3_7_4)          IP0SR3_7_4      FM(IP1SR3_7_4)          IP1SR3_7_4      FM(IP2SR3_7_4)          IP2SR3_7_4      FM(IP3SR3_7_4)          IP3SR3_7_4      \
538 FM(IP0SR3_11_8)         IP0SR3_11_8     FM(IP1SR3_11_8)         IP1SR3_11_8     FM(IP2SR3_11_8)         IP2SR3_11_8     FM(IP3SR3_11_8)         IP3SR3_11_8     \
539 FM(IP0SR3_15_12)        IP0SR3_15_12    FM(IP1SR3_15_12)        IP1SR3_15_12    FM(IP2SR3_15_12)        IP2SR3_15_12    FM(IP3SR3_15_12)        IP3SR3_15_12    \
540 FM(IP0SR3_19_16)        IP0SR3_19_16    FM(IP1SR3_19_16)        IP1SR3_19_16    FM(IP2SR3_19_16)        IP2SR3_19_16    FM(IP3SR3_19_16)        IP3SR3_19_16    \
541 FM(IP0SR3_23_20)        IP0SR3_23_20    FM(IP1SR3_23_20)        IP1SR3_23_20    FM(IP2SR3_23_20)        IP2SR3_23_20    FM(IP3SR3_23_20)        IP3SR3_23_20    \
542 FM(IP0SR3_27_24)        IP0SR3_27_24    FM(IP1SR3_27_24)        IP1SR3_27_24    FM(IP2SR3_27_24)        IP2SR3_27_24                                            \
543 FM(IP0SR3_31_28)        IP0SR3_31_28    FM(IP1SR3_31_28)        IP1SR3_31_28    FM(IP2SR3_31_28)        IP2SR3_31_28                                            \
544 \
545 FM(IP0SR6_3_0)          IP0SR6_3_0      FM(IP1SR6_3_0)          IP1SR6_3_0      FM(IP2SR6_3_0)          IP2SR6_3_0      \
546 FM(IP0SR6_7_4)          IP0SR6_7_4      FM(IP1SR6_7_4)          IP1SR6_7_4      FM(IP2SR6_7_4)          IP2SR6_7_4      \
547 FM(IP0SR6_11_8)         IP0SR6_11_8     FM(IP1SR6_11_8)         IP1SR6_11_8     FM(IP2SR6_11_8)         IP2SR6_11_8     \
548 FM(IP0SR6_15_12)        IP0SR6_15_12    FM(IP1SR6_15_12)        IP1SR6_15_12    FM(IP2SR6_15_12)        IP2SR6_15_12    \
549 FM(IP0SR6_19_16)        IP0SR6_19_16    FM(IP1SR6_19_16)        IP1SR6_19_16    FM(IP2SR6_19_16)        IP2SR6_19_16    \
550 FM(IP0SR6_23_20)        IP0SR6_23_20    FM(IP1SR6_23_20)        IP1SR6_23_20    \
551 FM(IP0SR6_27_24)        IP0SR6_27_24    FM(IP1SR6_27_24)        IP1SR6_27_24    \
552 FM(IP0SR6_31_28)        IP0SR6_31_28    FM(IP1SR6_31_28)        IP1SR6_31_28    \
553 \
554 FM(IP0SR7_3_0)          IP0SR7_3_0      FM(IP1SR7_3_0)          IP1SR7_3_0      FM(IP2SR7_3_0)          IP2SR7_3_0      \
555 FM(IP0SR7_7_4)          IP0SR7_7_4      FM(IP1SR7_7_4)          IP1SR7_7_4      FM(IP2SR7_7_4)          IP2SR7_7_4      \
556 FM(IP0SR7_11_8)         IP0SR7_11_8     FM(IP1SR7_11_8)         IP1SR7_11_8     FM(IP2SR7_11_8)         IP2SR7_11_8     \
557 FM(IP0SR7_15_12)        IP0SR7_15_12    FM(IP1SR7_15_12)        IP1SR7_15_12    FM(IP2SR7_15_12)        IP2SR7_15_12    \
558 FM(IP0SR7_19_16)        IP0SR7_19_16    FM(IP1SR7_19_16)        IP1SR7_19_16    FM(IP2SR7_19_16)        IP2SR7_19_16    \
559 FM(IP0SR7_23_20)        IP0SR7_23_20    FM(IP1SR7_23_20)        IP1SR7_23_20    \
560 FM(IP0SR7_27_24)        IP0SR7_27_24    FM(IP1SR7_27_24)        IP1SR7_27_24    \
561 FM(IP0SR7_31_28)        IP0SR7_31_28    FM(IP1SR7_31_28)        IP1SR7_31_28    \
562 \
563 FM(IP0SR8_3_0)          IP0SR8_3_0      FM(IP1SR8_3_0)          IP1SR8_3_0      \
564 FM(IP0SR8_7_4)          IP0SR8_7_4      FM(IP1SR8_7_4)          IP1SR8_7_4      \
565 FM(IP0SR8_11_8)         IP0SR8_11_8     FM(IP1SR8_11_8)         IP1SR8_11_8     \
566 FM(IP0SR8_15_12)        IP0SR8_15_12    FM(IP1SR8_15_12)        IP1SR8_15_12    \
567 FM(IP0SR8_19_16)        IP0SR8_19_16    FM(IP1SR8_19_16)        IP1SR8_19_16    \
568 FM(IP0SR8_23_20)        IP0SR8_23_20    FM(IP1SR8_23_20)        IP1SR8_23_20    \
569 FM(IP0SR8_27_24)        IP0SR8_27_24    \
570 FM(IP0SR8_31_28)        IP0SR8_31_28
571
572 /* MOD_SEL4 */                  /* 0 */                         /* 1 */
573 #define MOD_SEL4_19             FM(SEL_TSN0_TD2_0)              FM(SEL_TSN0_TD2_1)
574 #define MOD_SEL4_18             FM(SEL_TSN0_TD3_0)              FM(SEL_TSN0_TD3_1)
575 #define MOD_SEL4_15             FM(SEL_TSN0_TD0_0)              FM(SEL_TSN0_TD0_1)
576 #define MOD_SEL4_14             FM(SEL_TSN0_TD1_0)              FM(SEL_TSN0_TD1_1)
577 #define MOD_SEL4_12             FM(SEL_TSN0_TXC_0)              FM(SEL_TSN0_TXC_1)
578 #define MOD_SEL4_9              FM(SEL_TSN0_TX_CTL_0)           FM(SEL_TSN0_TX_CTL_1)
579 #define MOD_SEL4_8              FM(SEL_TSN0_AVTP_PPS0_0)        FM(SEL_TSN0_AVTP_PPS0_1)
580 #define MOD_SEL4_5              FM(SEL_TSN0_AVTP_MATCH_0)       FM(SEL_TSN0_AVTP_MATCH_1)
581 #define MOD_SEL4_2              FM(SEL_TSN0_AVTP_PPS1_0)        FM(SEL_TSN0_AVTP_PPS1_1)
582 #define MOD_SEL4_1              FM(SEL_TSN0_MDC_0)              FM(SEL_TSN0_MDC_1)
583
584 /* MOD_SEL5 */                  /* 0 */                         /* 1 */
585 #define MOD_SEL5_19             FM(SEL_AVB2_TX_CTL_0)           FM(SEL_AVB2_TX_CTL_1)
586 #define MOD_SEL5_16             FM(SEL_AVB2_TXC_0)              FM(SEL_AVB2_TXC_1)
587 #define MOD_SEL5_15             FM(SEL_AVB2_TD0_0)              FM(SEL_AVB2_TD0_1)
588 #define MOD_SEL5_12             FM(SEL_AVB2_TD1_0)              FM(SEL_AVB2_TD1_1)
589 #define MOD_SEL5_11             FM(SEL_AVB2_TD2_0)              FM(SEL_AVB2_TD2_1)
590 #define MOD_SEL5_8              FM(SEL_AVB2_TD3_0)              FM(SEL_AVB2_TD3_1)
591 #define MOD_SEL5_6              FM(SEL_AVB2_MDC_0)              FM(SEL_AVB2_MDC_1)
592 #define MOD_SEL5_5              FM(SEL_AVB2_MAGIC_0)            FM(SEL_AVB2_MAGIC_1)
593 #define MOD_SEL5_2              FM(SEL_AVB2_AVTP_MATCH_0)       FM(SEL_AVB2_AVTP_MATCH_1)
594 #define MOD_SEL5_0              FM(SEL_AVB2_AVTP_PPS_0)         FM(SEL_AVB2_AVTP_PPS_1)
595
596 /* MOD_SEL6 */                  /* 0 */                         /* 1 */
597 #define MOD_SEL6_18             FM(SEL_AVB1_TD3_0)              FM(SEL_AVB1_TD3_1)
598 #define MOD_SEL6_16             FM(SEL_AVB1_TD2_0)              FM(SEL_AVB1_TD2_1)
599 #define MOD_SEL6_13             FM(SEL_AVB1_TD0_0)              FM(SEL_AVB1_TD0_1)
600 #define MOD_SEL6_12             FM(SEL_AVB1_TD1_0)              FM(SEL_AVB1_TD1_1)
601 #define MOD_SEL6_10             FM(SEL_AVB1_AVTP_PPS_0)         FM(SEL_AVB1_AVTP_PPS_1)
602 #define MOD_SEL6_7              FM(SEL_AVB1_TX_CTL_0)           FM(SEL_AVB1_TX_CTL_1)
603 #define MOD_SEL6_6              FM(SEL_AVB1_TXC_0)              FM(SEL_AVB1_TXC_1)
604 #define MOD_SEL6_5              FM(SEL_AVB1_AVTP_MATCH_0)       FM(SEL_AVB1_AVTP_MATCH_1)
605 #define MOD_SEL6_2              FM(SEL_AVB1_MDC_0)              FM(SEL_AVB1_MDC_1)
606 #define MOD_SEL6_1              FM(SEL_AVB1_MAGIC_0)            FM(SEL_AVB1_MAGIC_1)
607
608 /* MOD_SEL7 */                  /* 0 */                         /* 1 */
609 #define MOD_SEL7_16             FM(SEL_AVB0_TX_CTL_0)           FM(SEL_AVB0_TX_CTL_1)
610 #define MOD_SEL7_15             FM(SEL_AVB0_TXC_0)              FM(SEL_AVB0_TXC_1)
611 #define MOD_SEL7_13             FM(SEL_AVB0_MDC_0)              FM(SEL_AVB0_MDC_1)
612 #define MOD_SEL7_11             FM(SEL_AVB0_TD0_0)              FM(SEL_AVB0_TD0_1)
613 #define MOD_SEL7_10             FM(SEL_AVB0_MAGIC_0)            FM(SEL_AVB0_MAGIC_1)
614 #define MOD_SEL7_7              FM(SEL_AVB0_TD1_0)              FM(SEL_AVB0_TD1_1)
615 #define MOD_SEL7_6              FM(SEL_AVB0_TD2_0)              FM(SEL_AVB0_TD2_1)
616 #define MOD_SEL7_3              FM(SEL_AVB0_TD3_0)              FM(SEL_AVB0_TD3_1)
617 #define MOD_SEL7_2              FM(SEL_AVB0_AVTP_MATCH_0)       FM(SEL_AVB0_AVTP_MATCH_1)
618 #define MOD_SEL7_0              FM(SEL_AVB0_AVTP_PPS_0)         FM(SEL_AVB0_AVTP_PPS_1)
619
620 /* MOD_SEL8 */                  /* 0 */                         /* 1 */
621 #define MOD_SEL8_11             FM(SEL_SDA5_0)                  FM(SEL_SDA5_1)
622 #define MOD_SEL8_10             FM(SEL_SCL5_0)                  FM(SEL_SCL5_1)
623 #define MOD_SEL8_9              FM(SEL_SDA4_0)                  FM(SEL_SDA4_1)
624 #define MOD_SEL8_8              FM(SEL_SCL4_0)                  FM(SEL_SCL4_1)
625 #define MOD_SEL8_7              FM(SEL_SDA3_0)                  FM(SEL_SDA3_1)
626 #define MOD_SEL8_6              FM(SEL_SCL3_0)                  FM(SEL_SCL3_1)
627 #define MOD_SEL8_5              FM(SEL_SDA2_0)                  FM(SEL_SDA2_1)
628 #define MOD_SEL8_4              FM(SEL_SCL2_0)                  FM(SEL_SCL2_1)
629 #define MOD_SEL8_3              FM(SEL_SDA1_0)                  FM(SEL_SDA1_1)
630 #define MOD_SEL8_2              FM(SEL_SCL1_0)                  FM(SEL_SCL1_1)
631 #define MOD_SEL8_1              FM(SEL_SDA0_0)                  FM(SEL_SDA0_1)
632 #define MOD_SEL8_0              FM(SEL_SCL0_0)                  FM(SEL_SCL0_1)
633
634 #define PINMUX_MOD_SELS \
635 \
636 MOD_SEL4_19             MOD_SEL5_19                                                                             \
637 MOD_SEL4_18                                     MOD_SEL6_18                                                     \
638                                                                                                                 \
639                         MOD_SEL5_16             MOD_SEL6_16             MOD_SEL7_16                             \
640 MOD_SEL4_15             MOD_SEL5_15                                     MOD_SEL7_15                             \
641 MOD_SEL4_14                                                                                                     \
642                                                 MOD_SEL6_13             MOD_SEL7_13                             \
643 MOD_SEL4_12             MOD_SEL5_12             MOD_SEL6_12                                                     \
644                         MOD_SEL5_11                                     MOD_SEL7_11             MOD_SEL8_11     \
645                                                 MOD_SEL6_10             MOD_SEL7_10             MOD_SEL8_10     \
646 MOD_SEL4_9                                                                                      MOD_SEL8_9      \
647 MOD_SEL4_8              MOD_SEL5_8                                                              MOD_SEL8_8      \
648                                                 MOD_SEL6_7              MOD_SEL7_7              MOD_SEL8_7      \
649                         MOD_SEL5_6              MOD_SEL6_6              MOD_SEL7_6              MOD_SEL8_6      \
650 MOD_SEL4_5              MOD_SEL5_5              MOD_SEL6_5                                      MOD_SEL8_5      \
651                                                                                                 MOD_SEL8_4      \
652                                                                         MOD_SEL7_3              MOD_SEL8_3      \
653 MOD_SEL4_2              MOD_SEL5_2              MOD_SEL6_2              MOD_SEL7_2              MOD_SEL8_2      \
654 MOD_SEL4_1                                      MOD_SEL6_1                                      MOD_SEL8_1      \
655                         MOD_SEL5_0                                      MOD_SEL7_0              MOD_SEL8_0
656
657 enum {
658         PINMUX_RESERVED = 0,
659
660         PINMUX_DATA_BEGIN,
661         GP_ALL(DATA),
662         PINMUX_DATA_END,
663
664 #define F_(x, y)
665 #define FM(x)   FN_##x,
666         PINMUX_FUNCTION_BEGIN,
667         GP_ALL(FN),
668         PINMUX_GPSR
669         PINMUX_IPSR
670         PINMUX_MOD_SELS
671         PINMUX_FUNCTION_END,
672 #undef F_
673 #undef FM
674
675 #define F_(x, y)
676 #define FM(x)   x##_MARK,
677         PINMUX_MARK_BEGIN,
678         PINMUX_GPSR
679         PINMUX_IPSR
680         PINMUX_MOD_SELS
681         PINMUX_MARK_END,
682 #undef F_
683 #undef FM
684 };
685
686 static const u16 pinmux_data[] = {
687         PINMUX_DATA_GP_ALL(),
688
689         PINMUX_SINGLE(AVS1),
690         PINMUX_SINGLE(AVS0),
691         PINMUX_SINGLE(PCIE1_CLKREQ_N),
692         PINMUX_SINGLE(PCIE0_CLKREQ_N),
693         PINMUX_SINGLE(TSN0_TXCREFCLK),
694         PINMUX_SINGLE(TSN0_TD2),
695         PINMUX_SINGLE(TSN0_TD3),
696         PINMUX_SINGLE(TSN0_RD2),
697         PINMUX_SINGLE(TSN0_RD3),
698         PINMUX_SINGLE(TSN0_TD0),
699         PINMUX_SINGLE(TSN0_TD1),
700         PINMUX_SINGLE(TSN0_RD1),
701         PINMUX_SINGLE(TSN0_TXC),
702         PINMUX_SINGLE(TSN0_RXC),
703         PINMUX_SINGLE(TSN0_RD0),
704         PINMUX_SINGLE(TSN0_TX_CTL),
705         PINMUX_SINGLE(TSN0_AVTP_PPS0),
706         PINMUX_SINGLE(TSN0_RX_CTL),
707         PINMUX_SINGLE(TSN0_AVTP_CAPTURE),
708         PINMUX_SINGLE(TSN0_AVTP_MATCH),
709         PINMUX_SINGLE(TSN0_LINK),
710         PINMUX_SINGLE(TSN0_PHY_INT),
711         PINMUX_SINGLE(TSN0_AVTP_PPS1),
712         PINMUX_SINGLE(TSN0_MDC),
713         PINMUX_SINGLE(TSN0_MDIO),
714
715         PINMUX_SINGLE(AVB2_RX_CTL),
716         PINMUX_SINGLE(AVB2_TX_CTL),
717         PINMUX_SINGLE(AVB2_RXC),
718         PINMUX_SINGLE(AVB2_RD0),
719         PINMUX_SINGLE(AVB2_TXC),
720         PINMUX_SINGLE(AVB2_TD0),
721         PINMUX_SINGLE(AVB2_RD1),
722         PINMUX_SINGLE(AVB2_RD2),
723         PINMUX_SINGLE(AVB2_TD1),
724         PINMUX_SINGLE(AVB2_TD2),
725         PINMUX_SINGLE(AVB2_MDIO),
726         PINMUX_SINGLE(AVB2_RD3),
727         PINMUX_SINGLE(AVB2_TD3),
728         PINMUX_SINGLE(AVB2_TXCREFCLK),
729         PINMUX_SINGLE(AVB2_MDC),
730         PINMUX_SINGLE(AVB2_MAGIC),
731         PINMUX_SINGLE(AVB2_PHY_INT),
732         PINMUX_SINGLE(AVB2_LINK),
733         PINMUX_SINGLE(AVB2_AVTP_MATCH),
734         PINMUX_SINGLE(AVB2_AVTP_CAPTURE),
735         PINMUX_SINGLE(AVB2_AVTP_PPS),
736
737         /* IP0SR0 */
738         PINMUX_IPSR_GPSR(IP0SR0_3_0,    ERROROUTC),
739         PINMUX_IPSR_GPSR(IP0SR0_3_0,    TCLK2_A),
740
741         PINMUX_IPSR_GPSR(IP0SR0_7_4,    MSIOF3_SS1),
742
743         PINMUX_IPSR_GPSR(IP0SR0_11_8,   MSIOF3_SS2),
744
745         PINMUX_IPSR_GPSR(IP0SR0_15_12,  IRQ3),
746         PINMUX_IPSR_GPSR(IP0SR0_15_12,  MSIOF3_SCK),
747
748         PINMUX_IPSR_GPSR(IP0SR0_19_16,  IRQ2),
749         PINMUX_IPSR_GPSR(IP0SR0_19_16,  MSIOF3_TXD),
750
751         PINMUX_IPSR_GPSR(IP0SR0_23_20,  IRQ1),
752         PINMUX_IPSR_GPSR(IP0SR0_23_20,  MSIOF3_RXD),
753
754         PINMUX_IPSR_GPSR(IP0SR0_27_24,  IRQ0),
755         PINMUX_IPSR_GPSR(IP0SR0_27_24,  MSIOF3_SYNC),
756
757         PINMUX_IPSR_GPSR(IP0SR0_31_28,  MSIOF5_SS2),
758
759         /* IP1SR0 */
760         PINMUX_IPSR_GPSR(IP1SR0_3_0,    MSIOF5_SS1),
761
762         PINMUX_IPSR_GPSR(IP1SR0_7_4,    MSIOF5_SYNC),
763
764         PINMUX_IPSR_GPSR(IP1SR0_11_8,   MSIOF5_TXD),
765
766         PINMUX_IPSR_GPSR(IP1SR0_15_12,  MSIOF5_SCK),
767
768         PINMUX_IPSR_GPSR(IP1SR0_19_16,  MSIOF5_RXD),
769
770         PINMUX_IPSR_GPSR(IP1SR0_23_20,  MSIOF2_SS2),
771         PINMUX_IPSR_GPSR(IP1SR0_23_20,  TCLK1),
772         PINMUX_IPSR_GPSR(IP1SR0_23_20,  IRQ2_A),
773
774         PINMUX_IPSR_GPSR(IP1SR0_27_24,  MSIOF2_SS1),
775         PINMUX_IPSR_GPSR(IP1SR0_27_24,  HTX1),
776         PINMUX_IPSR_GPSR(IP1SR0_27_24,  TX1),
777
778         PINMUX_IPSR_GPSR(IP1SR0_31_28,  MSIOF2_SYNC),
779         PINMUX_IPSR_GPSR(IP1SR0_31_28,  HRX1),
780         PINMUX_IPSR_GPSR(IP1SR0_31_28,  RX1),
781
782         /* IP2SR0 */
783         PINMUX_IPSR_GPSR(IP2SR0_3_0,    MSIOF2_TXD),
784         PINMUX_IPSR_GPSR(IP2SR0_3_0,    HCTS1_N),
785         PINMUX_IPSR_GPSR(IP2SR0_3_0,    CTS1_N),
786
787         PINMUX_IPSR_GPSR(IP2SR0_7_4,    MSIOF2_SCK),
788         PINMUX_IPSR_GPSR(IP2SR0_7_4,    HRTS1_N),
789         PINMUX_IPSR_GPSR(IP2SR0_7_4,    RTS1_N),
790
791         PINMUX_IPSR_GPSR(IP2SR0_11_8,   MSIOF2_RXD),
792         PINMUX_IPSR_GPSR(IP2SR0_11_8,   HSCK1),
793         PINMUX_IPSR_GPSR(IP2SR0_11_8,   SCK1),
794
795         /* IP0SR1 */
796         PINMUX_IPSR_GPSR(IP0SR1_3_0,    MSIOF1_SS2),
797         PINMUX_IPSR_GPSR(IP0SR1_3_0,    HTX3_A),
798
799         PINMUX_IPSR_GPSR(IP0SR1_7_4,    MSIOF1_SS1),
800         PINMUX_IPSR_GPSR(IP0SR1_7_4,    HCTS3_N_A),
801
802         PINMUX_IPSR_GPSR(IP0SR1_11_8,   MSIOF1_SYNC),
803         PINMUX_IPSR_GPSR(IP0SR1_11_8,   HRTS3_N_A),
804
805         PINMUX_IPSR_GPSR(IP0SR1_15_12,  MSIOF1_SCK),
806         PINMUX_IPSR_GPSR(IP0SR1_15_12,  HSCK3_A),
807
808         PINMUX_IPSR_GPSR(IP0SR1_19_16,  MSIOF1_TXD),
809         PINMUX_IPSR_GPSR(IP0SR1_19_16,  HRX3_A),
810
811         PINMUX_IPSR_GPSR(IP0SR1_23_20,  MSIOF1_RXD),
812
813         PINMUX_IPSR_GPSR(IP0SR1_27_24,  MSIOF0_SS2),
814         PINMUX_IPSR_GPSR(IP0SR1_27_24,  HTX1_X),
815
816         PINMUX_IPSR_GPSR(IP0SR1_31_28,  MSIOF0_SS1),
817         PINMUX_IPSR_GPSR(IP0SR1_31_28,  HRX1_X),
818
819         /* IP1SR1 */
820         PINMUX_IPSR_GPSR(IP1SR1_3_0,    MSIOF0_SYNC),
821         PINMUX_IPSR_GPSR(IP1SR1_3_0,    HCTS1_N_X),
822
823         PINMUX_IPSR_GPSR(IP1SR1_7_4,    MSIOF0_TXD),
824         PINMUX_IPSR_GPSR(IP1SR1_7_4,    HRTS1_N_X),
825
826         PINMUX_IPSR_GPSR(IP1SR1_11_8,   MSIOF0_SCK),
827         PINMUX_IPSR_GPSR(IP1SR1_11_8,   HSCK1_X),
828
829         PINMUX_IPSR_GPSR(IP1SR1_15_12,  MSIOF0_RXD),
830
831         PINMUX_IPSR_GPSR(IP1SR1_19_16,  HTX0),
832         PINMUX_IPSR_GPSR(IP1SR1_19_16,  TX0),
833
834         PINMUX_IPSR_GPSR(IP1SR1_23_20,  HCTS0_N),
835         PINMUX_IPSR_GPSR(IP1SR1_23_20,  CTS0_N),
836         PINMUX_IPSR_GPSR(IP1SR1_23_20,  PWM8),
837
838         PINMUX_IPSR_GPSR(IP1SR1_27_24,  HRTS0_N),
839         PINMUX_IPSR_GPSR(IP1SR1_27_24,  RTS0_N),
840         PINMUX_IPSR_GPSR(IP1SR1_27_24,  PWM9),
841
842         PINMUX_IPSR_GPSR(IP1SR1_31_28,  HSCK0),
843         PINMUX_IPSR_GPSR(IP1SR1_31_28,  SCK0),
844         PINMUX_IPSR_GPSR(IP1SR1_31_28,  PWM0),
845
846         /* IP2SR1 */
847         PINMUX_IPSR_GPSR(IP2SR1_3_0,    HRX0),
848         PINMUX_IPSR_GPSR(IP2SR1_3_0,    RX0),
849
850         PINMUX_IPSR_GPSR(IP2SR1_7_4,    SCIF_CLK),
851         PINMUX_IPSR_GPSR(IP2SR1_7_4,    IRQ4_A),
852
853         PINMUX_IPSR_GPSR(IP2SR1_11_8,   SSI_SCK),
854         PINMUX_IPSR_GPSR(IP2SR1_11_8,   TCLK3),
855
856         PINMUX_IPSR_GPSR(IP2SR1_15_12,  SSI_WS),
857         PINMUX_IPSR_GPSR(IP2SR1_15_12,  TCLK4),
858
859         PINMUX_IPSR_GPSR(IP2SR1_19_16,  SSI_SD),
860         PINMUX_IPSR_GPSR(IP2SR1_19_16,  IRQ0_A),
861
862         PINMUX_IPSR_GPSR(IP2SR1_23_20,  AUDIO_CLKOUT),
863         PINMUX_IPSR_GPSR(IP2SR1_23_20,  IRQ1_A),
864
865         PINMUX_IPSR_GPSR(IP2SR1_27_24,  AUDIO_CLKIN),
866         PINMUX_IPSR_GPSR(IP2SR1_27_24,  PWM3),
867
868         PINMUX_IPSR_GPSR(IP2SR1_31_28,  TCLK2),
869         PINMUX_IPSR_GPSR(IP2SR1_31_28,  MSIOF4_SS1),
870         PINMUX_IPSR_GPSR(IP2SR1_31_28,  IRQ3_B),
871
872         /* IP3SR1 */
873         PINMUX_IPSR_GPSR(IP3SR1_3_0,    HRX3),
874         PINMUX_IPSR_GPSR(IP3SR1_3_0,    SCK3),
875         PINMUX_IPSR_GPSR(IP3SR1_3_0,    MSIOF4_SS2),
876
877         PINMUX_IPSR_GPSR(IP3SR1_7_4,    HSCK3),
878         PINMUX_IPSR_GPSR(IP3SR1_7_4,    CTS3_N),
879         PINMUX_IPSR_GPSR(IP3SR1_7_4,    MSIOF4_SCK),
880
881         PINMUX_IPSR_GPSR(IP3SR1_11_8,   HRTS3_N),
882         PINMUX_IPSR_GPSR(IP3SR1_11_8,   RTS3_N),
883         PINMUX_IPSR_GPSR(IP3SR1_11_8,   MSIOF4_TXD),
884
885         PINMUX_IPSR_GPSR(IP3SR1_15_12,  HCTS3_N),
886         PINMUX_IPSR_GPSR(IP3SR1_15_12,  RX3),
887         PINMUX_IPSR_GPSR(IP3SR1_15_12,  MSIOF4_RXD),
888
889         PINMUX_IPSR_GPSR(IP3SR1_19_16,  HTX3),
890         PINMUX_IPSR_GPSR(IP3SR1_19_16,  TX3),
891         PINMUX_IPSR_GPSR(IP3SR1_19_16,  MSIOF4_SYNC),
892
893         /* IP0SR2 */
894         PINMUX_IPSR_GPSR(IP0SR2_3_0,    FXR_TXDA),
895         PINMUX_IPSR_GPSR(IP0SR2_3_0,    CANFD1_TX),
896
897         PINMUX_IPSR_GPSR(IP0SR2_7_4,    FXR_TXENA_N),
898         PINMUX_IPSR_GPSR(IP0SR2_7_4,    CANFD1_RX),
899
900         PINMUX_IPSR_GPSR(IP0SR2_11_8,   RXDA_EXTFXR),
901         PINMUX_IPSR_GPSR(IP0SR2_11_8,   CANFD5_TX),
902         PINMUX_IPSR_GPSR(IP0SR2_11_8,   IRQ5),
903
904         PINMUX_IPSR_GPSR(IP0SR2_15_12,  CLK_EXTFXR),
905         PINMUX_IPSR_GPSR(IP0SR2_15_12,  CANFD5_RX),
906         PINMUX_IPSR_GPSR(IP0SR2_15_12,  IRQ4_B),
907
908         PINMUX_IPSR_GPSR(IP0SR2_19_16,  RXDB_EXTFXR),
909
910         PINMUX_IPSR_GPSR(IP0SR2_23_20,  FXR_TXENB_N),
911
912         PINMUX_IPSR_GPSR(IP0SR2_27_24,  FXR_TXDB),
913
914         PINMUX_IPSR_GPSR(IP0SR2_31_28,  TPU0TO1),
915         PINMUX_IPSR_GPSR(IP0SR2_31_28,  CANFD6_TX),
916         PINMUX_IPSR_GPSR(IP0SR2_31_28,  TCLK2_B),
917
918         /* IP1SR2 */
919         PINMUX_IPSR_GPSR(IP1SR2_3_0,    TPU0TO0),
920         PINMUX_IPSR_GPSR(IP1SR2_3_0,    CANFD6_RX),
921         PINMUX_IPSR_GPSR(IP1SR2_3_0,    TCLK1_A),
922
923         PINMUX_IPSR_GPSR(IP1SR2_7_4,    CAN_CLK),
924
925         PINMUX_IPSR_GPSR(IP1SR2_11_8,   CANFD0_TX),
926
927         PINMUX_IPSR_GPSR(IP1SR2_15_12,  CANFD0_RX),
928         PINMUX_IPSR_GPSR(IP1SR2_15_12,  STPWT_EXTFXR),
929
930         PINMUX_IPSR_GPSR(IP1SR2_19_16,  CANFD2_TX),
931         PINMUX_IPSR_GPSR(IP1SR2_19_16,  TPU0TO2),
932         PINMUX_IPSR_GPSR(IP1SR2_19_16,  TCLK3_A),
933
934         PINMUX_IPSR_GPSR(IP1SR2_23_20,  CANFD2_RX),
935         PINMUX_IPSR_GPSR(IP1SR2_23_20,  TPU0TO3),
936         PINMUX_IPSR_GPSR(IP1SR2_23_20,  PWM1),
937         PINMUX_IPSR_GPSR(IP1SR2_23_20,  TCLK4_A),
938
939         PINMUX_IPSR_GPSR(IP1SR2_27_24,  CANFD3_TX),
940         PINMUX_IPSR_GPSR(IP1SR2_27_24,  PWM2),
941
942         PINMUX_IPSR_GPSR(IP1SR2_31_28,  CANFD3_RX),
943
944         /* IP2SR2 */
945         PINMUX_IPSR_GPSR(IP2SR2_3_0,    CANFD4_TX),
946         PINMUX_IPSR_GPSR(IP2SR2_3_0,    PWM4),
947
948         PINMUX_IPSR_GPSR(IP2SR2_7_4,    CANFD4_RX),
949         PINMUX_IPSR_GPSR(IP2SR2_7_4,    PWM5),
950
951         PINMUX_IPSR_GPSR(IP2SR2_11_8,   CANFD7_TX),
952         PINMUX_IPSR_GPSR(IP2SR2_11_8,   PWM6),
953
954         PINMUX_IPSR_GPSR(IP2SR2_15_12,  CANFD7_RX),
955         PINMUX_IPSR_GPSR(IP2SR2_15_12,  PWM7),
956
957         /* IP0SR3 */
958         PINMUX_IPSR_GPSR(IP0SR3_3_0,    MMC_SD_D1),
959         PINMUX_IPSR_GPSR(IP0SR3_7_4,    MMC_SD_D0),
960         PINMUX_IPSR_GPSR(IP0SR3_11_8,   MMC_SD_D2),
961         PINMUX_IPSR_GPSR(IP0SR3_15_12,  MMC_SD_CLK),
962         PINMUX_IPSR_GPSR(IP0SR3_19_16,  MMC_DS),
963         PINMUX_IPSR_GPSR(IP0SR3_23_20,  MMC_SD_D3),
964         PINMUX_IPSR_GPSR(IP0SR3_27_24,  MMC_D5),
965         PINMUX_IPSR_GPSR(IP0SR3_31_28,  MMC_D4),
966
967         /* IP1SR3 */
968         PINMUX_IPSR_GPSR(IP1SR3_3_0,    MMC_D7),
969
970         PINMUX_IPSR_GPSR(IP1SR3_7_4,    MMC_D6),
971
972         PINMUX_IPSR_GPSR(IP1SR3_11_8,   MMC_SD_CMD),
973
974         PINMUX_IPSR_GPSR(IP1SR3_15_12,  SD_CD),
975
976         PINMUX_IPSR_GPSR(IP1SR3_19_16,  SD_WP),
977
978         PINMUX_IPSR_GPSR(IP1SR3_23_20,  IPC_CLKIN),
979         PINMUX_IPSR_GPSR(IP1SR3_23_20,  IPC_CLKEN_IN),
980         PINMUX_IPSR_GPSR(IP1SR3_23_20,  TCLK3_X),
981
982         PINMUX_IPSR_GPSR(IP1SR3_27_24,  IPC_CLKOUT),
983         PINMUX_IPSR_GPSR(IP1SR3_27_24,  IPC_CLKEN_OUT),
984         PINMUX_IPSR_GPSR(IP1SR3_27_24,  TCLK4_X),
985
986         PINMUX_IPSR_GPSR(IP1SR3_31_28,  QSPI0_SSL),
987
988         /* IP2SR3 */
989         PINMUX_IPSR_GPSR(IP2SR3_3_0,    QSPI0_IO3),
990         PINMUX_IPSR_GPSR(IP2SR3_7_4,    QSPI0_IO2),
991         PINMUX_IPSR_GPSR(IP2SR3_11_8,   QSPI0_MISO_IO1),
992         PINMUX_IPSR_GPSR(IP2SR3_15_12,  QSPI0_MOSI_IO0),
993         PINMUX_IPSR_GPSR(IP2SR3_19_16,  QSPI0_SPCLK),
994         PINMUX_IPSR_GPSR(IP2SR3_23_20,  QSPI1_MOSI_IO0),
995         PINMUX_IPSR_GPSR(IP2SR3_27_24,  QSPI1_SPCLK),
996         PINMUX_IPSR_GPSR(IP2SR3_31_28,  QSPI1_MISO_IO1),
997
998         /* IP3SR3 */
999         PINMUX_IPSR_GPSR(IP3SR3_3_0,    QSPI1_IO2),
1000         PINMUX_IPSR_GPSR(IP3SR3_7_4,    QSPI1_SSL),
1001         PINMUX_IPSR_GPSR(IP3SR3_11_8,   QSPI1_IO3),
1002         PINMUX_IPSR_GPSR(IP3SR3_15_12,  RPC_RESET_N),
1003         PINMUX_IPSR_GPSR(IP3SR3_19_16,  RPC_WP_N),
1004         PINMUX_IPSR_GPSR(IP3SR3_23_20,  RPC_INT_N),
1005
1006         /* IP0SR6 */
1007         PINMUX_IPSR_GPSR(IP0SR6_3_0,    AVB1_MDIO),
1008
1009         PINMUX_IPSR_GPSR(IP0SR6_7_4,    AVB1_MAGIC),
1010
1011         PINMUX_IPSR_GPSR(IP0SR6_11_8,   AVB1_MDC),
1012
1013         PINMUX_IPSR_GPSR(IP0SR6_15_12,  AVB1_PHY_INT),
1014
1015         PINMUX_IPSR_GPSR(IP0SR6_19_16,  AVB1_LINK),
1016         PINMUX_IPSR_GPSR(IP0SR6_19_16,  AVB1_MII_TX_ER),
1017
1018         PINMUX_IPSR_GPSR(IP0SR6_23_20,  AVB1_AVTP_MATCH),
1019         PINMUX_IPSR_GPSR(IP0SR6_23_20,  AVB1_MII_RX_ER),
1020
1021         PINMUX_IPSR_GPSR(IP0SR6_27_24,  AVB1_TXC),
1022         PINMUX_IPSR_GPSR(IP0SR6_27_24,  AVB1_MII_TXC),
1023
1024         PINMUX_IPSR_GPSR(IP0SR6_31_28,  AVB1_TX_CTL),
1025         PINMUX_IPSR_GPSR(IP0SR6_31_28,  AVB1_MII_TX_EN),
1026
1027         /* IP1SR6 */
1028         PINMUX_IPSR_GPSR(IP1SR6_3_0,    AVB1_RXC),
1029         PINMUX_IPSR_GPSR(IP1SR6_3_0,    AVB1_MII_RXC),
1030
1031         PINMUX_IPSR_GPSR(IP1SR6_7_4,    AVB1_RX_CTL),
1032         PINMUX_IPSR_GPSR(IP1SR6_7_4,    AVB1_MII_RX_DV),
1033
1034         PINMUX_IPSR_GPSR(IP1SR6_11_8,   AVB1_AVTP_PPS),
1035         PINMUX_IPSR_GPSR(IP1SR6_11_8,   AVB1_MII_COL),
1036
1037         PINMUX_IPSR_GPSR(IP1SR6_15_12,  AVB1_AVTP_CAPTURE),
1038         PINMUX_IPSR_GPSR(IP1SR6_15_12,  AVB1_MII_CRS),
1039
1040         PINMUX_IPSR_GPSR(IP1SR6_19_16,  AVB1_TD1),
1041         PINMUX_IPSR_GPSR(IP1SR6_19_16,  AVB1_MII_TD1),
1042
1043         PINMUX_IPSR_GPSR(IP1SR6_23_20,  AVB1_TD0),
1044         PINMUX_IPSR_GPSR(IP1SR6_23_20,  AVB1_MII_TD0),
1045
1046         PINMUX_IPSR_GPSR(IP1SR6_27_24,  AVB1_RD1),
1047         PINMUX_IPSR_GPSR(IP1SR6_27_24,  AVB1_MII_RD1),
1048
1049         PINMUX_IPSR_GPSR(IP1SR6_31_28,  AVB1_RD0),
1050         PINMUX_IPSR_GPSR(IP1SR6_31_28,  AVB1_MII_RD0),
1051
1052         /* IP2SR6 */
1053         PINMUX_IPSR_GPSR(IP2SR6_3_0,    AVB1_TD2),
1054         PINMUX_IPSR_GPSR(IP2SR6_3_0,    AVB1_MII_TD2),
1055
1056         PINMUX_IPSR_GPSR(IP2SR6_7_4,    AVB1_RD2),
1057         PINMUX_IPSR_GPSR(IP2SR6_7_4,    AVB1_MII_RD2),
1058
1059         PINMUX_IPSR_GPSR(IP2SR6_11_8,   AVB1_TD3),
1060         PINMUX_IPSR_GPSR(IP2SR6_11_8,   AVB1_MII_TD3),
1061
1062         PINMUX_IPSR_GPSR(IP2SR6_15_12,  AVB1_RD3),
1063         PINMUX_IPSR_GPSR(IP2SR6_15_12,  AVB1_MII_RD3),
1064
1065         PINMUX_IPSR_GPSR(IP2SR6_19_16,  AVB1_TXCREFCLK),
1066
1067         /* IP0SR7 */
1068         PINMUX_IPSR_MSEL(IP0SR7_3_0,    AVB0_AVTP_PPS,          SEL_AVB0_AVTP_PPS_1),
1069         PINMUX_IPSR_MSEL(IP0SR7_3_0,    AVB0_MII_COL,           SEL_AVB0_AVTP_PPS_0),
1070
1071         PINMUX_IPSR_GPSR(IP0SR7_7_4,    AVB0_AVTP_CAPTURE),
1072         PINMUX_IPSR_GPSR(IP0SR7_7_4,    AVB0_MII_CRS),
1073
1074         PINMUX_IPSR_MSEL(IP0SR7_11_8,   AVB0_AVTP_MATCH,        SEL_AVB0_AVTP_MATCH_1),
1075         PINMUX_IPSR_MSEL(IP0SR7_11_8,   AVB0_MII_RX_ER,         SEL_AVB0_AVTP_MATCH_0),
1076         PINMUX_IPSR_MSEL(IP0SR7_11_8,   CC5_OSCOUT,             SEL_AVB0_AVTP_MATCH_0),
1077
1078         PINMUX_IPSR_MSEL(IP0SR7_15_12,  AVB0_TD3,               SEL_AVB0_TD3_1),
1079         PINMUX_IPSR_MSEL(IP0SR7_15_12,  AVB0_MII_TD3,           SEL_AVB0_TD3_0),
1080
1081         PINMUX_IPSR_GPSR(IP0SR7_19_16,  AVB0_LINK),
1082         PINMUX_IPSR_GPSR(IP0SR7_19_16,  AVB0_MII_TX_ER),
1083
1084         PINMUX_IPSR_GPSR(IP0SR7_23_20,  AVB0_PHY_INT),
1085
1086         PINMUX_IPSR_MSEL(IP0SR7_27_24,  AVB0_TD2,               SEL_AVB0_TD2_1),
1087         PINMUX_IPSR_MSEL(IP0SR7_27_24,  AVB0_MII_TD2,           SEL_AVB0_TD2_0),
1088
1089         PINMUX_IPSR_MSEL(IP0SR7_31_28,  AVB0_TD1,               SEL_AVB0_TD1_1),
1090         PINMUX_IPSR_MSEL(IP0SR7_31_28,  AVB0_MII_TD1,           SEL_AVB0_TD1_0),
1091
1092         /* IP1SR7 */
1093         PINMUX_IPSR_GPSR(IP1SR7_3_0,    AVB0_RD3),
1094         PINMUX_IPSR_GPSR(IP1SR7_3_0,    AVB0_MII_RD3),
1095
1096         PINMUX_IPSR_GPSR(IP1SR7_7_4,    AVB0_TXCREFCLK),
1097
1098         PINMUX_IPSR_MSEL(IP1SR7_11_8,   AVB0_MAGIC,             SEL_AVB0_MAGIC_1),
1099
1100         PINMUX_IPSR_MSEL(IP1SR7_15_12,  AVB0_TD0,               SEL_AVB0_TD0_1),
1101         PINMUX_IPSR_MSEL(IP1SR7_15_12,  AVB0_MII_TD0,           SEL_AVB0_TD0_0),
1102
1103         PINMUX_IPSR_GPSR(IP1SR7_19_16,  AVB0_RD2),
1104         PINMUX_IPSR_GPSR(IP1SR7_19_16,  AVB0_MII_RD2),
1105
1106         PINMUX_IPSR_MSEL(IP1SR7_23_20,  AVB0_MDC,               SEL_AVB0_MDC_1),
1107
1108         PINMUX_IPSR_GPSR(IP1SR7_27_24,  AVB0_MDIO),
1109
1110         PINMUX_IPSR_MSEL(IP1SR7_31_28,  AVB0_TXC,               SEL_AVB0_TXC_1),
1111         PINMUX_IPSR_MSEL(IP1SR7_31_28,  AVB0_MII_TXC,           SEL_AVB0_TXC_0),
1112
1113         /* IP2SR7 */
1114         PINMUX_IPSR_MSEL(IP2SR7_3_0,    AVB0_TX_CTL,            SEL_AVB0_TX_CTL_1),
1115         PINMUX_IPSR_MSEL(IP2SR7_3_0,    AVB0_MII_TX_EN,         SEL_AVB0_TX_CTL_0),
1116
1117         PINMUX_IPSR_GPSR(IP2SR7_7_4,    AVB0_RD1),
1118         PINMUX_IPSR_GPSR(IP2SR7_7_4,    AVB0_MII_RD1),
1119
1120         PINMUX_IPSR_GPSR(IP2SR7_11_8,   AVB0_RD0),
1121         PINMUX_IPSR_GPSR(IP2SR7_11_8,   AVB0_MII_RD0),
1122
1123         PINMUX_IPSR_GPSR(IP2SR7_15_12,  AVB0_RXC),
1124         PINMUX_IPSR_GPSR(IP2SR7_15_12,  AVB0_MII_RXC),
1125
1126         PINMUX_IPSR_GPSR(IP2SR7_19_16,  AVB0_RX_CTL),
1127         PINMUX_IPSR_GPSR(IP2SR7_19_16,  AVB0_MII_RX_DV),
1128
1129         /* IP0SR8 */
1130         PINMUX_IPSR_MSEL(IP0SR8_3_0,    SCL0,                   SEL_SCL0_0),
1131         PINMUX_IPSR_MSEL(IP0SR8_7_4,    SDA0,                   SEL_SDA0_0),
1132         PINMUX_IPSR_MSEL(IP0SR8_11_8,   SCL1,                   SEL_SCL1_0),
1133         PINMUX_IPSR_MSEL(IP0SR8_15_12,  SDA1,                   SEL_SDA1_0),
1134         PINMUX_IPSR_MSEL(IP0SR8_19_16,  SCL2,                   SEL_SCL2_0),
1135         PINMUX_IPSR_MSEL(IP0SR8_23_20,  SDA2,                   SEL_SDA2_0),
1136         PINMUX_IPSR_MSEL(IP0SR8_27_24,  SCL3,                   SEL_SCL3_0),
1137         PINMUX_IPSR_MSEL(IP0SR8_31_28,  SDA3,                   SEL_SDA3_0),
1138
1139         /* IP1SR8 */
1140         PINMUX_IPSR_MSEL(IP1SR8_3_0,    SCL4,                   SEL_SCL4_0),
1141         PINMUX_IPSR_MSEL(IP1SR8_3_0,    HRX2,                   SEL_SCL4_0),
1142         PINMUX_IPSR_MSEL(IP1SR8_3_0,    SCK4,                   SEL_SCL4_0),
1143
1144         PINMUX_IPSR_MSEL(IP1SR8_7_4,    SDA4,                   SEL_SDA4_0),
1145         PINMUX_IPSR_MSEL(IP1SR8_7_4,    HTX2,                   SEL_SDA4_0),
1146         PINMUX_IPSR_MSEL(IP1SR8_7_4,    CTS4_N,                 SEL_SDA4_0),
1147
1148         PINMUX_IPSR_MSEL(IP1SR8_11_8,   SCL5,                   SEL_SCL5_0),
1149         PINMUX_IPSR_MSEL(IP1SR8_11_8,   HRTS2_N,                SEL_SCL5_0),
1150         PINMUX_IPSR_MSEL(IP1SR8_11_8,   RTS4_N,                 SEL_SCL5_0),
1151
1152         PINMUX_IPSR_MSEL(IP1SR8_15_12,  SDA5,                   SEL_SDA5_0),
1153         PINMUX_IPSR_MSEL(IP1SR8_15_12,  SCIF_CLK2,              SEL_SDA5_0),
1154
1155         PINMUX_IPSR_GPSR(IP1SR8_19_16,  HCTS2_N),
1156         PINMUX_IPSR_GPSR(IP1SR8_19_16,  TX4),
1157
1158         PINMUX_IPSR_GPSR(IP1SR8_23_20,  HSCK2),
1159         PINMUX_IPSR_GPSR(IP1SR8_23_20,  RX4),
1160 };
1161
1162 /*
1163  * Pins not associated with a GPIO port.
1164  */
1165 enum {
1166         GP_ASSIGN_LAST(),
1167 };
1168
1169 static const struct sh_pfc_pin pinmux_pins[] = {
1170         PINMUX_GPIO_GP_ALL(),
1171 };
1172
1173 /* - AVB0 ------------------------------------------------ */
1174 static const unsigned int avb0_link_pins[] = {
1175         /* AVB0_LINK */
1176         RCAR_GP_PIN(7, 4),
1177 };
1178 static const unsigned int avb0_link_mux[] = {
1179         AVB0_LINK_MARK,
1180 };
1181 static const unsigned int avb0_magic_pins[] = {
1182         /* AVB0_MAGIC */
1183         RCAR_GP_PIN(7, 10),
1184 };
1185 static const unsigned int avb0_magic_mux[] = {
1186         AVB0_MAGIC_MARK,
1187 };
1188 static const unsigned int avb0_phy_int_pins[] = {
1189         /* AVB0_PHY_INT */
1190         RCAR_GP_PIN(7, 5),
1191 };
1192 static const unsigned int avb0_phy_int_mux[] = {
1193         AVB0_PHY_INT_MARK,
1194 };
1195 static const unsigned int avb0_mdio_pins[] = {
1196         /* AVB0_MDC, AVB0_MDIO */
1197         RCAR_GP_PIN(7, 13), RCAR_GP_PIN(7, 14),
1198 };
1199 static const unsigned int avb0_mdio_mux[] = {
1200         AVB0_MDC_MARK, AVB0_MDIO_MARK,
1201 };
1202 static const unsigned int avb0_rgmii_pins[] = {
1203         /*
1204          * AVB0_TX_CTL, AVB0_TXC, AVB0_TD0, AVB0_TD1, AVB0_TD2, AVB0_TD3,
1205          * AVB0_RX_CTL, AVB0_RXC, AVB0_RD0, AVB0_RD1, AVB0_RD2, AVB0_RD3,
1206          */
1207         RCAR_GP_PIN(7, 16), RCAR_GP_PIN(7, 15),
1208         RCAR_GP_PIN(7, 11), RCAR_GP_PIN(7,  7),
1209         RCAR_GP_PIN(7,  6), RCAR_GP_PIN(7,  3),
1210         RCAR_GP_PIN(7, 20), RCAR_GP_PIN(7, 19),
1211         RCAR_GP_PIN(7, 18), RCAR_GP_PIN(7, 17),
1212         RCAR_GP_PIN(7, 12), RCAR_GP_PIN(7,  8),
1213 };
1214 static const unsigned int avb0_rgmii_mux[] = {
1215         AVB0_TX_CTL_MARK,       AVB0_TXC_MARK,
1216         AVB0_TD0_MARK,          AVB0_TD1_MARK,
1217         AVB0_TD2_MARK,          AVB0_TD3_MARK,
1218         AVB0_RX_CTL_MARK,       AVB0_RXC_MARK,
1219         AVB0_RD0_MARK,          AVB0_RD1_MARK,
1220         AVB0_RD2_MARK,          AVB0_RD3_MARK,
1221 };
1222 static const unsigned int avb0_txcrefclk_pins[] = {
1223         /* AVB0_TXCREFCLK */
1224         RCAR_GP_PIN(7, 9),
1225 };
1226 static const unsigned int avb0_txcrefclk_mux[] = {
1227         AVB0_TXCREFCLK_MARK,
1228 };
1229 static const unsigned int avb0_avtp_pps_pins[] = {
1230         /* AVB0_AVTP_PPS */
1231         RCAR_GP_PIN(7, 0),
1232 };
1233 static const unsigned int avb0_avtp_pps_mux[] = {
1234         AVB0_AVTP_PPS_MARK,
1235 };
1236 static const unsigned int avb0_avtp_capture_pins[] = {
1237         /* AVB0_AVTP_CAPTURE */
1238         RCAR_GP_PIN(7, 1),
1239 };
1240 static const unsigned int avb0_avtp_capture_mux[] = {
1241         AVB0_AVTP_CAPTURE_MARK,
1242 };
1243 static const unsigned int avb0_avtp_match_pins[] = {
1244         /* AVB0_AVTP_MATCH */
1245         RCAR_GP_PIN(7, 2),
1246 };
1247 static const unsigned int avb0_avtp_match_mux[] = {
1248         AVB0_AVTP_MATCH_MARK,
1249 };
1250
1251 /* - AVB1 ------------------------------------------------ */
1252 static const unsigned int avb1_link_pins[] = {
1253         /* AVB1_LINK */
1254         RCAR_GP_PIN(6, 4),
1255 };
1256 static const unsigned int avb1_link_mux[] = {
1257         AVB1_LINK_MARK,
1258 };
1259 static const unsigned int avb1_magic_pins[] = {
1260         /* AVB1_MAGIC */
1261         RCAR_GP_PIN(6, 1),
1262 };
1263 static const unsigned int avb1_magic_mux[] = {
1264         AVB1_MAGIC_MARK,
1265 };
1266 static const unsigned int avb1_phy_int_pins[] = {
1267         /* AVB1_PHY_INT */
1268         RCAR_GP_PIN(6, 3),
1269 };
1270 static const unsigned int avb1_phy_int_mux[] = {
1271         AVB1_PHY_INT_MARK,
1272 };
1273 static const unsigned int avb1_mdio_pins[] = {
1274         /* AVB1_MDC, AVB1_MDIO */
1275         RCAR_GP_PIN(6, 2), RCAR_GP_PIN(6, 0),
1276 };
1277 static const unsigned int avb1_mdio_mux[] = {
1278         AVB1_MDC_MARK, AVB1_MDIO_MARK,
1279 };
1280 static const unsigned int avb1_rgmii_pins[] = {
1281         /*
1282          * AVB1_TX_CTL, AVB1_TXC, AVB1_TD0, AVB1_TD1, AVB1_TD2, AVB1_TD3,
1283          * AVB1_RX_CTL, AVB1_RXC, AVB1_RD0, AVB1_RD1, AVB1_RD2, AVB1_RD3,
1284          */
1285         RCAR_GP_PIN(6,  7), RCAR_GP_PIN(6,  6),
1286         RCAR_GP_PIN(6, 13), RCAR_GP_PIN(6, 12),
1287         RCAR_GP_PIN(6, 16), RCAR_GP_PIN(6, 18),
1288         RCAR_GP_PIN(6,  9), RCAR_GP_PIN(6,  8),
1289         RCAR_GP_PIN(6, 15), RCAR_GP_PIN(6, 14),
1290         RCAR_GP_PIN(6, 17), RCAR_GP_PIN(6, 19),
1291 };
1292 static const unsigned int avb1_rgmii_mux[] = {
1293         AVB1_TX_CTL_MARK,       AVB1_TXC_MARK,
1294         AVB1_TD0_MARK,          AVB1_TD1_MARK,
1295         AVB1_TD2_MARK,          AVB1_TD3_MARK,
1296         AVB1_RX_CTL_MARK,       AVB1_RXC_MARK,
1297         AVB1_RD0_MARK,          AVB1_RD1_MARK,
1298         AVB1_RD2_MARK,          AVB1_RD3_MARK,
1299 };
1300 static const unsigned int avb1_txcrefclk_pins[] = {
1301         /* AVB1_TXCREFCLK */
1302         RCAR_GP_PIN(6, 20),
1303 };
1304 static const unsigned int avb1_txcrefclk_mux[] = {
1305         AVB1_TXCREFCLK_MARK,
1306 };
1307 static const unsigned int avb1_avtp_pps_pins[] = {
1308         /* AVB1_AVTP_PPS */
1309         RCAR_GP_PIN(6, 10),
1310 };
1311 static const unsigned int avb1_avtp_pps_mux[] = {
1312         AVB1_AVTP_PPS_MARK,
1313 };
1314 static const unsigned int avb1_avtp_capture_pins[] = {
1315         /* AVB1_AVTP_CAPTURE */
1316         RCAR_GP_PIN(6, 11),
1317 };
1318 static const unsigned int avb1_avtp_capture_mux[] = {
1319         AVB1_AVTP_CAPTURE_MARK,
1320 };
1321 static const unsigned int avb1_avtp_match_pins[] = {
1322         /* AVB1_AVTP_MATCH */
1323         RCAR_GP_PIN(6, 5),
1324 };
1325 static const unsigned int avb1_avtp_match_mux[] = {
1326         AVB1_AVTP_MATCH_MARK,
1327 };
1328
1329 /* - AVB2 ------------------------------------------------ */
1330 static const unsigned int avb2_link_pins[] = {
1331         /* AVB2_LINK */
1332         RCAR_GP_PIN(5, 3),
1333 };
1334 static const unsigned int avb2_link_mux[] = {
1335         AVB2_LINK_MARK,
1336 };
1337 static const unsigned int avb2_magic_pins[] = {
1338         /* AVB2_MAGIC */
1339         RCAR_GP_PIN(5, 5),
1340 };
1341 static const unsigned int avb2_magic_mux[] = {
1342         AVB2_MAGIC_MARK,
1343 };
1344 static const unsigned int avb2_phy_int_pins[] = {
1345         /* AVB2_PHY_INT */
1346         RCAR_GP_PIN(5, 4),
1347 };
1348 static const unsigned int avb2_phy_int_mux[] = {
1349         AVB2_PHY_INT_MARK,
1350 };
1351 static const unsigned int avb2_mdio_pins[] = {
1352         /* AVB2_MDC, AVB2_MDIO */
1353         RCAR_GP_PIN(5, 6), RCAR_GP_PIN(5, 10),
1354 };
1355 static const unsigned int avb2_mdio_mux[] = {
1356         AVB2_MDC_MARK, AVB2_MDIO_MARK,
1357 };
1358 static const unsigned int avb2_rgmii_pins[] = {
1359         /*
1360          * AVB2_TX_CTL, AVB2_TXC, AVB2_TD0, AVB2_TD1, AVB2_TD2, AVB2_TD3,
1361          * AVB2_RX_CTL, AVB2_RXC, AVB2_RD0, AVB2_RD1, AVB2_RD2, AVB2_RD3,
1362          */
1363         RCAR_GP_PIN(5, 19), RCAR_GP_PIN(5, 16),
1364         RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 12),
1365         RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5,  8),
1366         RCAR_GP_PIN(5, 20), RCAR_GP_PIN(5, 18),
1367         RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 14),
1368         RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5,  9),
1369 };
1370 static const unsigned int avb2_rgmii_mux[] = {
1371         AVB2_TX_CTL_MARK,       AVB2_TXC_MARK,
1372         AVB2_TD0_MARK,          AVB2_TD1_MARK,
1373         AVB2_TD2_MARK,          AVB2_TD3_MARK,
1374         AVB2_RX_CTL_MARK,       AVB2_RXC_MARK,
1375         AVB2_RD0_MARK,          AVB2_RD1_MARK,
1376         AVB2_RD2_MARK,          AVB2_RD3_MARK,
1377 };
1378 static const unsigned int avb2_txcrefclk_pins[] = {
1379         /* AVB2_TXCREFCLK */
1380         RCAR_GP_PIN(5, 7),
1381 };
1382 static const unsigned int avb2_txcrefclk_mux[] = {
1383         AVB2_TXCREFCLK_MARK,
1384 };
1385 static const unsigned int avb2_avtp_pps_pins[] = {
1386         /* AVB2_AVTP_PPS */
1387         RCAR_GP_PIN(5, 0),
1388 };
1389 static const unsigned int avb2_avtp_pps_mux[] = {
1390         AVB2_AVTP_PPS_MARK,
1391 };
1392 static const unsigned int avb2_avtp_capture_pins[] = {
1393         /* AVB2_AVTP_CAPTURE */
1394         RCAR_GP_PIN(5, 1),
1395 };
1396 static const unsigned int avb2_avtp_capture_mux[] = {
1397         AVB2_AVTP_CAPTURE_MARK,
1398 };
1399 static const unsigned int avb2_avtp_match_pins[] = {
1400         /* AVB2_AVTP_MATCH */
1401         RCAR_GP_PIN(5, 2),
1402 };
1403 static const unsigned int avb2_avtp_match_mux[] = {
1404         AVB2_AVTP_MATCH_MARK,
1405 };
1406
1407 /* - CANFD0 ----------------------------------------------------------------- */
1408 static const unsigned int canfd0_data_pins[] = {
1409         /* CANFD0_TX, CANFD0_RX */
1410         RCAR_GP_PIN(2, 10), RCAR_GP_PIN(2, 11),
1411 };
1412 static const unsigned int canfd0_data_mux[] = {
1413         CANFD0_TX_MARK, CANFD0_RX_MARK,
1414 };
1415
1416 /* - CANFD1 ----------------------------------------------------------------- */
1417 static const unsigned int canfd1_data_pins[] = {
1418         /* CANFD1_TX, CANFD1_RX */
1419         RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
1420 };
1421 static const unsigned int canfd1_data_mux[] = {
1422         CANFD1_TX_MARK, CANFD1_RX_MARK,
1423 };
1424
1425 /* - CANFD2 ----------------------------------------------------------------- */
1426 static const unsigned int canfd2_data_pins[] = {
1427         /* CANFD2_TX, CANFD2_RX */
1428         RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 13),
1429 };
1430 static const unsigned int canfd2_data_mux[] = {
1431         CANFD2_TX_MARK, CANFD2_RX_MARK,
1432 };
1433
1434 /* - CANFD3 ----------------------------------------------------------------- */
1435 static const unsigned int canfd3_data_pins[] = {
1436         /* CANFD3_TX, CANFD3_RX */
1437         RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 15),
1438 };
1439 static const unsigned int canfd3_data_mux[] = {
1440         CANFD3_TX_MARK, CANFD3_RX_MARK,
1441 };
1442
1443 /* - CANFD4 ----------------------------------------------------------------- */
1444 static const unsigned int canfd4_data_pins[] = {
1445         /* CANFD4_TX, CANFD4_RX */
1446         RCAR_GP_PIN(2, 16), RCAR_GP_PIN(2, 17),
1447 };
1448 static const unsigned int canfd4_data_mux[] = {
1449         CANFD4_TX_MARK, CANFD4_RX_MARK,
1450 };
1451
1452 /* - CANFD5 ----------------------------------------------------------------- */
1453 static const unsigned int canfd5_data_pins[] = {
1454         /* CANFD5_TX, CANFD5_RX */
1455         RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 3),
1456 };
1457 static const unsigned int canfd5_data_mux[] = {
1458         CANFD5_TX_MARK, CANFD5_RX_MARK,
1459 };
1460
1461 /* - CANFD6 ----------------------------------------------------------------- */
1462 static const unsigned int canfd6_data_pins[] = {
1463         /* CANFD6_TX, CANFD6_RX */
1464         RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8),
1465 };
1466 static const unsigned int canfd6_data_mux[] = {
1467         CANFD6_TX_MARK, CANFD6_RX_MARK,
1468 };
1469
1470 /* - CANFD7 ----------------------------------------------------------------- */
1471 static const unsigned int canfd7_data_pins[] = {
1472         /* CANFD7_TX, CANFD7_RX */
1473         RCAR_GP_PIN(2, 18), RCAR_GP_PIN(2, 19),
1474 };
1475 static const unsigned int canfd7_data_mux[] = {
1476         CANFD7_TX_MARK, CANFD7_RX_MARK,
1477 };
1478
1479 /* - CANFD Clock ------------------------------------------------------------ */
1480 static const unsigned int can_clk_pins[] = {
1481         /* CAN_CLK */
1482         RCAR_GP_PIN(2, 9),
1483 };
1484 static const unsigned int can_clk_mux[] = {
1485         CAN_CLK_MARK,
1486 };
1487
1488 /* - HSCIF0 ----------------------------------------------------------------- */
1489 static const unsigned int hscif0_data_pins[] = {
1490         /* HRX0, HTX0 */
1491         RCAR_GP_PIN(1, 16), RCAR_GP_PIN(1, 12),
1492 };
1493 static const unsigned int hscif0_data_mux[] = {
1494         HRX0_MARK, HTX0_MARK,
1495 };
1496 static const unsigned int hscif0_clk_pins[] = {
1497         /* HSCK0 */
1498         RCAR_GP_PIN(1, 15),
1499 };
1500 static const unsigned int hscif0_clk_mux[] = {
1501         HSCK0_MARK,
1502 };
1503 static const unsigned int hscif0_ctrl_pins[] = {
1504         /* HRTS0_N, HCTS0_N */
1505         RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13),
1506 };
1507 static const unsigned int hscif0_ctrl_mux[] = {
1508         HRTS0_N_MARK, HCTS0_N_MARK,
1509 };
1510
1511 /* - HSCIF1 ----------------------------------------------------------------- */
1512 static const unsigned int hscif1_data_pins[] = {
1513         /* HRX1, HTX1 */
1514         RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 14),
1515 };
1516 static const unsigned int hscif1_data_mux[] = {
1517         HRX1_MARK, HTX1_MARK,
1518 };
1519 static const unsigned int hscif1_clk_pins[] = {
1520         /* HSCK1 */
1521         RCAR_GP_PIN(0, 18),
1522 };
1523 static const unsigned int hscif1_clk_mux[] = {
1524         HSCK1_MARK,
1525 };
1526 static const unsigned int hscif1_ctrl_pins[] = {
1527         /* HRTS1_N, HCTS1_N */
1528         RCAR_GP_PIN(0, 17), RCAR_GP_PIN(0, 16),
1529 };
1530 static const unsigned int hscif1_ctrl_mux[] = {
1531         HRTS1_N_MARK, HCTS1_N_MARK,
1532 };
1533
1534 /* - HSCIF1_X---------------------------------------------------------------- */
1535 static const unsigned int hscif1_data_x_pins[] = {
1536         /* HRX1_X, HTX1_X */
1537         RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6),
1538 };
1539 static const unsigned int hscif1_data_x_mux[] = {
1540         HRX1_X_MARK, HTX1_X_MARK,
1541 };
1542 static const unsigned int hscif1_clk_x_pins[] = {
1543         /* HSCK1_X */
1544         RCAR_GP_PIN(1, 10),
1545 };
1546 static const unsigned int hscif1_clk_x_mux[] = {
1547         HSCK1_X_MARK,
1548 };
1549 static const unsigned int hscif1_ctrl_x_pins[] = {
1550         /* HRTS1_N_X, HCTS1_N_X */
1551         RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 8),
1552 };
1553 static const unsigned int hscif1_ctrl_x_mux[] = {
1554         HRTS1_N_X_MARK, HCTS1_N_X_MARK,
1555 };
1556
1557 /* - HSCIF2 ----------------------------------------------------------------- */
1558 static const unsigned int hscif2_data_pins[] = {
1559         /* HRX2, HTX2 */
1560         RCAR_GP_PIN(8, 8), RCAR_GP_PIN(8, 9),
1561 };
1562 static const unsigned int hscif2_data_mux[] = {
1563         HRX2_MARK, HTX2_MARK,
1564 };
1565 static const unsigned int hscif2_clk_pins[] = {
1566         /* HSCK2 */
1567         RCAR_GP_PIN(8, 13),
1568 };
1569 static const unsigned int hscif2_clk_mux[] = {
1570         HSCK2_MARK,
1571 };
1572 static const unsigned int hscif2_ctrl_pins[] = {
1573         /* HRTS2_N, HCTS2_N */
1574         RCAR_GP_PIN(8, 10), RCAR_GP_PIN(8, 12),
1575 };
1576 static const unsigned int hscif2_ctrl_mux[] = {
1577         HRTS2_N_MARK, HCTS2_N_MARK,
1578 };
1579
1580 /* - HSCIF3 ----------------------------------------------------------------- */
1581 static const unsigned int hscif3_data_pins[] = {
1582         /* HRX3, HTX3 */
1583         RCAR_GP_PIN(1, 24), RCAR_GP_PIN(1, 28),
1584 };
1585 static const unsigned int hscif3_data_mux[] = {
1586         HRX3_MARK, HTX3_MARK,
1587 };
1588 static const unsigned int hscif3_clk_pins[] = {
1589         /* HSCK3 */
1590         RCAR_GP_PIN(1, 25),
1591 };
1592 static const unsigned int hscif3_clk_mux[] = {
1593         HSCK3_MARK,
1594 };
1595 static const unsigned int hscif3_ctrl_pins[] = {
1596         /* HRTS3_N, HCTS3_N */
1597         RCAR_GP_PIN(1, 26), RCAR_GP_PIN(1, 27),
1598 };
1599 static const unsigned int hscif3_ctrl_mux[] = {
1600         HRTS3_N_MARK, HCTS3_N_MARK,
1601 };
1602
1603 /* - HSCIF3_A ----------------------------------------------------------------- */
1604 static const unsigned int hscif3_data_a_pins[] = {
1605         /* HRX3_A, HTX3_A */
1606         RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 0),
1607 };
1608 static const unsigned int hscif3_data_a_mux[] = {
1609         HRX3_A_MARK, HTX3_A_MARK,
1610 };
1611 static const unsigned int hscif3_clk_a_pins[] = {
1612         /* HSCK3_A */
1613         RCAR_GP_PIN(1, 3),
1614 };
1615 static const unsigned int hscif3_clk_a_mux[] = {
1616         HSCK3_A_MARK,
1617 };
1618 static const unsigned int hscif3_ctrl_a_pins[] = {
1619         /* HRTS3_N_A, HCTS3_N_A */
1620         RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 1),
1621 };
1622 static const unsigned int hscif3_ctrl_a_mux[] = {
1623         HRTS3_N_A_MARK, HCTS3_N_A_MARK,
1624 };
1625
1626 /* - I2C0 ------------------------------------------------------------------- */
1627 static const unsigned int i2c0_pins[] = {
1628         /* SDA0, SCL0 */
1629         RCAR_GP_PIN(8, 1), RCAR_GP_PIN(8, 0),
1630 };
1631 static const unsigned int i2c0_mux[] = {
1632         SDA0_MARK, SCL0_MARK,
1633 };
1634
1635 /* - I2C1 ------------------------------------------------------------------- */
1636 static const unsigned int i2c1_pins[] = {
1637         /* SDA1, SCL1 */
1638         RCAR_GP_PIN(8, 3), RCAR_GP_PIN(8, 2),
1639 };
1640 static const unsigned int i2c1_mux[] = {
1641         SDA1_MARK, SCL1_MARK,
1642 };
1643
1644 /* - I2C2 ------------------------------------------------------------------- */
1645 static const unsigned int i2c2_pins[] = {
1646         /* SDA2, SCL2 */
1647         RCAR_GP_PIN(8, 5), RCAR_GP_PIN(8, 4),
1648 };
1649 static const unsigned int i2c2_mux[] = {
1650         SDA2_MARK, SCL2_MARK,
1651 };
1652
1653 /* - I2C3 ------------------------------------------------------------------- */
1654 static const unsigned int i2c3_pins[] = {
1655         /* SDA3, SCL3 */
1656         RCAR_GP_PIN(8, 7), RCAR_GP_PIN(8, 6),
1657 };
1658 static const unsigned int i2c3_mux[] = {
1659         SDA3_MARK, SCL3_MARK,
1660 };
1661
1662 /* - I2C4 ------------------------------------------------------------------- */
1663 static const unsigned int i2c4_pins[] = {
1664         /* SDA4, SCL4 */
1665         RCAR_GP_PIN(8, 9), RCAR_GP_PIN(8, 8),
1666 };
1667 static const unsigned int i2c4_mux[] = {
1668         SDA4_MARK, SCL4_MARK,
1669 };
1670
1671 /* - I2C5 ------------------------------------------------------------------- */
1672 static const unsigned int i2c5_pins[] = {
1673         /* SDA5, SCL5 */
1674         RCAR_GP_PIN(8, 11), RCAR_GP_PIN(8, 10),
1675 };
1676 static const unsigned int i2c5_mux[] = {
1677         SDA5_MARK, SCL5_MARK,
1678 };
1679
1680 /* - MMC -------------------------------------------------------------------- */
1681 static const unsigned int mmc_data_pins[] = {
1682         /* MMC_SD_D[0:3], MMC_D[4:7] */
1683         RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 0),
1684         RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 5),
1685         RCAR_GP_PIN(3, 7), RCAR_GP_PIN(3, 6),
1686         RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 8),
1687 };
1688 static const unsigned int mmc_data_mux[] = {
1689         MMC_SD_D0_MARK, MMC_SD_D1_MARK,
1690         MMC_SD_D2_MARK, MMC_SD_D3_MARK,
1691         MMC_D4_MARK, MMC_D5_MARK,
1692         MMC_D6_MARK, MMC_D7_MARK,
1693 };
1694 static const unsigned int mmc_ctrl_pins[] = {
1695         /* MMC_SD_CLK, MMC_SD_CMD */
1696         RCAR_GP_PIN(3, 3), RCAR_GP_PIN(3, 10),
1697 };
1698 static const unsigned int mmc_ctrl_mux[] = {
1699         MMC_SD_CLK_MARK, MMC_SD_CMD_MARK,
1700 };
1701 static const unsigned int mmc_cd_pins[] = {
1702         /* SD_CD */
1703         RCAR_GP_PIN(3, 11),
1704 };
1705 static const unsigned int mmc_cd_mux[] = {
1706         SD_CD_MARK,
1707 };
1708 static const unsigned int mmc_wp_pins[] = {
1709         /* SD_WP */
1710         RCAR_GP_PIN(3, 12),
1711 };
1712 static const unsigned int mmc_wp_mux[] = {
1713         SD_WP_MARK,
1714 };
1715 static const unsigned int mmc_ds_pins[] = {
1716         /* MMC_DS */
1717         RCAR_GP_PIN(3, 4),
1718 };
1719 static const unsigned int mmc_ds_mux[] = {
1720         MMC_DS_MARK,
1721 };
1722
1723 /* - MSIOF0 ----------------------------------------------------------------- */
1724 static const unsigned int msiof0_clk_pins[] = {
1725         /* MSIOF0_SCK */
1726         RCAR_GP_PIN(1, 10),
1727 };
1728 static const unsigned int msiof0_clk_mux[] = {
1729         MSIOF0_SCK_MARK,
1730 };
1731 static const unsigned int msiof0_sync_pins[] = {
1732         /* MSIOF0_SYNC */
1733         RCAR_GP_PIN(1, 8),
1734 };
1735 static const unsigned int msiof0_sync_mux[] = {
1736         MSIOF0_SYNC_MARK,
1737 };
1738 static const unsigned int msiof0_ss1_pins[] = {
1739         /* MSIOF0_SS1 */
1740         RCAR_GP_PIN(1, 7),
1741 };
1742 static const unsigned int msiof0_ss1_mux[] = {
1743         MSIOF0_SS1_MARK,
1744 };
1745 static const unsigned int msiof0_ss2_pins[] = {
1746         /* MSIOF0_SS2 */
1747         RCAR_GP_PIN(1, 6),
1748 };
1749 static const unsigned int msiof0_ss2_mux[] = {
1750         MSIOF0_SS2_MARK,
1751 };
1752 static const unsigned int msiof0_txd_pins[] = {
1753         /* MSIOF0_TXD */
1754         RCAR_GP_PIN(1, 9),
1755 };
1756 static const unsigned int msiof0_txd_mux[] = {
1757         MSIOF0_TXD_MARK,
1758 };
1759 static const unsigned int msiof0_rxd_pins[] = {
1760         /* MSIOF0_RXD */
1761         RCAR_GP_PIN(1, 11),
1762 };
1763 static const unsigned int msiof0_rxd_mux[] = {
1764         MSIOF0_RXD_MARK,
1765 };
1766
1767 /* - MSIOF1 ----------------------------------------------------------------- */
1768 static const unsigned int msiof1_clk_pins[] = {
1769         /* MSIOF1_SCK */
1770         RCAR_GP_PIN(1, 3),
1771 };
1772 static const unsigned int msiof1_clk_mux[] = {
1773         MSIOF1_SCK_MARK,
1774 };
1775 static const unsigned int msiof1_sync_pins[] = {
1776         /* MSIOF1_SYNC */
1777         RCAR_GP_PIN(1, 2),
1778 };
1779 static const unsigned int msiof1_sync_mux[] = {
1780         MSIOF1_SYNC_MARK,
1781 };
1782 static const unsigned int msiof1_ss1_pins[] = {
1783         /* MSIOF1_SS1 */
1784         RCAR_GP_PIN(1, 1),
1785 };
1786 static const unsigned int msiof1_ss1_mux[] = {
1787         MSIOF1_SS1_MARK,
1788 };
1789 static const unsigned int msiof1_ss2_pins[] = {
1790         /* MSIOF1_SS2 */
1791         RCAR_GP_PIN(1, 0),
1792 };
1793 static const unsigned int msiof1_ss2_mux[] = {
1794         MSIOF1_SS2_MARK,
1795 };
1796 static const unsigned int msiof1_txd_pins[] = {
1797         /* MSIOF1_TXD */
1798         RCAR_GP_PIN(1, 4),
1799 };
1800 static const unsigned int msiof1_txd_mux[] = {
1801         MSIOF1_TXD_MARK,
1802 };
1803 static const unsigned int msiof1_rxd_pins[] = {
1804         /* MSIOF1_RXD */
1805         RCAR_GP_PIN(1, 5),
1806 };
1807 static const unsigned int msiof1_rxd_mux[] = {
1808         MSIOF1_RXD_MARK,
1809 };
1810
1811 /* - MSIOF2 ----------------------------------------------------------------- */
1812 static const unsigned int msiof2_clk_pins[] = {
1813         /* MSIOF2_SCK */
1814         RCAR_GP_PIN(0, 17),
1815 };
1816 static const unsigned int msiof2_clk_mux[] = {
1817         MSIOF2_SCK_MARK,
1818 };
1819 static const unsigned int msiof2_sync_pins[] = {
1820         /* MSIOF2_SYNC */
1821         RCAR_GP_PIN(0, 15),
1822 };
1823 static const unsigned int msiof2_sync_mux[] = {
1824         MSIOF2_SYNC_MARK,
1825 };
1826 static const unsigned int msiof2_ss1_pins[] = {
1827         /* MSIOF2_SS1 */
1828         RCAR_GP_PIN(0, 14),
1829 };
1830 static const unsigned int msiof2_ss1_mux[] = {
1831         MSIOF2_SS1_MARK,
1832 };
1833 static const unsigned int msiof2_ss2_pins[] = {
1834         /* MSIOF2_SS2 */
1835         RCAR_GP_PIN(0, 13),
1836 };
1837 static const unsigned int msiof2_ss2_mux[] = {
1838         MSIOF2_SS2_MARK,
1839 };
1840 static const unsigned int msiof2_txd_pins[] = {
1841         /* MSIOF2_TXD */
1842         RCAR_GP_PIN(0, 16),
1843 };
1844 static const unsigned int msiof2_txd_mux[] = {
1845         MSIOF2_TXD_MARK,
1846 };
1847 static const unsigned int msiof2_rxd_pins[] = {
1848         /* MSIOF2_RXD */
1849         RCAR_GP_PIN(0, 18),
1850 };
1851 static const unsigned int msiof2_rxd_mux[] = {
1852         MSIOF2_RXD_MARK,
1853 };
1854
1855 /* - MSIOF3 ----------------------------------------------------------------- */
1856 static const unsigned int msiof3_clk_pins[] = {
1857         /* MSIOF3_SCK */
1858         RCAR_GP_PIN(0, 3),
1859 };
1860 static const unsigned int msiof3_clk_mux[] = {
1861         MSIOF3_SCK_MARK,
1862 };
1863 static const unsigned int msiof3_sync_pins[] = {
1864         /* MSIOF3_SYNC */
1865         RCAR_GP_PIN(0, 6),
1866 };
1867 static const unsigned int msiof3_sync_mux[] = {
1868         MSIOF3_SYNC_MARK,
1869 };
1870 static const unsigned int msiof3_ss1_pins[] = {
1871         /* MSIOF3_SS1 */
1872         RCAR_GP_PIN(0, 1),
1873 };
1874 static const unsigned int msiof3_ss1_mux[] = {
1875         MSIOF3_SS1_MARK,
1876 };
1877 static const unsigned int msiof3_ss2_pins[] = {
1878         /* MSIOF3_SS2 */
1879         RCAR_GP_PIN(0, 2),
1880 };
1881 static const unsigned int msiof3_ss2_mux[] = {
1882         MSIOF3_SS2_MARK,
1883 };
1884 static const unsigned int msiof3_txd_pins[] = {
1885         /* MSIOF3_TXD */
1886         RCAR_GP_PIN(0, 4),
1887 };
1888 static const unsigned int msiof3_txd_mux[] = {
1889         MSIOF3_TXD_MARK,
1890 };
1891 static const unsigned int msiof3_rxd_pins[] = {
1892         /* MSIOF3_RXD */
1893         RCAR_GP_PIN(0, 5),
1894 };
1895 static const unsigned int msiof3_rxd_mux[] = {
1896         MSIOF3_RXD_MARK,
1897 };
1898
1899 /* - MSIOF4 ----------------------------------------------------------------- */
1900 static const unsigned int msiof4_clk_pins[] = {
1901         /* MSIOF4_SCK */
1902         RCAR_GP_PIN(1, 25),
1903 };
1904 static const unsigned int msiof4_clk_mux[] = {
1905         MSIOF4_SCK_MARK,
1906 };
1907 static const unsigned int msiof4_sync_pins[] = {
1908         /* MSIOF4_SYNC */
1909         RCAR_GP_PIN(1, 28),
1910 };
1911 static const unsigned int msiof4_sync_mux[] = {
1912         MSIOF4_SYNC_MARK,
1913 };
1914 static const unsigned int msiof4_ss1_pins[] = {
1915         /* MSIOF4_SS1 */
1916         RCAR_GP_PIN(1, 23),
1917 };
1918 static const unsigned int msiof4_ss1_mux[] = {
1919         MSIOF4_SS1_MARK,
1920 };
1921 static const unsigned int msiof4_ss2_pins[] = {
1922         /* MSIOF4_SS2 */
1923         RCAR_GP_PIN(1, 24),
1924 };
1925 static const unsigned int msiof4_ss2_mux[] = {
1926         MSIOF4_SS2_MARK,
1927 };
1928 static const unsigned int msiof4_txd_pins[] = {
1929         /* MSIOF4_TXD */
1930         RCAR_GP_PIN(1, 26),
1931 };
1932 static const unsigned int msiof4_txd_mux[] = {
1933         MSIOF4_TXD_MARK,
1934 };
1935 static const unsigned int msiof4_rxd_pins[] = {
1936         /* MSIOF4_RXD */
1937         RCAR_GP_PIN(1, 27),
1938 };
1939 static const unsigned int msiof4_rxd_mux[] = {
1940         MSIOF4_RXD_MARK,
1941 };
1942
1943 /* - MSIOF5 ----------------------------------------------------------------- */
1944 static const unsigned int msiof5_clk_pins[] = {
1945         /* MSIOF5_SCK */
1946         RCAR_GP_PIN(0, 11),
1947 };
1948 static const unsigned int msiof5_clk_mux[] = {
1949         MSIOF5_SCK_MARK,
1950 };
1951 static const unsigned int msiof5_sync_pins[] = {
1952         /* MSIOF5_SYNC */
1953         RCAR_GP_PIN(0, 9),
1954 };
1955 static const unsigned int msiof5_sync_mux[] = {
1956         MSIOF5_SYNC_MARK,
1957 };
1958 static const unsigned int msiof5_ss1_pins[] = {
1959         /* MSIOF5_SS1 */
1960         RCAR_GP_PIN(0, 8),
1961 };
1962 static const unsigned int msiof5_ss1_mux[] = {
1963         MSIOF5_SS1_MARK,
1964 };
1965 static const unsigned int msiof5_ss2_pins[] = {
1966         /* MSIOF5_SS2 */
1967         RCAR_GP_PIN(0, 7),
1968 };
1969 static const unsigned int msiof5_ss2_mux[] = {
1970         MSIOF5_SS2_MARK,
1971 };
1972 static const unsigned int msiof5_txd_pins[] = {
1973         /* MSIOF5_TXD */
1974         RCAR_GP_PIN(0, 10),
1975 };
1976 static const unsigned int msiof5_txd_mux[] = {
1977         MSIOF5_TXD_MARK,
1978 };
1979 static const unsigned int msiof5_rxd_pins[] = {
1980         /* MSIOF5_RXD */
1981         RCAR_GP_PIN(0, 12),
1982 };
1983 static const unsigned int msiof5_rxd_mux[] = {
1984         MSIOF5_RXD_MARK,
1985 };
1986
1987 /* - PCIE ------------------------------------------------------------------- */
1988 static const unsigned int pcie0_clkreq_n_pins[] = {
1989         /* PCIE0_CLKREQ_N */
1990         RCAR_GP_PIN(4, 21),
1991 };
1992
1993 static const unsigned int pcie0_clkreq_n_mux[] = {
1994         PCIE0_CLKREQ_N_MARK,
1995 };
1996
1997 static const unsigned int pcie1_clkreq_n_pins[] = {
1998         /* PCIE1_CLKREQ_N */
1999         RCAR_GP_PIN(4, 22),
2000 };
2001
2002 static const unsigned int pcie1_clkreq_n_mux[] = {
2003         PCIE1_CLKREQ_N_MARK,
2004 };
2005
2006 /* - PWM0 ------------------------------------------------------------------- */
2007 static const unsigned int pwm0_pins[] = {
2008         /* PWM0 */
2009         RCAR_GP_PIN(1, 15),
2010 };
2011 static const unsigned int pwm0_mux[] = {
2012         PWM0_MARK,
2013 };
2014
2015 /* - PWM1 ------------------------------------------------------------------- */
2016 static const unsigned int pwm1_pins[] = {
2017         /* PWM1 */
2018         RCAR_GP_PIN(2, 13),
2019 };
2020 static const unsigned int pwm1_mux[] = {
2021         PWM1_MARK,
2022 };
2023
2024 /* - PWM2 ------------------------------------------------------------------- */
2025 static const unsigned int pwm2_pins[] = {
2026         /* PWM2 */
2027         RCAR_GP_PIN(2, 14),
2028 };
2029 static const unsigned int pwm2_mux[] = {
2030         PWM2_MARK,
2031 };
2032
2033 /* - PWM3 ------------------------------------------------------------------- */
2034 static const unsigned int pwm3_pins[] = {
2035         /* PWM3 */
2036         RCAR_GP_PIN(1, 22),
2037 };
2038 static const unsigned int pwm3_mux[] = {
2039         PWM3_MARK,
2040 };
2041
2042 /* - PWM4 ------------------------------------------------------------------- */
2043 static const unsigned int pwm4_pins[] = {
2044         /* PWM4 */
2045         RCAR_GP_PIN(2, 16),
2046 };
2047 static const unsigned int pwm4_mux[] = {
2048         PWM4_MARK,
2049 };
2050
2051 /* - PWM5 ------------------------------------------------------------------- */
2052 static const unsigned int pwm5_pins[] = {
2053         /* PWM5 */
2054         RCAR_GP_PIN(2, 17),
2055 };
2056 static const unsigned int pwm5_mux[] = {
2057         PWM5_MARK,
2058 };
2059
2060 /* - PWM6 ------------------------------------------------------------------- */
2061 static const unsigned int pwm6_pins[] = {
2062         /* PWM6 */
2063         RCAR_GP_PIN(2, 18),
2064 };
2065 static const unsigned int pwm6_mux[] = {
2066         PWM6_MARK,
2067 };
2068
2069 /* - PWM7 ------------------------------------------------------------------- */
2070 static const unsigned int pwm7_pins[] = {
2071         /* PWM7 */
2072         RCAR_GP_PIN(2, 19),
2073 };
2074 static const unsigned int pwm7_mux[] = {
2075         PWM7_MARK,
2076 };
2077
2078 /* - PWM8 ------------------------------------------------------------------- */
2079 static const unsigned int pwm8_pins[] = {
2080         /* PWM8 */
2081         RCAR_GP_PIN(1, 13),
2082 };
2083 static const unsigned int pwm8_mux[] = {
2084         PWM8_MARK,
2085 };
2086
2087 /* - PWM9 ------------------------------------------------------------------- */
2088 static const unsigned int pwm9_pins[] = {
2089         /* PWM9 */
2090         RCAR_GP_PIN(1, 14),
2091 };
2092 static const unsigned int pwm9_mux[] = {
2093         PWM9_MARK,
2094 };
2095
2096 /* - QSPI0 ------------------------------------------------------------------ */
2097 static const unsigned int qspi0_ctrl_pins[] = {
2098         /* SPCLK, SSL */
2099         RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 15),
2100 };
2101 static const unsigned int qspi0_ctrl_mux[] = {
2102         QSPI0_SPCLK_MARK, QSPI0_SSL_MARK,
2103 };
2104 static const unsigned int qspi0_data_pins[] = {
2105         /* MOSI_IO0, MISO_IO1, IO2, IO3 */
2106         RCAR_GP_PIN(3, 19), RCAR_GP_PIN(3, 18),
2107         RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 16),
2108 };
2109 static const unsigned int qspi0_data_mux[] = {
2110         QSPI0_MOSI_IO0_MARK, QSPI0_MISO_IO1_MARK,
2111         QSPI0_IO2_MARK, QSPI0_IO3_MARK
2112 };
2113
2114 /* - QSPI1 ------------------------------------------------------------------ */
2115 static const unsigned int qspi1_ctrl_pins[] = {
2116         /* SPCLK, SSL */
2117         RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 25),
2118 };
2119 static const unsigned int qspi1_ctrl_mux[] = {
2120         QSPI1_SPCLK_MARK, QSPI1_SSL_MARK,
2121 };
2122 static const unsigned int qspi1_data_pins[] = {
2123         /* MOSI_IO0, MISO_IO1, IO2, IO3 */
2124         RCAR_GP_PIN(3, 21), RCAR_GP_PIN(3, 23),
2125         RCAR_GP_PIN(3, 24), RCAR_GP_PIN(3, 26),
2126 };
2127 static const unsigned int qspi1_data_mux[] = {
2128         QSPI1_MOSI_IO0_MARK, QSPI1_MISO_IO1_MARK,
2129         QSPI1_IO2_MARK, QSPI1_IO3_MARK
2130 };
2131
2132 /* - SCIF0 ------------------------------------------------------------------ */
2133 static const unsigned int scif0_data_pins[] = {
2134         /* RX0, TX0 */
2135         RCAR_GP_PIN(1, 16), RCAR_GP_PIN(1, 12),
2136 };
2137 static const unsigned int scif0_data_mux[] = {
2138         RX0_MARK, TX0_MARK,
2139 };
2140 static const unsigned int scif0_clk_pins[] = {
2141         /* SCK0 */
2142         RCAR_GP_PIN(1, 15),
2143 };
2144 static const unsigned int scif0_clk_mux[] = {
2145         SCK0_MARK,
2146 };
2147 static const unsigned int scif0_ctrl_pins[] = {
2148         /* RTS0_N, CTS0_N */
2149         RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13),
2150 };
2151 static const unsigned int scif0_ctrl_mux[] = {
2152         RTS0_N_MARK, CTS0_N_MARK,
2153 };
2154
2155 /* - SCIF1 ------------------------------------------------------------------ */
2156 static const unsigned int scif1_data_pins[] = {
2157         /* RX1, TX1 */
2158         RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 14),
2159 };
2160 static const unsigned int scif1_data_mux[] = {
2161         RX1_MARK, TX1_MARK,
2162 };
2163 static const unsigned int scif1_clk_pins[] = {
2164         /* SCK1 */
2165         RCAR_GP_PIN(0, 18),
2166 };
2167 static const unsigned int scif1_clk_mux[] = {
2168         SCK1_MARK,
2169 };
2170 static const unsigned int scif1_ctrl_pins[] = {
2171         /* RTS1_N, CTS1_N */
2172         RCAR_GP_PIN(0, 17), RCAR_GP_PIN(0, 16),
2173 };
2174 static const unsigned int scif1_ctrl_mux[] = {
2175         RTS1_N_MARK, CTS1_N_MARK,
2176 };
2177
2178 /* - SCIF3 ------------------------------------------------------------------ */
2179 static const unsigned int scif3_data_pins[] = {
2180         /* RX3, TX3 */
2181         RCAR_GP_PIN(1, 1), RCAR_GP_PIN(1, 0),
2182 };
2183 static const unsigned int scif3_data_mux[] = {
2184         RX3_MARK, TX3_MARK,
2185 };
2186 static const unsigned int scif3_clk_pins[] = {
2187         /* SCK3 */
2188         RCAR_GP_PIN(1, 4),
2189 };
2190 static const unsigned int scif3_clk_mux[] = {
2191         SCK3_MARK,
2192 };
2193 static const unsigned int scif3_ctrl_pins[] = {
2194         /* RTS3_N, CTS3_N */
2195         RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 3),
2196 };
2197 static const unsigned int scif3_ctrl_mux[] = {
2198         RTS3_N_MARK, CTS3_N_MARK,
2199 };
2200
2201 /* - SCIF4 ------------------------------------------------------------------ */
2202 static const unsigned int scif4_data_pins[] = {
2203         /* RX4, TX4 */
2204         RCAR_GP_PIN(8, 13), RCAR_GP_PIN(8, 12),
2205 };
2206 static const unsigned int scif4_data_mux[] = {
2207         RX4_MARK, TX4_MARK,
2208 };
2209 static const unsigned int scif4_clk_pins[] = {
2210         /* SCK4 */
2211         RCAR_GP_PIN(8, 8),
2212 };
2213 static const unsigned int scif4_clk_mux[] = {
2214         SCK4_MARK,
2215 };
2216 static const unsigned int scif4_ctrl_pins[] = {
2217         /* RTS4_N, CTS4_N */
2218         RCAR_GP_PIN(8, 10), RCAR_GP_PIN(8, 9),
2219 };
2220 static const unsigned int scif4_ctrl_mux[] = {
2221         RTS4_N_MARK, CTS4_N_MARK,
2222 };
2223
2224 /* - SCIF Clock ------------------------------------------------------------- */
2225 static const unsigned int scif_clk_pins[] = {
2226         /* SCIF_CLK */
2227         RCAR_GP_PIN(1, 17),
2228 };
2229 static const unsigned int scif_clk_mux[] = {
2230         SCIF_CLK_MARK,
2231 };
2232
2233 /* - TPU ------------------------------------------------------------------- */
2234 static const unsigned int tpu_to0_pins[] = {
2235         /* TPU0TO0 */
2236         RCAR_GP_PIN(2, 8),
2237 };
2238 static const unsigned int tpu_to0_mux[] = {
2239         TPU0TO0_MARK,
2240 };
2241 static const unsigned int tpu_to1_pins[] = {
2242         /* TPU0TO1 */
2243         RCAR_GP_PIN(2, 7),
2244 };
2245 static const unsigned int tpu_to1_mux[] = {
2246         TPU0TO1_MARK,
2247 };
2248 static const unsigned int tpu_to2_pins[] = {
2249         /* TPU0TO2 */
2250         RCAR_GP_PIN(2, 12),
2251 };
2252 static const unsigned int tpu_to2_mux[] = {
2253         TPU0TO2_MARK,
2254 };
2255 static const unsigned int tpu_to3_pins[] = {
2256         /* TPU0TO3 */
2257         RCAR_GP_PIN(2, 13),
2258 };
2259 static const unsigned int tpu_to3_mux[] = {
2260         TPU0TO3_MARK,
2261 };
2262
2263 /* - TSN0 ------------------------------------------------ */
2264 static const unsigned int tsn0_link_pins[] = {
2265         /* TSN0_LINK */
2266         RCAR_GP_PIN(4, 4),
2267 };
2268 static const unsigned int tsn0_link_mux[] = {
2269         TSN0_LINK_MARK,
2270 };
2271 static const unsigned int tsn0_phy_int_pins[] = {
2272         /* TSN0_PHY_INT */
2273         RCAR_GP_PIN(4, 3),
2274 };
2275 static const unsigned int tsn0_phy_int_mux[] = {
2276         TSN0_PHY_INT_MARK,
2277 };
2278 static const unsigned int tsn0_mdio_pins[] = {
2279         /* TSN0_MDC, TSN0_MDIO */
2280         RCAR_GP_PIN(4, 1), RCAR_GP_PIN(4, 0),
2281 };
2282 static const unsigned int tsn0_mdio_mux[] = {
2283         TSN0_MDC_MARK, TSN0_MDIO_MARK,
2284 };
2285 static const unsigned int tsn0_rgmii_pins[] = {
2286         /*
2287          * TSN0_TX_CTL, TSN0_TXC, TSN0_TD0, TSN0_TD1, TSN0_TD2, TSN0_TD3,
2288          * TSN0_RX_CTL, TSN0_RXC, TSN0_RD0, TSN0_RD1, TSN0_RD2, TSN0_RD3,
2289          */
2290         RCAR_GP_PIN(4,  9), RCAR_GP_PIN(4, 12),
2291         RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 14),
2292         RCAR_GP_PIN(4, 19), RCAR_GP_PIN(4, 18),
2293         RCAR_GP_PIN(4,  7), RCAR_GP_PIN(4, 11),
2294         RCAR_GP_PIN(4, 10), RCAR_GP_PIN(4, 13),
2295         RCAR_GP_PIN(4, 17), RCAR_GP_PIN(4, 16),
2296 };
2297 static const unsigned int tsn0_rgmii_mux[] = {
2298         TSN0_TX_CTL_MARK,       TSN0_TXC_MARK,
2299         TSN0_TD0_MARK,          TSN0_TD1_MARK,
2300         TSN0_TD2_MARK,          TSN0_TD3_MARK,
2301         TSN0_RX_CTL_MARK,       TSN0_RXC_MARK,
2302         TSN0_RD0_MARK,          TSN0_RD1_MARK,
2303         TSN0_RD2_MARK,          TSN0_RD3_MARK,
2304 };
2305 static const unsigned int tsn0_txcrefclk_pins[] = {
2306         /* TSN0_TXCREFCLK */
2307         RCAR_GP_PIN(4, 20),
2308 };
2309 static const unsigned int tsn0_txcrefclk_mux[] = {
2310         TSN0_TXCREFCLK_MARK,
2311 };
2312 static const unsigned int tsn0_avtp_pps_pins[] = {
2313         /* TSN0_AVTP_PPS0, TSN0_AVTP_PPS1 */
2314         RCAR_GP_PIN(4, 8), RCAR_GP_PIN(4, 2),
2315 };
2316 static const unsigned int tsn0_avtp_pps_mux[] = {
2317         TSN0_AVTP_PPS0_MARK, TSN0_AVTP_PPS1_MARK,
2318 };
2319 static const unsigned int tsn0_avtp_capture_pins[] = {
2320         /* TSN0_AVTP_CAPTURE */
2321         RCAR_GP_PIN(4, 6),
2322 };
2323 static const unsigned int tsn0_avtp_capture_mux[] = {
2324         TSN0_AVTP_CAPTURE_MARK,
2325 };
2326 static const unsigned int tsn0_avtp_match_pins[] = {
2327         /* TSN0_AVTP_MATCH */
2328         RCAR_GP_PIN(4, 5),
2329 };
2330 static const unsigned int tsn0_avtp_match_mux[] = {
2331         TSN0_AVTP_MATCH_MARK,
2332 };
2333
2334 static const struct sh_pfc_pin_group pinmux_groups[] = {
2335         SH_PFC_PIN_GROUP(avb0_link),
2336         SH_PFC_PIN_GROUP(avb0_magic),
2337         SH_PFC_PIN_GROUP(avb0_phy_int),
2338         SH_PFC_PIN_GROUP(avb0_mdio),
2339         SH_PFC_PIN_GROUP(avb0_rgmii),
2340         SH_PFC_PIN_GROUP(avb0_txcrefclk),
2341         SH_PFC_PIN_GROUP(avb0_avtp_pps),
2342         SH_PFC_PIN_GROUP(avb0_avtp_capture),
2343         SH_PFC_PIN_GROUP(avb0_avtp_match),
2344
2345         SH_PFC_PIN_GROUP(avb1_link),
2346         SH_PFC_PIN_GROUP(avb1_magic),
2347         SH_PFC_PIN_GROUP(avb1_phy_int),
2348         SH_PFC_PIN_GROUP(avb1_mdio),
2349         SH_PFC_PIN_GROUP(avb1_rgmii),
2350         SH_PFC_PIN_GROUP(avb1_txcrefclk),
2351         SH_PFC_PIN_GROUP(avb1_avtp_pps),
2352         SH_PFC_PIN_GROUP(avb1_avtp_capture),
2353         SH_PFC_PIN_GROUP(avb1_avtp_match),
2354
2355         SH_PFC_PIN_GROUP(avb2_link),
2356         SH_PFC_PIN_GROUP(avb2_magic),
2357         SH_PFC_PIN_GROUP(avb2_phy_int),
2358         SH_PFC_PIN_GROUP(avb2_mdio),
2359         SH_PFC_PIN_GROUP(avb2_rgmii),
2360         SH_PFC_PIN_GROUP(avb2_txcrefclk),
2361         SH_PFC_PIN_GROUP(avb2_avtp_pps),
2362         SH_PFC_PIN_GROUP(avb2_avtp_capture),
2363         SH_PFC_PIN_GROUP(avb2_avtp_match),
2364
2365         SH_PFC_PIN_GROUP(canfd0_data),
2366         SH_PFC_PIN_GROUP(canfd1_data),
2367         SH_PFC_PIN_GROUP(canfd2_data),
2368         SH_PFC_PIN_GROUP(canfd3_data),
2369         SH_PFC_PIN_GROUP(canfd4_data),
2370         SH_PFC_PIN_GROUP(canfd5_data),
2371         SH_PFC_PIN_GROUP(canfd6_data),
2372         SH_PFC_PIN_GROUP(canfd7_data),
2373         SH_PFC_PIN_GROUP(can_clk),
2374
2375         SH_PFC_PIN_GROUP(hscif0_data),
2376         SH_PFC_PIN_GROUP(hscif0_clk),
2377         SH_PFC_PIN_GROUP(hscif0_ctrl),
2378         SH_PFC_PIN_GROUP(hscif1_data),          /* suffix might be updated */
2379         SH_PFC_PIN_GROUP(hscif1_clk),           /* suffix might be updated */
2380         SH_PFC_PIN_GROUP(hscif1_ctrl),          /* suffix might be updated */
2381         SH_PFC_PIN_GROUP(hscif1_data_x),        /* suffix might be updated */
2382         SH_PFC_PIN_GROUP(hscif1_clk_x),         /* suffix might be updated */
2383         SH_PFC_PIN_GROUP(hscif1_ctrl_x),        /* suffix might be updated */
2384         SH_PFC_PIN_GROUP(hscif2_data),
2385         SH_PFC_PIN_GROUP(hscif2_clk),
2386         SH_PFC_PIN_GROUP(hscif2_ctrl),
2387         SH_PFC_PIN_GROUP(hscif3_data),          /* suffix might be updated */
2388         SH_PFC_PIN_GROUP(hscif3_clk),           /* suffix might be updated */
2389         SH_PFC_PIN_GROUP(hscif3_ctrl),          /* suffix might be updated */
2390         SH_PFC_PIN_GROUP(hscif3_data_a),        /* suffix might be updated */
2391         SH_PFC_PIN_GROUP(hscif3_clk_a),         /* suffix might be updated */
2392         SH_PFC_PIN_GROUP(hscif3_ctrl_a),        /* suffix might be updated */
2393
2394         SH_PFC_PIN_GROUP(i2c0),
2395         SH_PFC_PIN_GROUP(i2c1),
2396         SH_PFC_PIN_GROUP(i2c2),
2397         SH_PFC_PIN_GROUP(i2c3),
2398         SH_PFC_PIN_GROUP(i2c4),
2399         SH_PFC_PIN_GROUP(i2c5),
2400
2401         BUS_DATA_PIN_GROUP(mmc_data, 1),
2402         BUS_DATA_PIN_GROUP(mmc_data, 4),
2403         BUS_DATA_PIN_GROUP(mmc_data, 8),
2404         SH_PFC_PIN_GROUP(mmc_ctrl),
2405         SH_PFC_PIN_GROUP(mmc_cd),
2406         SH_PFC_PIN_GROUP(mmc_wp),
2407         SH_PFC_PIN_GROUP(mmc_ds),
2408
2409         SH_PFC_PIN_GROUP(msiof0_clk),
2410         SH_PFC_PIN_GROUP(msiof0_sync),
2411         SH_PFC_PIN_GROUP(msiof0_ss1),
2412         SH_PFC_PIN_GROUP(msiof0_ss2),
2413         SH_PFC_PIN_GROUP(msiof0_txd),
2414         SH_PFC_PIN_GROUP(msiof0_rxd),
2415
2416         SH_PFC_PIN_GROUP(msiof1_clk),
2417         SH_PFC_PIN_GROUP(msiof1_sync),
2418         SH_PFC_PIN_GROUP(msiof1_ss1),
2419         SH_PFC_PIN_GROUP(msiof1_ss2),
2420         SH_PFC_PIN_GROUP(msiof1_txd),
2421         SH_PFC_PIN_GROUP(msiof1_rxd),
2422
2423         SH_PFC_PIN_GROUP(msiof2_clk),
2424         SH_PFC_PIN_GROUP(msiof2_sync),
2425         SH_PFC_PIN_GROUP(msiof2_ss1),
2426         SH_PFC_PIN_GROUP(msiof2_ss2),
2427         SH_PFC_PIN_GROUP(msiof2_txd),
2428         SH_PFC_PIN_GROUP(msiof2_rxd),
2429
2430         SH_PFC_PIN_GROUP(msiof3_clk),
2431         SH_PFC_PIN_GROUP(msiof3_sync),
2432         SH_PFC_PIN_GROUP(msiof3_ss1),
2433         SH_PFC_PIN_GROUP(msiof3_ss2),
2434         SH_PFC_PIN_GROUP(msiof3_txd),
2435         SH_PFC_PIN_GROUP(msiof3_rxd),
2436
2437         SH_PFC_PIN_GROUP(msiof4_clk),
2438         SH_PFC_PIN_GROUP(msiof4_sync),
2439         SH_PFC_PIN_GROUP(msiof4_ss1),
2440         SH_PFC_PIN_GROUP(msiof4_ss2),
2441         SH_PFC_PIN_GROUP(msiof4_txd),
2442         SH_PFC_PIN_GROUP(msiof4_rxd),
2443
2444         SH_PFC_PIN_GROUP(msiof5_clk),
2445         SH_PFC_PIN_GROUP(msiof5_sync),
2446         SH_PFC_PIN_GROUP(msiof5_ss1),
2447         SH_PFC_PIN_GROUP(msiof5_ss2),
2448         SH_PFC_PIN_GROUP(msiof5_txd),
2449         SH_PFC_PIN_GROUP(msiof5_rxd),
2450
2451         SH_PFC_PIN_GROUP(pcie0_clkreq_n),
2452         SH_PFC_PIN_GROUP(pcie1_clkreq_n),
2453
2454         SH_PFC_PIN_GROUP(pwm0),
2455         SH_PFC_PIN_GROUP(pwm1),
2456         SH_PFC_PIN_GROUP(pwm2),
2457         SH_PFC_PIN_GROUP(pwm3),
2458         SH_PFC_PIN_GROUP(pwm4),
2459         SH_PFC_PIN_GROUP(pwm5),
2460         SH_PFC_PIN_GROUP(pwm6),
2461         SH_PFC_PIN_GROUP(pwm7),
2462         SH_PFC_PIN_GROUP(pwm8),
2463         SH_PFC_PIN_GROUP(pwm9),
2464
2465         SH_PFC_PIN_GROUP(qspi0_ctrl),
2466         BUS_DATA_PIN_GROUP(qspi0_data, 2),
2467         BUS_DATA_PIN_GROUP(qspi0_data, 4),
2468         SH_PFC_PIN_GROUP(qspi1_ctrl),
2469         BUS_DATA_PIN_GROUP(qspi1_data, 2),
2470         BUS_DATA_PIN_GROUP(qspi1_data, 4),
2471
2472         SH_PFC_PIN_GROUP(scif0_data),
2473         SH_PFC_PIN_GROUP(scif0_clk),
2474         SH_PFC_PIN_GROUP(scif0_ctrl),
2475         SH_PFC_PIN_GROUP(scif1_data),
2476         SH_PFC_PIN_GROUP(scif1_clk),
2477         SH_PFC_PIN_GROUP(scif1_ctrl),
2478         SH_PFC_PIN_GROUP(scif3_data),
2479         SH_PFC_PIN_GROUP(scif3_clk),
2480         SH_PFC_PIN_GROUP(scif3_ctrl),
2481         SH_PFC_PIN_GROUP(scif4_data),
2482         SH_PFC_PIN_GROUP(scif4_clk),
2483         SH_PFC_PIN_GROUP(scif4_ctrl),
2484         SH_PFC_PIN_GROUP(scif_clk),
2485
2486         SH_PFC_PIN_GROUP(tpu_to0),
2487         SH_PFC_PIN_GROUP(tpu_to1),
2488         SH_PFC_PIN_GROUP(tpu_to2),
2489         SH_PFC_PIN_GROUP(tpu_to3),
2490
2491         SH_PFC_PIN_GROUP(tsn0_link),
2492         SH_PFC_PIN_GROUP(tsn0_phy_int),
2493         SH_PFC_PIN_GROUP(tsn0_mdio),
2494         SH_PFC_PIN_GROUP(tsn0_rgmii),
2495         SH_PFC_PIN_GROUP(tsn0_txcrefclk),
2496         SH_PFC_PIN_GROUP(tsn0_avtp_pps),
2497         SH_PFC_PIN_GROUP(tsn0_avtp_capture),
2498         SH_PFC_PIN_GROUP(tsn0_avtp_match),
2499 };
2500
2501 static const char * const avb0_groups[] = {
2502         "avb0_link",
2503         "avb0_magic",
2504         "avb0_phy_int",
2505         "avb0_mdio",
2506         "avb0_rgmii",
2507         "avb0_txcrefclk",
2508         "avb0_avtp_pps",
2509         "avb0_avtp_capture",
2510         "avb0_avtp_match",
2511 };
2512
2513 static const char * const avb1_groups[] = {
2514         "avb1_link",
2515         "avb1_magic",
2516         "avb1_phy_int",
2517         "avb1_mdio",
2518         "avb1_rgmii",
2519         "avb1_txcrefclk",
2520         "avb1_avtp_pps",
2521         "avb1_avtp_capture",
2522         "avb1_avtp_match",
2523 };
2524
2525 static const char * const avb2_groups[] = {
2526         "avb2_link",
2527         "avb2_magic",
2528         "avb2_phy_int",
2529         "avb2_mdio",
2530         "avb2_rgmii",
2531         "avb2_txcrefclk",
2532         "avb2_avtp_pps",
2533         "avb2_avtp_capture",
2534         "avb2_avtp_match",
2535 };
2536
2537 static const char * const canfd0_groups[] = {
2538         "canfd0_data",
2539 };
2540
2541 static const char * const canfd1_groups[] = {
2542         "canfd1_data",
2543 };
2544
2545 static const char * const canfd2_groups[] = {
2546         "canfd2_data",
2547 };
2548
2549 static const char * const canfd3_groups[] = {
2550         "canfd3_data",
2551 };
2552
2553 static const char * const canfd4_groups[] = {
2554         "canfd4_data",
2555 };
2556
2557 static const char * const canfd5_groups[] = {
2558         "canfd5_data",
2559 };
2560
2561 static const char * const canfd6_groups[] = {
2562         "canfd6_data",
2563 };
2564
2565 static const char * const canfd7_groups[] = {
2566         "canfd7_data",
2567 };
2568
2569 static const char * const can_clk_groups[] = {
2570         "can_clk",
2571 };
2572
2573 static const char * const hscif0_groups[] = {
2574         "hscif0_data",
2575         "hscif0_clk",
2576         "hscif0_ctrl",
2577 };
2578
2579 static const char * const hscif1_groups[] = {
2580         /* suffix might be updated */
2581         "hscif1_data",
2582         "hscif1_clk",
2583         "hscif1_ctrl",
2584         "hscif1_data_x",
2585         "hscif1_clk_x",
2586         "hscif1_ctrl_x",
2587 };
2588
2589 static const char * const hscif2_groups[] = {
2590         "hscif2_data",
2591         "hscif2_clk",
2592         "hscif2_ctrl",
2593 };
2594
2595 static const char * const hscif3_groups[] = {
2596         /* suffix might be updated */
2597         "hscif3_data",
2598         "hscif3_clk",
2599         "hscif3_ctrl",
2600         "hscif3_data_a",
2601         "hscif3_clk_a",
2602         "hscif3_ctrl_a",
2603 };
2604
2605 static const char * const i2c0_groups[] = {
2606         "i2c0",
2607 };
2608
2609 static const char * const i2c1_groups[] = {
2610         "i2c1",
2611 };
2612
2613 static const char * const i2c2_groups[] = {
2614         "i2c2",
2615 };
2616
2617 static const char * const i2c3_groups[] = {
2618         "i2c3",
2619 };
2620
2621 static const char * const i2c4_groups[] = {
2622         "i2c4",
2623 };
2624
2625 static const char * const i2c5_groups[] = {
2626         "i2c5",
2627 };
2628
2629 static const char * const mmc_groups[] = {
2630         "mmc_data1",
2631         "mmc_data4",
2632         "mmc_data8",
2633         "mmc_ctrl",
2634         "mmc_cd",
2635         "mmc_wp",
2636         "mmc_ds",
2637 };
2638
2639 static const char * const msiof0_groups[] = {
2640         "msiof0_clk",
2641         "msiof0_sync",
2642         "msiof0_ss1",
2643         "msiof0_ss2",
2644         "msiof0_txd",
2645         "msiof0_rxd",
2646 };
2647
2648 static const char * const msiof1_groups[] = {
2649         "msiof1_clk",
2650         "msiof1_sync",
2651         "msiof1_ss1",
2652         "msiof1_ss2",
2653         "msiof1_txd",
2654         "msiof1_rxd",
2655 };
2656
2657 static const char * const msiof2_groups[] = {
2658         "msiof2_clk",
2659         "msiof2_sync",
2660         "msiof2_ss1",
2661         "msiof2_ss2",
2662         "msiof2_txd",
2663         "msiof2_rxd",
2664 };
2665
2666 static const char * const msiof3_groups[] = {
2667         "msiof3_clk",
2668         "msiof3_sync",
2669         "msiof3_ss1",
2670         "msiof3_ss2",
2671         "msiof3_txd",
2672         "msiof3_rxd",
2673 };
2674
2675 static const char * const msiof4_groups[] = {
2676         "msiof4_clk",
2677         "msiof4_sync",
2678         "msiof4_ss1",
2679         "msiof4_ss2",
2680         "msiof4_txd",
2681         "msiof4_rxd",
2682 };
2683
2684 static const char * const msiof5_groups[] = {
2685         "msiof5_clk",
2686         "msiof5_sync",
2687         "msiof5_ss1",
2688         "msiof5_ss2",
2689         "msiof5_txd",
2690         "msiof5_rxd",
2691 };
2692
2693 static const char * const pcie_groups[] = {
2694         "pcie0_clkreq_n",
2695         "pcie1_clkreq_n",
2696 };
2697
2698 static const char * const pwm0_groups[] = {
2699         "pwm0",
2700 };
2701
2702 static const char * const pwm1_groups[] = {
2703         "pwm1",
2704 };
2705
2706 static const char * const pwm2_groups[] = {
2707         "pwm2",
2708 };
2709
2710 static const char * const pwm3_groups[] = {
2711         "pwm3",
2712 };
2713
2714 static const char * const pwm4_groups[] = {
2715         "pwm4",
2716 };
2717
2718 static const char * const pwm5_groups[] = {
2719         "pwm5",
2720 };
2721
2722 static const char * const pwm6_groups[] = {
2723         "pwm6",
2724 };
2725
2726 static const char * const pwm7_groups[] = {
2727         "pwm7",
2728 };
2729
2730 static const char * const pwm8_groups[] = {
2731         "pwm8",
2732 };
2733
2734 static const char * const pwm9_groups[] = {
2735         "pwm9",
2736 };
2737
2738 static const char * const qspi0_groups[] = {
2739         "qspi0_ctrl",
2740         "qspi0_data2",
2741         "qspi0_data4",
2742 };
2743
2744 static const char * const qspi1_groups[] = {
2745         "qspi1_ctrl",
2746         "qspi1_data2",
2747         "qspi1_data4",
2748 };
2749
2750 static const char * const scif0_groups[] = {
2751         "scif0_data",
2752         "scif0_clk",
2753         "scif0_ctrl",
2754 };
2755
2756 static const char * const scif1_groups[] = {
2757         "scif1_data",
2758         "scif1_clk",
2759         "scif1_ctrl",
2760 };
2761
2762 static const char * const scif3_groups[] = {
2763         "scif3_data",
2764         "scif3_clk",
2765         "scif3_ctrl",
2766 };
2767
2768 static const char * const scif4_groups[] = {
2769         "scif4_data",
2770         "scif4_clk",
2771         "scif4_ctrl",
2772 };
2773
2774 static const char * const scif_clk_groups[] = {
2775         "scif_clk",
2776 };
2777
2778 static const char * const tpu_groups[] = {
2779         "tpu_to0",
2780         "tpu_to1",
2781         "tpu_to2",
2782         "tpu_to3",
2783 };
2784
2785 static const char * const tsn0_groups[] = {
2786         "tsn0_link",
2787         "tsn0_phy_int",
2788         "tsn0_mdio",
2789         "tsn0_rgmii",
2790         "tsn0_txcrefclk",
2791         "tsn0_avtp_pps",
2792         "tsn0_avtp_capture",
2793         "tsn0_avtp_match",
2794 };
2795
2796 static const struct sh_pfc_function pinmux_functions[] = {
2797         SH_PFC_FUNCTION(avb0),
2798         SH_PFC_FUNCTION(avb1),
2799         SH_PFC_FUNCTION(avb2),
2800
2801         SH_PFC_FUNCTION(canfd0),
2802         SH_PFC_FUNCTION(canfd1),
2803         SH_PFC_FUNCTION(canfd2),
2804         SH_PFC_FUNCTION(canfd3),
2805         SH_PFC_FUNCTION(canfd4),
2806         SH_PFC_FUNCTION(canfd5),
2807         SH_PFC_FUNCTION(canfd6),
2808         SH_PFC_FUNCTION(canfd7),
2809         SH_PFC_FUNCTION(can_clk),
2810
2811         SH_PFC_FUNCTION(hscif0),
2812         SH_PFC_FUNCTION(hscif1),
2813         SH_PFC_FUNCTION(hscif2),
2814         SH_PFC_FUNCTION(hscif3),
2815
2816         SH_PFC_FUNCTION(i2c0),
2817         SH_PFC_FUNCTION(i2c1),
2818         SH_PFC_FUNCTION(i2c2),
2819         SH_PFC_FUNCTION(i2c3),
2820         SH_PFC_FUNCTION(i2c4),
2821         SH_PFC_FUNCTION(i2c5),
2822
2823         SH_PFC_FUNCTION(mmc),
2824
2825         SH_PFC_FUNCTION(msiof0),
2826         SH_PFC_FUNCTION(msiof1),
2827         SH_PFC_FUNCTION(msiof2),
2828         SH_PFC_FUNCTION(msiof3),
2829         SH_PFC_FUNCTION(msiof4),
2830         SH_PFC_FUNCTION(msiof5),
2831
2832         SH_PFC_FUNCTION(pcie),
2833
2834         SH_PFC_FUNCTION(pwm0),
2835         SH_PFC_FUNCTION(pwm1),
2836         SH_PFC_FUNCTION(pwm2),
2837         SH_PFC_FUNCTION(pwm3),
2838         SH_PFC_FUNCTION(pwm4),
2839         SH_PFC_FUNCTION(pwm5),
2840         SH_PFC_FUNCTION(pwm6),
2841         SH_PFC_FUNCTION(pwm7),
2842         SH_PFC_FUNCTION(pwm8),
2843         SH_PFC_FUNCTION(pwm9),
2844
2845         SH_PFC_FUNCTION(qspi0),
2846         SH_PFC_FUNCTION(qspi1),
2847
2848         SH_PFC_FUNCTION(scif0),
2849         SH_PFC_FUNCTION(scif1),
2850         SH_PFC_FUNCTION(scif3),
2851         SH_PFC_FUNCTION(scif4),
2852         SH_PFC_FUNCTION(scif_clk),
2853
2854         SH_PFC_FUNCTION(tpu),
2855
2856         SH_PFC_FUNCTION(tsn0),
2857 };
2858
2859 static const struct pinmux_cfg_reg pinmux_config_regs[] = {
2860 #define F_(x, y)        FN_##y
2861 #define FM(x)           FN_##x
2862         { PINMUX_CFG_REG_VAR("GPSR0", 0xE6050040, 32,
2863                              GROUP(-13, 1, 1, 1, 1, 1, 1, 1, 1, 1,
2864                                    1, 1, 1, 1, 1, 1, 1, 1, 1, 1),
2865                              GROUP(
2866                 /* GP0_31_19 RESERVED */
2867                 GP_0_18_FN,     GPSR0_18,
2868                 GP_0_17_FN,     GPSR0_17,
2869                 GP_0_16_FN,     GPSR0_16,
2870                 GP_0_15_FN,     GPSR0_15,
2871                 GP_0_14_FN,     GPSR0_14,
2872                 GP_0_13_FN,     GPSR0_13,
2873                 GP_0_12_FN,     GPSR0_12,
2874                 GP_0_11_FN,     GPSR0_11,
2875                 GP_0_10_FN,     GPSR0_10,
2876                 GP_0_9_FN,      GPSR0_9,
2877                 GP_0_8_FN,      GPSR0_8,
2878                 GP_0_7_FN,      GPSR0_7,
2879                 GP_0_6_FN,      GPSR0_6,
2880                 GP_0_5_FN,      GPSR0_5,
2881                 GP_0_4_FN,      GPSR0_4,
2882                 GP_0_3_FN,      GPSR0_3,
2883                 GP_0_2_FN,      GPSR0_2,
2884                 GP_0_1_FN,      GPSR0_1,
2885                 GP_0_0_FN,      GPSR0_0, ))
2886         },
2887         { PINMUX_CFG_REG("GPSR1", 0xE6050840, 32, 1, GROUP(
2888                 0, 0,
2889                 0, 0,
2890                 0, 0,
2891                 GP_1_28_FN,     GPSR1_28,
2892                 GP_1_27_FN,     GPSR1_27,
2893                 GP_1_26_FN,     GPSR1_26,
2894                 GP_1_25_FN,     GPSR1_25,
2895                 GP_1_24_FN,     GPSR1_24,
2896                 GP_1_23_FN,     GPSR1_23,
2897                 GP_1_22_FN,     GPSR1_22,
2898                 GP_1_21_FN,     GPSR1_21,
2899                 GP_1_20_FN,     GPSR1_20,
2900                 GP_1_19_FN,     GPSR1_19,
2901                 GP_1_18_FN,     GPSR1_18,
2902                 GP_1_17_FN,     GPSR1_17,
2903                 GP_1_16_FN,     GPSR1_16,
2904                 GP_1_15_FN,     GPSR1_15,
2905                 GP_1_14_FN,     GPSR1_14,
2906                 GP_1_13_FN,     GPSR1_13,
2907                 GP_1_12_FN,     GPSR1_12,
2908                 GP_1_11_FN,     GPSR1_11,
2909                 GP_1_10_FN,     GPSR1_10,
2910                 GP_1_9_FN,      GPSR1_9,
2911                 GP_1_8_FN,      GPSR1_8,
2912                 GP_1_7_FN,      GPSR1_7,
2913                 GP_1_6_FN,      GPSR1_6,
2914                 GP_1_5_FN,      GPSR1_5,
2915                 GP_1_4_FN,      GPSR1_4,
2916                 GP_1_3_FN,      GPSR1_3,
2917                 GP_1_2_FN,      GPSR1_2,
2918                 GP_1_1_FN,      GPSR1_1,
2919                 GP_1_0_FN,      GPSR1_0, ))
2920         },
2921         { PINMUX_CFG_REG_VAR("GPSR2", 0xE6058040, 32,
2922                              GROUP(-12, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
2923                                    1, 1, 1, 1, 1, 1, 1, 1, 1, 1),
2924                              GROUP(
2925                 /* GP2_31_20 RESERVED */
2926                 GP_2_19_FN,     GPSR2_19,
2927                 GP_2_18_FN,     GPSR2_18,
2928                 GP_2_17_FN,     GPSR2_17,
2929                 GP_2_16_FN,     GPSR2_16,
2930                 GP_2_15_FN,     GPSR2_15,
2931                 GP_2_14_FN,     GPSR2_14,
2932                 GP_2_13_FN,     GPSR2_13,
2933                 GP_2_12_FN,     GPSR2_12,
2934                 GP_2_11_FN,     GPSR2_11,
2935                 GP_2_10_FN,     GPSR2_10,
2936                 GP_2_9_FN,      GPSR2_9,
2937                 GP_2_8_FN,      GPSR2_8,
2938                 GP_2_7_FN,      GPSR2_7,
2939                 GP_2_6_FN,      GPSR2_6,
2940                 GP_2_5_FN,      GPSR2_5,
2941                 GP_2_4_FN,      GPSR2_4,
2942                 GP_2_3_FN,      GPSR2_3,
2943                 GP_2_2_FN,      GPSR2_2,
2944                 GP_2_1_FN,      GPSR2_1,
2945                 GP_2_0_FN,      GPSR2_0, ))
2946         },
2947         { PINMUX_CFG_REG("GPSR3", 0xE6058840, 32, 1, GROUP(
2948                 0, 0,
2949                 0, 0,
2950                 GP_3_29_FN,     GPSR3_29,
2951                 GP_3_28_FN,     GPSR3_28,
2952                 GP_3_27_FN,     GPSR3_27,
2953                 GP_3_26_FN,     GPSR3_26,
2954                 GP_3_25_FN,     GPSR3_25,
2955                 GP_3_24_FN,     GPSR3_24,
2956                 GP_3_23_FN,     GPSR3_23,
2957                 GP_3_22_FN,     GPSR3_22,
2958                 GP_3_21_FN,     GPSR3_21,
2959                 GP_3_20_FN,     GPSR3_20,
2960                 GP_3_19_FN,     GPSR3_19,
2961                 GP_3_18_FN,     GPSR3_18,
2962                 GP_3_17_FN,     GPSR3_17,
2963                 GP_3_16_FN,     GPSR3_16,
2964                 GP_3_15_FN,     GPSR3_15,
2965                 GP_3_14_FN,     GPSR3_14,
2966                 GP_3_13_FN,     GPSR3_13,
2967                 GP_3_12_FN,     GPSR3_12,
2968                 GP_3_11_FN,     GPSR3_11,
2969                 GP_3_10_FN,     GPSR3_10,
2970                 GP_3_9_FN,      GPSR3_9,
2971                 GP_3_8_FN,      GPSR3_8,
2972                 GP_3_7_FN,      GPSR3_7,
2973                 GP_3_6_FN,      GPSR3_6,
2974                 GP_3_5_FN,      GPSR3_5,
2975                 GP_3_4_FN,      GPSR3_4,
2976                 GP_3_3_FN,      GPSR3_3,
2977                 GP_3_2_FN,      GPSR3_2,
2978                 GP_3_1_FN,      GPSR3_1,
2979                 GP_3_0_FN,      GPSR3_0, ))
2980         },
2981         { PINMUX_CFG_REG("GPSR4", 0xE6060040, 32, 1, GROUP(
2982                 0, 0,
2983                 0, 0,
2984                 0, 0,
2985                 0, 0,
2986                 0, 0,
2987                 0, 0,
2988                 0, 0,
2989                 GP_4_24_FN,     GPSR4_24,
2990                 GP_4_23_FN,     GPSR4_23,
2991                 GP_4_22_FN,     GPSR4_22,
2992                 GP_4_21_FN,     GPSR4_21,
2993                 GP_4_20_FN,     GPSR4_20,
2994                 GP_4_19_FN,     GPSR4_19,
2995                 GP_4_18_FN,     GPSR4_18,
2996                 GP_4_17_FN,     GPSR4_17,
2997                 GP_4_16_FN,     GPSR4_16,
2998                 GP_4_15_FN,     GPSR4_15,
2999                 GP_4_14_FN,     GPSR4_14,
3000                 GP_4_13_FN,     GPSR4_13,
3001                 GP_4_12_FN,     GPSR4_12,
3002                 GP_4_11_FN,     GPSR4_11,
3003                 GP_4_10_FN,     GPSR4_10,
3004                 GP_4_9_FN,      GPSR4_9,
3005                 GP_4_8_FN,      GPSR4_8,
3006                 GP_4_7_FN,      GPSR4_7,
3007                 GP_4_6_FN,      GPSR4_6,
3008                 GP_4_5_FN,      GPSR4_5,
3009                 GP_4_4_FN,      GPSR4_4,
3010                 GP_4_3_FN,      GPSR4_3,
3011                 GP_4_2_FN,      GPSR4_2,
3012                 GP_4_1_FN,      GPSR4_1,
3013                 GP_4_0_FN,      GPSR4_0, ))
3014         },
3015         { PINMUX_CFG_REG_VAR("GPSR5", 0xE6060840, 32,
3016                              GROUP(-11, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
3017                                    1, 1, 1, 1, 1, 1, 1, 1, 1, 1),
3018                              GROUP(
3019                 /* GP5_31_21 RESERVED */
3020                 GP_5_20_FN,     GPSR5_20,
3021                 GP_5_19_FN,     GPSR5_19,
3022                 GP_5_18_FN,     GPSR5_18,
3023                 GP_5_17_FN,     GPSR5_17,
3024                 GP_5_16_FN,     GPSR5_16,
3025                 GP_5_15_FN,     GPSR5_15,
3026                 GP_5_14_FN,     GPSR5_14,
3027                 GP_5_13_FN,     GPSR5_13,
3028                 GP_5_12_FN,     GPSR5_12,
3029                 GP_5_11_FN,     GPSR5_11,
3030                 GP_5_10_FN,     GPSR5_10,
3031                 GP_5_9_FN,      GPSR5_9,
3032                 GP_5_8_FN,      GPSR5_8,
3033                 GP_5_7_FN,      GPSR5_7,
3034                 GP_5_6_FN,      GPSR5_6,
3035                 GP_5_5_FN,      GPSR5_5,
3036                 GP_5_4_FN,      GPSR5_4,
3037                 GP_5_3_FN,      GPSR5_3,
3038                 GP_5_2_FN,      GPSR5_2,
3039                 GP_5_1_FN,      GPSR5_1,
3040                 GP_5_0_FN,      GPSR5_0, ))
3041         },
3042         { PINMUX_CFG_REG_VAR("GPSR6", 0xE6061040, 32,
3043                              GROUP(-11, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
3044                                    1, 1, 1, 1, 1, 1, 1, 1, 1, 1),
3045                              GROUP(
3046                 /* GP6_31_21 RESERVED */
3047                 GP_6_20_FN,     GPSR6_20,
3048                 GP_6_19_FN,     GPSR6_19,
3049                 GP_6_18_FN,     GPSR6_18,
3050                 GP_6_17_FN,     GPSR6_17,
3051                 GP_6_16_FN,     GPSR6_16,
3052                 GP_6_15_FN,     GPSR6_15,
3053                 GP_6_14_FN,     GPSR6_14,
3054                 GP_6_13_FN,     GPSR6_13,
3055                 GP_6_12_FN,     GPSR6_12,
3056                 GP_6_11_FN,     GPSR6_11,
3057                 GP_6_10_FN,     GPSR6_10,
3058                 GP_6_9_FN,      GPSR6_9,
3059                 GP_6_8_FN,      GPSR6_8,
3060                 GP_6_7_FN,      GPSR6_7,
3061                 GP_6_6_FN,      GPSR6_6,
3062                 GP_6_5_FN,      GPSR6_5,
3063                 GP_6_4_FN,      GPSR6_4,
3064                 GP_6_3_FN,      GPSR6_3,
3065                 GP_6_2_FN,      GPSR6_2,
3066                 GP_6_1_FN,      GPSR6_1,
3067                 GP_6_0_FN,      GPSR6_0, ))
3068         },
3069         { PINMUX_CFG_REG_VAR("GPSR7", 0xE6061840, 32,
3070                              GROUP(-11, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
3071                                    1, 1, 1, 1, 1, 1, 1, 1, 1, 1),
3072                              GROUP(
3073                 /* GP7_31_21 RESERVED */
3074                 GP_7_20_FN,     GPSR7_20,
3075                 GP_7_19_FN,     GPSR7_19,
3076                 GP_7_18_FN,     GPSR7_18,
3077                 GP_7_17_FN,     GPSR7_17,
3078                 GP_7_16_FN,     GPSR7_16,
3079                 GP_7_15_FN,     GPSR7_15,
3080                 GP_7_14_FN,     GPSR7_14,
3081                 GP_7_13_FN,     GPSR7_13,
3082                 GP_7_12_FN,     GPSR7_12,
3083                 GP_7_11_FN,     GPSR7_11,
3084                 GP_7_10_FN,     GPSR7_10,
3085                 GP_7_9_FN,      GPSR7_9,
3086                 GP_7_8_FN,      GPSR7_8,
3087                 GP_7_7_FN,      GPSR7_7,
3088                 GP_7_6_FN,      GPSR7_6,
3089                 GP_7_5_FN,      GPSR7_5,
3090                 GP_7_4_FN,      GPSR7_4,
3091                 GP_7_3_FN,      GPSR7_3,
3092                 GP_7_2_FN,      GPSR7_2,
3093                 GP_7_1_FN,      GPSR7_1,
3094                 GP_7_0_FN,      GPSR7_0, ))
3095         },
3096         { PINMUX_CFG_REG_VAR("GPSR8", 0xE6068040, 32,
3097                              GROUP(-18, 1, 1, 1, 1,
3098                                    1, 1, 1, 1, 1, 1, 1, 1, 1, 1),
3099                              GROUP(
3100                 /* GP8_31_14 RESERVED */
3101                 GP_8_13_FN,     GPSR8_13,
3102                 GP_8_12_FN,     GPSR8_12,
3103                 GP_8_11_FN,     GPSR8_11,
3104                 GP_8_10_FN,     GPSR8_10,
3105                 GP_8_9_FN,      GPSR8_9,
3106                 GP_8_8_FN,      GPSR8_8,
3107                 GP_8_7_FN,      GPSR8_7,
3108                 GP_8_6_FN,      GPSR8_6,
3109                 GP_8_5_FN,      GPSR8_5,
3110                 GP_8_4_FN,      GPSR8_4,
3111                 GP_8_3_FN,      GPSR8_3,
3112                 GP_8_2_FN,      GPSR8_2,
3113                 GP_8_1_FN,      GPSR8_1,
3114                 GP_8_0_FN,      GPSR8_0, ))
3115         },
3116 #undef F_
3117 #undef FM
3118
3119 #define F_(x, y)        x,
3120 #define FM(x)           FN_##x,
3121         { PINMUX_CFG_REG("IP0SR0", 0xE6050060, 32, 4, GROUP(
3122                 IP0SR0_31_28
3123                 IP0SR0_27_24
3124                 IP0SR0_23_20
3125                 IP0SR0_19_16
3126                 IP0SR0_15_12
3127                 IP0SR0_11_8
3128                 IP0SR0_7_4
3129                 IP0SR0_3_0))
3130         },
3131         { PINMUX_CFG_REG("IP1SR0", 0xE6050064, 32, 4, GROUP(
3132                 IP1SR0_31_28
3133                 IP1SR0_27_24
3134                 IP1SR0_23_20
3135                 IP1SR0_19_16
3136                 IP1SR0_15_12
3137                 IP1SR0_11_8
3138                 IP1SR0_7_4
3139                 IP1SR0_3_0))
3140         },
3141         { PINMUX_CFG_REG_VAR("IP2SR0", 0xE6050068, 32,
3142                              GROUP(-20, 4, 4, 4),
3143                              GROUP(
3144                 /* IP2SR0_31_12 RESERVED */
3145                 IP2SR0_11_8
3146                 IP2SR0_7_4
3147                 IP2SR0_3_0))
3148         },
3149         { PINMUX_CFG_REG("IP0SR1", 0xE6050860, 32, 4, GROUP(
3150                 IP0SR1_31_28
3151                 IP0SR1_27_24
3152                 IP0SR1_23_20
3153                 IP0SR1_19_16
3154                 IP0SR1_15_12
3155                 IP0SR1_11_8
3156                 IP0SR1_7_4
3157                 IP0SR1_3_0))
3158         },
3159         { PINMUX_CFG_REG("IP1SR1", 0xE6050864, 32, 4, GROUP(
3160                 IP1SR1_31_28
3161                 IP1SR1_27_24
3162                 IP1SR1_23_20
3163                 IP1SR1_19_16
3164                 IP1SR1_15_12
3165                 IP1SR1_11_8
3166                 IP1SR1_7_4
3167                 IP1SR1_3_0))
3168         },
3169         { PINMUX_CFG_REG("IP2SR1", 0xE6050868, 32, 4, GROUP(
3170                 IP2SR1_31_28
3171                 IP2SR1_27_24
3172                 IP2SR1_23_20
3173                 IP2SR1_19_16
3174                 IP2SR1_15_12
3175                 IP2SR1_11_8
3176                 IP2SR1_7_4
3177                 IP2SR1_3_0))
3178         },
3179         { PINMUX_CFG_REG_VAR("IP3SR1", 0xE605086C, 32,
3180                              GROUP(-12, 4, 4, 4, 4, 4),
3181                              GROUP(
3182                 /* IP3SR1_31_20 RESERVED */
3183                 IP3SR1_19_16
3184                 IP3SR1_15_12
3185                 IP3SR1_11_8
3186                 IP3SR1_7_4
3187                 IP3SR1_3_0))
3188         },
3189         { PINMUX_CFG_REG("IP0SR2", 0xE6058060, 32, 4, GROUP(
3190                 IP0SR2_31_28
3191                 IP0SR2_27_24
3192                 IP0SR2_23_20
3193                 IP0SR2_19_16
3194                 IP0SR2_15_12
3195                 IP0SR2_11_8
3196                 IP0SR2_7_4
3197                 IP0SR2_3_0))
3198         },
3199         { PINMUX_CFG_REG("IP1SR2", 0xE6058064, 32, 4, GROUP(
3200                 IP1SR2_31_28
3201                 IP1SR2_27_24
3202                 IP1SR2_23_20
3203                 IP1SR2_19_16
3204                 IP1SR2_15_12
3205                 IP1SR2_11_8
3206                 IP1SR2_7_4
3207                 IP1SR2_3_0))
3208         },
3209         { PINMUX_CFG_REG_VAR("IP2SR2", 0xE6058068, 32,
3210                              GROUP(-16, 4, 4, 4, 4),
3211                              GROUP(
3212                 /* IP2SR2_31_16 RESERVED */
3213                 IP2SR2_15_12
3214                 IP2SR2_11_8
3215                 IP2SR2_7_4
3216                 IP2SR2_3_0))
3217         },
3218         { PINMUX_CFG_REG("IP0SR3", 0xE6058860, 32, 4, GROUP(
3219                 IP0SR3_31_28
3220                 IP0SR3_27_24
3221                 IP0SR3_23_20
3222                 IP0SR3_19_16
3223                 IP0SR3_15_12
3224                 IP0SR3_11_8
3225                 IP0SR3_7_4
3226                 IP0SR3_3_0))
3227         },
3228         { PINMUX_CFG_REG("IP1SR3", 0xE6058864, 32, 4, GROUP(
3229                 IP1SR3_31_28
3230                 IP1SR3_27_24
3231                 IP1SR3_23_20
3232                 IP1SR3_19_16
3233                 IP1SR3_15_12
3234                 IP1SR3_11_8
3235                 IP1SR3_7_4
3236                 IP1SR3_3_0))
3237         },
3238         { PINMUX_CFG_REG("IP2SR3", 0xE6058868, 32, 4, GROUP(
3239                 IP2SR3_31_28
3240                 IP2SR3_27_24
3241                 IP2SR3_23_20
3242                 IP2SR3_19_16
3243                 IP2SR3_15_12
3244                 IP2SR3_11_8
3245                 IP2SR3_7_4
3246                 IP2SR3_3_0))
3247         },
3248         { PINMUX_CFG_REG_VAR("IP3SR3", 0xE605886C, 32,
3249                              GROUP(-8, 4, 4, 4, 4, 4, 4),
3250                              GROUP(
3251                 /* IP3SR3_31_24 RESERVED */
3252                 IP3SR3_23_20
3253                 IP3SR3_19_16
3254                 IP3SR3_15_12
3255                 IP3SR3_11_8
3256                 IP3SR3_7_4
3257                 IP3SR3_3_0))
3258         },
3259         { PINMUX_CFG_REG("IP0SR6", 0xE6061060, 32, 4, GROUP(
3260                 IP0SR6_31_28
3261                 IP0SR6_27_24
3262                 IP0SR6_23_20
3263                 IP0SR6_19_16
3264                 IP0SR6_15_12
3265                 IP0SR6_11_8
3266                 IP0SR6_7_4
3267                 IP0SR6_3_0))
3268         },
3269         { PINMUX_CFG_REG("IP1SR6", 0xE6061064, 32, 4, GROUP(
3270                 IP1SR6_31_28
3271                 IP1SR6_27_24
3272                 IP1SR6_23_20
3273                 IP1SR6_19_16
3274                 IP1SR6_15_12
3275                 IP1SR6_11_8
3276                 IP1SR6_7_4
3277                 IP1SR6_3_0))
3278         },
3279         { PINMUX_CFG_REG_VAR("IP2SR6", 0xE6061068, 32,
3280                              GROUP(-12, 4, 4, 4, 4, 4),
3281                              GROUP(
3282                 /* IP2SR6_31_20 RESERVED */
3283                 IP2SR6_19_16
3284                 IP2SR6_15_12
3285                 IP2SR6_11_8
3286                 IP2SR6_7_4
3287                 IP2SR6_3_0))
3288         },
3289         { PINMUX_CFG_REG("IP0SR7", 0xE6061860, 32, 4, GROUP(
3290                 IP0SR7_31_28
3291                 IP0SR7_27_24
3292                 IP0SR7_23_20
3293                 IP0SR7_19_16
3294                 IP0SR7_15_12
3295                 IP0SR7_11_8
3296                 IP0SR7_7_4
3297                 IP0SR7_3_0))
3298         },
3299         { PINMUX_CFG_REG("IP1SR7", 0xE6061864, 32, 4, GROUP(
3300                 IP1SR7_31_28
3301                 IP1SR7_27_24
3302                 IP1SR7_23_20
3303                 IP1SR7_19_16
3304                 IP1SR7_15_12
3305                 IP1SR7_11_8
3306                 IP1SR7_7_4
3307                 IP1SR7_3_0))
3308         },
3309         { PINMUX_CFG_REG_VAR("IP2SR7", 0xE6061868, 32,
3310                              GROUP(-12, 4, 4, 4, 4, 4),
3311                              GROUP(
3312                 /* IP2SR7_31_20 RESERVED */
3313                 IP2SR7_19_16
3314                 IP2SR7_15_12
3315                 IP2SR7_11_8
3316                 IP2SR7_7_4
3317                 IP2SR7_3_0))
3318         },
3319         { PINMUX_CFG_REG("IP0SR8", 0xE6068060, 32, 4, GROUP(
3320                 IP0SR8_31_28
3321                 IP0SR8_27_24
3322                 IP0SR8_23_20
3323                 IP0SR8_19_16
3324                 IP0SR8_15_12
3325                 IP0SR8_11_8
3326                 IP0SR8_7_4
3327                 IP0SR8_3_0))
3328         },
3329         { PINMUX_CFG_REG_VAR("IP1SR8", 0xE6068064, 32,
3330                              GROUP(-8, 4, 4, 4, 4, 4, 4),
3331                              GROUP(
3332                 /* IP1SR8_31_24 RESERVED */
3333                 IP1SR8_23_20
3334                 IP1SR8_19_16
3335                 IP1SR8_15_12
3336                 IP1SR8_11_8
3337                 IP1SR8_7_4
3338                 IP1SR8_3_0))
3339         },
3340 #undef F_
3341 #undef FM
3342
3343 #define F_(x, y)        x,
3344 #define FM(x)           FN_##x,
3345         { PINMUX_CFG_REG_VAR("MOD_SEL4", 0xE6060100, 32,
3346                              GROUP(-12, 1, 1, -2, 1, 1, -1, 1, -2, 1, 1, -2, 1,
3347                                    -2, 1, 1, -1),
3348                              GROUP(
3349                 /* RESERVED 31-20 */
3350                 MOD_SEL4_19
3351                 MOD_SEL4_18
3352                 /* RESERVED 17-16 */
3353                 MOD_SEL4_15
3354                 MOD_SEL4_14
3355                 /* RESERVED 13 */
3356                 MOD_SEL4_12
3357                 /* RESERVED 11-10 */
3358                 MOD_SEL4_9
3359                 MOD_SEL4_8
3360                 /* RESERVED 7-6 */
3361                 MOD_SEL4_5
3362                 /* RESERVED 4-3 */
3363                 MOD_SEL4_2
3364                 MOD_SEL4_1
3365                 /* RESERVED 0 */
3366                 ))
3367         },
3368         { PINMUX_CFG_REG_VAR("MOD_SEL5", 0xE6060900, 32,
3369                              GROUP(-12, 1, -2, 1, 1, -2, 1, 1, -2, 1, -1,
3370                                    1, 1, -2, 1, -1, 1),
3371                              GROUP(
3372                 /* RESERVED 31-20 */
3373                 MOD_SEL5_19
3374                 /* RESERVED 18-17 */
3375                 MOD_SEL5_16
3376                 MOD_SEL5_15
3377                 /* RESERVED 14-13 */
3378                 MOD_SEL5_12
3379                 MOD_SEL5_11
3380                 /* RESERVED 10-9 */
3381                 MOD_SEL5_8
3382                 /* RESERVED 7 */
3383                 MOD_SEL5_6
3384                 MOD_SEL5_5
3385                 /* RESERVED 4-3 */
3386                 MOD_SEL5_2
3387                 /* RESERVED 1 */
3388                 MOD_SEL5_0))
3389         },
3390         { PINMUX_CFG_REG_VAR("MOD_SEL6", 0xE6061100, 32,
3391                              GROUP(-13, 1, -1, 1, -2, 1, 1,
3392                                    -1, 1, -2, 1, 1, 1, -2, 1, 1, -1),
3393                              GROUP(
3394                 /* RESERVED 31-19 */
3395                 MOD_SEL6_18
3396                 /* RESERVED 17 */
3397                 MOD_SEL6_16
3398                 /* RESERVED 15-14 */
3399                 MOD_SEL6_13
3400                 MOD_SEL6_12
3401                 /* RESERVED 11 */
3402                 MOD_SEL6_10
3403                 /* RESERVED 9-8 */
3404                 MOD_SEL6_7
3405                 MOD_SEL6_6
3406                 MOD_SEL6_5
3407                 /* RESERVED 4-3 */
3408                 MOD_SEL6_2
3409                 MOD_SEL6_1
3410                 /* RESERVED 0 */
3411                 ))
3412         },
3413         { PINMUX_CFG_REG_VAR("MOD_SEL7", 0xE6061900, 32,
3414                              GROUP(-15, 1, 1, -1, 1, -1, 1, 1, -2, 1, 1,
3415                                    -2, 1, 1, -1, 1),
3416                              GROUP(
3417                 /* RESERVED 31-17 */
3418                 MOD_SEL7_16
3419                 MOD_SEL7_15
3420                 /* RESERVED 14 */
3421                 MOD_SEL7_13
3422                 /* RESERVED 12 */
3423                 MOD_SEL7_11
3424                 MOD_SEL7_10
3425                 /* RESERVED 9-8 */
3426                 MOD_SEL7_7
3427                 MOD_SEL7_6
3428                 /* RESERVED 5-4 */
3429                 MOD_SEL7_3
3430                 MOD_SEL7_2
3431                 /* RESERVED 1 */
3432                 MOD_SEL7_0))
3433         },
3434         { PINMUX_CFG_REG_VAR("MOD_SEL8", 0xE6068100, 32,
3435                              GROUP(-20, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1),
3436                              GROUP(
3437                 /* RESERVED 31-12 */
3438                 MOD_SEL8_11
3439                 MOD_SEL8_10
3440                 MOD_SEL8_9
3441                 MOD_SEL8_8
3442                 MOD_SEL8_7
3443                 MOD_SEL8_6
3444                 MOD_SEL8_5
3445                 MOD_SEL8_4
3446                 MOD_SEL8_3
3447                 MOD_SEL8_2
3448                 MOD_SEL8_1
3449                 MOD_SEL8_0))
3450         },
3451         { },
3452 };
3453
3454 static const struct pinmux_drive_reg pinmux_drive_regs[] = {
3455         { PINMUX_DRIVE_REG("DRV0CTRL0", 0xE6050080) {
3456                 { RCAR_GP_PIN(0,  7), 28, 3 },  /* MSIOF5_SS2 */
3457                 { RCAR_GP_PIN(0,  6), 24, 3 },  /* IRQ0 */
3458                 { RCAR_GP_PIN(0,  5), 20, 3 },  /* IRQ1 */
3459                 { RCAR_GP_PIN(0,  4), 16, 3 },  /* IRQ2 */
3460                 { RCAR_GP_PIN(0,  3), 12, 3 },  /* IRQ3 */
3461                 { RCAR_GP_PIN(0,  2),  8, 3 },  /* GP0_02 */
3462                 { RCAR_GP_PIN(0,  1),  4, 3 },  /* GP0_01 */
3463                 { RCAR_GP_PIN(0,  0),  0, 3 },  /* GP0_00 */
3464         } },
3465         { PINMUX_DRIVE_REG("DRV1CTRL0", 0xE6050084) {
3466                 { RCAR_GP_PIN(0, 15), 28, 3 },  /* MSIOF2_SYNC */
3467                 { RCAR_GP_PIN(0, 14), 24, 3 },  /* MSIOF2_SS1 */
3468                 { RCAR_GP_PIN(0, 13), 20, 3 },  /* MSIOF2_SS2 */
3469                 { RCAR_GP_PIN(0, 12), 16, 3 },  /* MSIOF5_RXD */
3470                 { RCAR_GP_PIN(0, 11), 12, 3 },  /* MSIOF5_SCK */
3471                 { RCAR_GP_PIN(0, 10),  8, 3 },  /* MSIOF5_TXD */
3472                 { RCAR_GP_PIN(0,  9),  4, 3 },  /* MSIOF5_SYNC */
3473                 { RCAR_GP_PIN(0,  8),  0, 3 },  /* MSIOF5_SS1 */
3474         } },
3475         { PINMUX_DRIVE_REG("DRV2CTRL0", 0xE6050088) {
3476                 { RCAR_GP_PIN(0, 18),  8, 3 },  /* MSIOF2_RXD */
3477                 { RCAR_GP_PIN(0, 17),  4, 3 },  /* MSIOF2_SCK */
3478                 { RCAR_GP_PIN(0, 16),  0, 3 },  /* MSIOF2_TXD */
3479         } },
3480         { PINMUX_DRIVE_REG("DRV0CTRL1", 0xE6050880) {
3481                 { RCAR_GP_PIN(1,  7), 28, 3 },  /* MSIOF0_SS1 */
3482                 { RCAR_GP_PIN(1,  6), 24, 3 },  /* MSIOF0_SS2 */
3483                 { RCAR_GP_PIN(1,  5), 20, 3 },  /* MSIOF1_RXD */
3484                 { RCAR_GP_PIN(1,  4), 16, 3 },  /* MSIOF1_TXD */
3485                 { RCAR_GP_PIN(1,  3), 12, 3 },  /* MSIOF1_SCK */
3486                 { RCAR_GP_PIN(1,  2),  8, 3 },  /* MSIOF1_SYNC */
3487                 { RCAR_GP_PIN(1,  1),  4, 3 },  /* MSIOF1_SS1 */
3488                 { RCAR_GP_PIN(1,  0),  0, 3 },  /* MSIOF1_SS2 */
3489         } },
3490         { PINMUX_DRIVE_REG("DRV1CTRL1", 0xE6050884) {
3491                 { RCAR_GP_PIN(1, 15), 28, 3 },  /* HSCK0 */
3492                 { RCAR_GP_PIN(1, 14), 24, 3 },  /* HRTS0_N */
3493                 { RCAR_GP_PIN(1, 13), 20, 3 },  /* HCTS0_N */
3494                 { RCAR_GP_PIN(1, 12), 16, 3 },  /* HTX0 */
3495                 { RCAR_GP_PIN(1, 11), 12, 3 },  /* MSIOF0_RXD */
3496                 { RCAR_GP_PIN(1, 10),  8, 3 },  /* MSIOF0_SCK */
3497                 { RCAR_GP_PIN(1,  9),  4, 3 },  /* MSIOF0_TXD */
3498                 { RCAR_GP_PIN(1,  8),  0, 3 },  /* MSIOF0_SYNC */
3499         } },
3500         { PINMUX_DRIVE_REG("DRV2CTRL1", 0xE6050888) {
3501                 { RCAR_GP_PIN(1, 23), 28, 3 },  /* GP1_23 */
3502                 { RCAR_GP_PIN(1, 22), 24, 3 },  /* AUDIO_CLKIN */
3503                 { RCAR_GP_PIN(1, 21), 20, 3 },  /* AUDIO_CLKOUT */
3504                 { RCAR_GP_PIN(1, 20), 16, 3 },  /* SSI_SD */
3505                 { RCAR_GP_PIN(1, 19), 12, 3 },  /* SSI_WS */
3506                 { RCAR_GP_PIN(1, 18),  8, 3 },  /* SSI_SCK */
3507                 { RCAR_GP_PIN(1, 17),  4, 3 },  /* SCIF_CLK */
3508                 { RCAR_GP_PIN(1, 16),  0, 3 },  /* HRX0 */
3509         } },
3510         { PINMUX_DRIVE_REG("DRV3CTRL1", 0xE605088C) {
3511                 { RCAR_GP_PIN(1, 28), 16, 3 },  /* HTX3 */
3512                 { RCAR_GP_PIN(1, 27), 12, 3 },  /* HCTS3_N */
3513                 { RCAR_GP_PIN(1, 26),  8, 3 },  /* HRTS3_N */
3514                 { RCAR_GP_PIN(1, 25),  4, 3 },  /* HSCK3 */
3515                 { RCAR_GP_PIN(1, 24),  0, 3 },  /* HRX3 */
3516         } },
3517         { PINMUX_DRIVE_REG("DRV0CTRL2", 0xE6058080) {
3518                 { RCAR_GP_PIN(2,  7), 28, 3 },  /* TPU0TO1 */
3519                 { RCAR_GP_PIN(2,  6), 24, 3 },  /* FXR_TXDB */
3520                 { RCAR_GP_PIN(2,  5), 20, 3 },  /* FXR_TXENB_N */
3521                 { RCAR_GP_PIN(2,  4), 16, 3 },  /* RXDB_EXTFXR */
3522                 { RCAR_GP_PIN(2,  3), 12, 3 },  /* CLK_EXTFXR */
3523                 { RCAR_GP_PIN(2,  2),  8, 3 },  /* RXDA_EXTFXR */
3524                 { RCAR_GP_PIN(2,  1),  4, 3 },  /* FXR_TXENA_N */
3525                 { RCAR_GP_PIN(2,  0),  0, 3 },  /* FXR_TXDA */
3526         } },
3527         { PINMUX_DRIVE_REG("DRV1CTRL2", 0xE6058084) {
3528                 { RCAR_GP_PIN(2, 15), 28, 3 },  /* CANFD3_RX */
3529                 { RCAR_GP_PIN(2, 14), 24, 3 },  /* CANFD3_TX */
3530                 { RCAR_GP_PIN(2, 13), 20, 3 },  /* CANFD2_RX */
3531                 { RCAR_GP_PIN(2, 12), 16, 3 },  /* CANFD2_TX */
3532                 { RCAR_GP_PIN(2, 11), 12, 3 },  /* CANFD0_RX */
3533                 { RCAR_GP_PIN(2, 10),  8, 3 },  /* CANFD0_TX */
3534                 { RCAR_GP_PIN(2,  9),  4, 3 },  /* CAN_CLK */
3535                 { RCAR_GP_PIN(2,  8),  0, 3 },  /* TPU0TO0 */
3536         } },
3537         { PINMUX_DRIVE_REG("DRV2CTRL2", 0xE6058088) {
3538                 { RCAR_GP_PIN(2, 19), 12, 3 },  /* CANFD7_RX */
3539                 { RCAR_GP_PIN(2, 18),  8, 3 },  /* CANFD7_TX */
3540                 { RCAR_GP_PIN(2, 17),  4, 3 },  /* CANFD4_RX */
3541                 { RCAR_GP_PIN(2, 16),  0, 3 },  /* CANFD4_TX */
3542         } },
3543         { PINMUX_DRIVE_REG("DRV0CTRL3", 0xE6058880) {
3544                 { RCAR_GP_PIN(3,  7), 28, 3 },  /* MMC_D4 */
3545                 { RCAR_GP_PIN(3,  6), 24, 3 },  /* MMC_D5 */
3546                 { RCAR_GP_PIN(3,  5), 20, 3 },  /* MMC_SD_D3 */
3547                 { RCAR_GP_PIN(3,  4), 16, 3 },  /* MMC_DS */
3548                 { RCAR_GP_PIN(3,  3), 12, 3 },  /* MMC_SD_CLK */
3549                 { RCAR_GP_PIN(3,  2),  8, 3 },  /* MMC_SD_D2 */
3550                 { RCAR_GP_PIN(3,  1),  4, 3 },  /* MMC_SD_D0 */
3551                 { RCAR_GP_PIN(3,  0),  0, 3 },  /* MMC_SD_D1 */
3552         } },
3553         { PINMUX_DRIVE_REG("DRV1CTRL3", 0xE6058884) {
3554                 { RCAR_GP_PIN(3, 15), 28, 2 },  /* QSPI0_SSL */
3555                 { RCAR_GP_PIN(3, 14), 24, 2 },  /* IPC_CLKOUT */
3556                 { RCAR_GP_PIN(3, 13), 20, 2 },  /* IPC_CLKIN */
3557                 { RCAR_GP_PIN(3, 12), 16, 3 },  /* SD_WP */
3558                 { RCAR_GP_PIN(3, 11), 12, 3 },  /* SD_CD */
3559                 { RCAR_GP_PIN(3, 10),  8, 3 },  /* MMC_SD_CMD */
3560                 { RCAR_GP_PIN(3,  9),  4, 3 },  /* MMC_D6*/
3561                 { RCAR_GP_PIN(3,  8),  0, 3 },  /* MMC_D7 */
3562         } },
3563         { PINMUX_DRIVE_REG("DRV2CTRL3", 0xE6058888) {
3564                 { RCAR_GP_PIN(3, 23), 28, 2 },  /* QSPI1_MISO_IO1 */
3565                 { RCAR_GP_PIN(3, 22), 24, 2 },  /* QSPI1_SPCLK */
3566                 { RCAR_GP_PIN(3, 21), 20, 2 },  /* QSPI1_MOSI_IO0 */
3567                 { RCAR_GP_PIN(3, 20), 16, 2 },  /* QSPI0_SPCLK */
3568                 { RCAR_GP_PIN(3, 19), 12, 2 },  /* QSPI0_MOSI_IO0 */
3569                 { RCAR_GP_PIN(3, 18),  8, 2 },  /* QSPI0_MISO_IO1 */
3570                 { RCAR_GP_PIN(3, 17),  4, 2 },  /* QSPI0_IO2 */
3571                 { RCAR_GP_PIN(3, 16),  0, 2 },  /* QSPI0_IO3 */
3572         } },
3573         { PINMUX_DRIVE_REG("DRV3CTRL3", 0xE605888C) {
3574                 { RCAR_GP_PIN(3, 29), 20, 2 },  /* RPC_INT_N */
3575                 { RCAR_GP_PIN(3, 28), 16, 2 },  /* RPC_WP_N */
3576                 { RCAR_GP_PIN(3, 27), 12, 2 },  /* RPC_RESET_N */
3577                 { RCAR_GP_PIN(3, 26),  8, 2 },  /* QSPI1_IO3 */
3578                 { RCAR_GP_PIN(3, 25),  4, 2 },  /* QSPI1_SSL */
3579                 { RCAR_GP_PIN(3, 24),  0, 2 },  /* QSPI1_IO2 */
3580         } },
3581         { PINMUX_DRIVE_REG("DRV0CTRL4", 0xE6060080) {
3582                 { RCAR_GP_PIN(4,  7), 28, 3 },  /* TSN0_RX_CTL */
3583                 { RCAR_GP_PIN(4,  6), 24, 3 },  /* TSN0_AVTP_CAPTURE */
3584                 { RCAR_GP_PIN(4,  5), 20, 3 },  /* TSN0_AVTP_MATCH */
3585                 { RCAR_GP_PIN(4,  4), 16, 3 },  /* TSN0_LINK */
3586                 { RCAR_GP_PIN(4,  3), 12, 3 },  /* TSN0_PHY_INT */
3587                 { RCAR_GP_PIN(4,  2),  8, 3 },  /* TSN0_AVTP_PPS1 */
3588                 { RCAR_GP_PIN(4,  1),  4, 3 },  /* TSN0_MDC */
3589                 { RCAR_GP_PIN(4,  0),  0, 3 },  /* TSN0_MDIO */
3590         } },
3591         { PINMUX_DRIVE_REG("DRV1CTRL4", 0xE6060084) {
3592                 { RCAR_GP_PIN(4, 15), 28, 3 },  /* TSN0_TD0 */
3593                 { RCAR_GP_PIN(4, 14), 24, 3 },  /* TSN0_TD1 */
3594                 { RCAR_GP_PIN(4, 13), 20, 3 },  /* TSN0_RD1 */
3595                 { RCAR_GP_PIN(4, 12), 16, 3 },  /* TSN0_TXC */
3596                 { RCAR_GP_PIN(4, 11), 12, 3 },  /* TSN0_RXC */
3597                 { RCAR_GP_PIN(4, 10),  8, 3 },  /* TSN0_RD0 */
3598                 { RCAR_GP_PIN(4,  9),  4, 3 },  /* TSN0_TX_CTL */
3599                 { RCAR_GP_PIN(4,  8),  0, 3 },  /* TSN0_AVTP_PPS0 */
3600         } },
3601         { PINMUX_DRIVE_REG("DRV2CTRL4", 0xE6060088) {
3602                 { RCAR_GP_PIN(4, 23), 28, 3 },  /* AVS0 */
3603                 { RCAR_GP_PIN(4, 22), 24, 3 },  /* PCIE1_CLKREQ_N */
3604                 { RCAR_GP_PIN(4, 21), 20, 3 },  /* PCIE0_CLKREQ_N */
3605                 { RCAR_GP_PIN(4, 20), 16, 3 },  /* TSN0_TXCREFCLK */
3606                 { RCAR_GP_PIN(4, 19), 12, 3 },  /* TSN0_TD2 */
3607                 { RCAR_GP_PIN(4, 18),  8, 3 },  /* TSN0_TD3 */
3608                 { RCAR_GP_PIN(4, 17),  4, 3 },  /* TSN0_RD2 */
3609                 { RCAR_GP_PIN(4, 16),  0, 3 },  /* TSN0_RD3 */
3610         } },
3611         { PINMUX_DRIVE_REG("DRV3CTRL4", 0xE606008C) {
3612                 { RCAR_GP_PIN(4, 24),  0, 3 },  /* AVS1 */
3613         } },
3614         { PINMUX_DRIVE_REG("DRV0CTRL5", 0xE6060880) {
3615                 { RCAR_GP_PIN(5,  7), 28, 3 },  /* AVB2_TXCREFCLK */
3616                 { RCAR_GP_PIN(5,  6), 24, 3 },  /* AVB2_MDC */
3617                 { RCAR_GP_PIN(5,  5), 20, 3 },  /* AVB2_MAGIC */
3618                 { RCAR_GP_PIN(5,  4), 16, 3 },  /* AVB2_PHY_INT */
3619                 { RCAR_GP_PIN(5,  3), 12, 3 },  /* AVB2_LINK */
3620                 { RCAR_GP_PIN(5,  2),  8, 3 },  /* AVB2_AVTP_MATCH */
3621                 { RCAR_GP_PIN(5,  1),  4, 3 },  /* AVB2_AVTP_CAPTURE */
3622                 { RCAR_GP_PIN(5,  0),  0, 3 },  /* AVB2_AVTP_PPS */
3623         } },
3624         { PINMUX_DRIVE_REG("DRV1CTRL5", 0xE6060884) {
3625                 { RCAR_GP_PIN(5, 15), 28, 3 },  /* AVB2_TD0 */
3626                 { RCAR_GP_PIN(5, 14), 24, 3 },  /* AVB2_RD1 */
3627                 { RCAR_GP_PIN(5, 13), 20, 3 },  /* AVB2_RD2 */
3628                 { RCAR_GP_PIN(5, 12), 16, 3 },  /* AVB2_TD1 */
3629                 { RCAR_GP_PIN(5, 11), 12, 3 },  /* AVB2_TD2 */
3630                 { RCAR_GP_PIN(5, 10),  8, 3 },  /* AVB2_MDIO */
3631                 { RCAR_GP_PIN(5,  9),  4, 3 },  /* AVB2_RD3 */
3632                 { RCAR_GP_PIN(5,  8),  0, 3 },  /* AVB2_TD3 */
3633         } },
3634         { PINMUX_DRIVE_REG("DRV2CTRL5", 0xE6060888) {
3635                 { RCAR_GP_PIN(5, 20), 16, 3 },  /* AVB2_RX_CTL */
3636                 { RCAR_GP_PIN(5, 19), 12, 3 },  /* AVB2_TX_CTL */
3637                 { RCAR_GP_PIN(5, 18),  8, 3 },  /* AVB2_RXC */
3638                 { RCAR_GP_PIN(5, 17),  4, 3 },  /* AVB2_RD0 */
3639                 { RCAR_GP_PIN(5, 16),  0, 3 },  /* AVB2_TXC */
3640         } },
3641         { PINMUX_DRIVE_REG("DRV0CTRL6", 0xE6061080) {
3642                 { RCAR_GP_PIN(6,  7), 28, 3 },  /* AVB1_TX_CTL */
3643                 { RCAR_GP_PIN(6,  6), 24, 3 },  /* AVB1_TXC */
3644                 { RCAR_GP_PIN(6,  5), 20, 3 },  /* AVB1_AVTP_MATCH */
3645                 { RCAR_GP_PIN(6,  4), 16, 3 },  /* AVB1_LINK */
3646                 { RCAR_GP_PIN(6,  3), 12, 3 },  /* AVB1_PHY_INT */
3647                 { RCAR_GP_PIN(6,  2),  8, 3 },  /* AVB1_MDC */
3648                 { RCAR_GP_PIN(6,  1),  4, 3 },  /* AVB1_MAGIC */
3649                 { RCAR_GP_PIN(6,  0),  0, 3 },  /* AVB1_MDIO */
3650         } },
3651         { PINMUX_DRIVE_REG("DRV1CTRL6", 0xE6061084) {
3652                 { RCAR_GP_PIN(6, 15), 28, 3 },  /* AVB1_RD0 */
3653                 { RCAR_GP_PIN(6, 14), 24, 3 },  /* AVB1_RD1 */
3654                 { RCAR_GP_PIN(6, 13), 20, 3 },  /* AVB1_TD0 */
3655                 { RCAR_GP_PIN(6, 12), 16, 3 },  /* AVB1_TD1 */
3656                 { RCAR_GP_PIN(6, 11), 12, 3 },  /* AVB1_AVTP_CAPTURE */
3657                 { RCAR_GP_PIN(6, 10),  8, 3 },  /* AVB1_AVTP_PPS */
3658                 { RCAR_GP_PIN(6,  9),  4, 3 },  /* AVB1_RX_CTL */
3659                 { RCAR_GP_PIN(6,  8),  0, 3 },  /* AVB1_RXC */
3660         } },
3661         { PINMUX_DRIVE_REG("DRV2CTRL6", 0xE6061088) {
3662                 { RCAR_GP_PIN(6, 20), 16, 3 },  /* AVB1_TXCREFCLK */
3663                 { RCAR_GP_PIN(6, 19), 12, 3 },  /* AVB1_RD3 */
3664                 { RCAR_GP_PIN(6, 18),  8, 3 },  /* AVB1_TD3 */
3665                 { RCAR_GP_PIN(6, 17),  4, 3 },  /* AVB1_RD2 */
3666                 { RCAR_GP_PIN(6, 16),  0, 3 },  /* AVB1_TD2 */
3667         } },
3668         { PINMUX_DRIVE_REG("DRV0CTRL7", 0xE6061880) {
3669                 { RCAR_GP_PIN(7,  7), 28, 3 },  /* AVB0_TD1 */
3670                 { RCAR_GP_PIN(7,  6), 24, 3 },  /* AVB0_TD2 */
3671                 { RCAR_GP_PIN(7,  5), 20, 3 },  /* AVB0_PHY_INT */
3672                 { RCAR_GP_PIN(7,  4), 16, 3 },  /* AVB0_LINK */
3673                 { RCAR_GP_PIN(7,  3), 12, 3 },  /* AVB0_TD3 */
3674                 { RCAR_GP_PIN(7,  2),  8, 3 },  /* AVB0_AVTP_MATCH */
3675                 { RCAR_GP_PIN(7,  1),  4, 3 },  /* AVB0_AVTP_CAPTURE */
3676                 { RCAR_GP_PIN(7,  0),  0, 3 },  /* AVB0_AVTP_PPS */
3677         } },
3678         { PINMUX_DRIVE_REG("DRV1CTRL7", 0xE6061884) {
3679                 { RCAR_GP_PIN(7, 15), 28, 3 },  /* AVB0_TXC */
3680                 { RCAR_GP_PIN(7, 14), 24, 3 },  /* AVB0_MDIO */
3681                 { RCAR_GP_PIN(7, 13), 20, 3 },  /* AVB0_MDC */
3682                 { RCAR_GP_PIN(7, 12), 16, 3 },  /* AVB0_RD2 */
3683                 { RCAR_GP_PIN(7, 11), 12, 3 },  /* AVB0_TD0 */
3684                 { RCAR_GP_PIN(7, 10),  8, 3 },  /* AVB0_MAGIC */
3685                 { RCAR_GP_PIN(7,  9),  4, 3 },  /* AVB0_TXCREFCLK */
3686                 { RCAR_GP_PIN(7,  8),  0, 3 },  /* AVB0_RD3 */
3687         } },
3688         { PINMUX_DRIVE_REG("DRV2CTRL7", 0xE6061888) {
3689                 { RCAR_GP_PIN(7, 20), 16, 3 },  /* AVB0_RX_CTL */
3690                 { RCAR_GP_PIN(7, 19), 12, 3 },  /* AVB0_RXC */
3691                 { RCAR_GP_PIN(7, 18),  8, 3 },  /* AVB0_RD0 */
3692                 { RCAR_GP_PIN(7, 17),  4, 3 },  /* AVB0_RD1 */
3693                 { RCAR_GP_PIN(7, 16),  0, 3 },  /* AVB0_TX_CTL */
3694         } },
3695         { PINMUX_DRIVE_REG("DRV0CTRL8", 0xE6068080) {
3696                 { RCAR_GP_PIN(8,  7), 28, 3 },  /* SDA3 */
3697                 { RCAR_GP_PIN(8,  6), 24, 3 },  /* SCL3 */
3698                 { RCAR_GP_PIN(8,  5), 20, 3 },  /* SDA2 */
3699                 { RCAR_GP_PIN(8,  4), 16, 3 },  /* SCL2 */
3700                 { RCAR_GP_PIN(8,  3), 12, 3 },  /* SDA1 */
3701                 { RCAR_GP_PIN(8,  2),  8, 3 },  /* SCL1 */
3702                 { RCAR_GP_PIN(8,  1),  4, 3 },  /* SDA0 */
3703                 { RCAR_GP_PIN(8,  0),  0, 3 },  /* SCL0 */
3704         } },
3705         { PINMUX_DRIVE_REG("DRV1CTRL8", 0xE6068084) {
3706                 { RCAR_GP_PIN(8, 13), 20, 3 },  /* GP8_13 */
3707                 { RCAR_GP_PIN(8, 12), 16, 3 },  /* GP8_12 */
3708                 { RCAR_GP_PIN(8, 11), 12, 3 },  /* SDA5 */
3709                 { RCAR_GP_PIN(8, 10),  8, 3 },  /* SCL5 */
3710                 { RCAR_GP_PIN(8,  9),  4, 3 },  /* SDA4 */
3711                 { RCAR_GP_PIN(8,  8),  0, 3 },  /* SCL4 */
3712         } },
3713         { },
3714 };
3715
3716 enum ioctrl_regs {
3717         POC0,
3718         POC1,
3719         POC3,
3720         POC4,
3721         POC5,
3722         POC6,
3723         POC7,
3724         POC8,
3725 };
3726
3727 static const struct pinmux_ioctrl_reg pinmux_ioctrl_regs[] = {
3728         [POC0]          = { 0xE60500A0, },
3729         [POC1]          = { 0xE60508A0, },
3730         [POC3]          = { 0xE60588A0, },
3731         [POC4]          = { 0xE60600A0, },
3732         [POC5]          = { 0xE60608A0, },
3733         [POC6]          = { 0xE60610A0, },
3734         [POC7]          = { 0xE60618A0, },
3735         [POC8]          = { 0xE60680A0, },
3736         { /* sentinel */ },
3737 };
3738
3739 static int r8a779g0_pin_to_pocctrl(unsigned int pin, u32 *pocctrl)
3740 {
3741         int bit = pin & 0x1f;
3742
3743         *pocctrl = pinmux_ioctrl_regs[POC0].reg;
3744         if (pin >= RCAR_GP_PIN(0, 0) && pin <= RCAR_GP_PIN(0, 18))
3745                 return bit;
3746
3747         *pocctrl = pinmux_ioctrl_regs[POC1].reg;
3748         if (pin >= RCAR_GP_PIN(1, 0) && pin <= RCAR_GP_PIN(1, 22))
3749                 return bit;
3750
3751         *pocctrl = pinmux_ioctrl_regs[POC3].reg;
3752         if (pin >= RCAR_GP_PIN(3, 0) && pin <= RCAR_GP_PIN(3, 12))
3753                 return bit;
3754
3755         *pocctrl = pinmux_ioctrl_regs[POC8].reg;
3756         if (pin >= RCAR_GP_PIN(8, 0) && pin <= RCAR_GP_PIN(8, 13))
3757                 return bit;
3758
3759         return -EINVAL;
3760 }
3761
3762 static const struct pinmux_bias_reg pinmux_bias_regs[] = {
3763         { PINMUX_BIAS_REG("PUEN0", 0xE60500C0, "PUD0", 0xE60500E0) {
3764                 [ 0] = RCAR_GP_PIN(0,  0),      /* GP0_00 */
3765                 [ 1] = RCAR_GP_PIN(0,  1),      /* GP0_01 */
3766                 [ 2] = RCAR_GP_PIN(0,  2),      /* GP0_02 */
3767                 [ 3] = RCAR_GP_PIN(0,  3),      /* IRQ3 */
3768                 [ 4] = RCAR_GP_PIN(0,  4),      /* IRQ2 */
3769                 [ 5] = RCAR_GP_PIN(0,  5),      /* IRQ1 */
3770                 [ 6] = RCAR_GP_PIN(0,  6),      /* IRQ0 */
3771                 [ 7] = RCAR_GP_PIN(0,  7),      /* MSIOF5_SS2 */
3772                 [ 8] = RCAR_GP_PIN(0,  8),      /* MSIOF5_SS1 */
3773                 [ 9] = RCAR_GP_PIN(0,  9),      /* MSIOF5_SYNC */
3774                 [10] = RCAR_GP_PIN(0, 10),      /* MSIOF5_TXD */
3775                 [11] = RCAR_GP_PIN(0, 11),      /* MSIOF5_SCK */
3776                 [12] = RCAR_GP_PIN(0, 12),      /* MSIOF5_RXD */
3777                 [13] = RCAR_GP_PIN(0, 13),      /* MSIOF2_SS2 */
3778                 [14] = RCAR_GP_PIN(0, 14),      /* MSIOF2_SS1 */
3779                 [15] = RCAR_GP_PIN(0, 15),      /* MSIOF2_SYNC */
3780                 [16] = RCAR_GP_PIN(0, 16),      /* MSIOF2_TXD */
3781                 [17] = RCAR_GP_PIN(0, 17),      /* MSIOF2_SCK */
3782                 [18] = RCAR_GP_PIN(0, 18),      /* MSIOF2_RXD */
3783                 [19] = SH_PFC_PIN_NONE,
3784                 [20] = SH_PFC_PIN_NONE,
3785                 [21] = SH_PFC_PIN_NONE,
3786                 [22] = SH_PFC_PIN_NONE,
3787                 [23] = SH_PFC_PIN_NONE,
3788                 [24] = SH_PFC_PIN_NONE,
3789                 [25] = SH_PFC_PIN_NONE,
3790                 [26] = SH_PFC_PIN_NONE,
3791                 [27] = SH_PFC_PIN_NONE,
3792                 [28] = SH_PFC_PIN_NONE,
3793                 [29] = SH_PFC_PIN_NONE,
3794                 [30] = SH_PFC_PIN_NONE,
3795                 [31] = SH_PFC_PIN_NONE,
3796         } },
3797         { PINMUX_BIAS_REG("PUEN1", 0xE60508C0, "PUD1", 0xE60508E0) {
3798                 [ 0] = RCAR_GP_PIN(1,  0),      /* MSIOF1_SS2 */
3799                 [ 1] = RCAR_GP_PIN(1,  1),      /* MSIOF1_SS1 */
3800                 [ 2] = RCAR_GP_PIN(1,  2),      /* MSIOF1_SYNC */
3801                 [ 3] = RCAR_GP_PIN(1,  3),      /* MSIOF1_SCK */
3802                 [ 4] = RCAR_GP_PIN(1,  4),      /* MSIOF1_TXD */
3803                 [ 5] = RCAR_GP_PIN(1,  5),      /* MSIOF1_RXD */
3804                 [ 6] = RCAR_GP_PIN(1,  6),      /* MSIOF0_SS2 */
3805                 [ 7] = RCAR_GP_PIN(1,  7),      /* MSIOF0_SS1 */
3806                 [ 8] = RCAR_GP_PIN(1,  8),      /* MSIOF0_SYNC */
3807                 [ 9] = RCAR_GP_PIN(1,  9),      /* MSIOF0_TXD */
3808                 [10] = RCAR_GP_PIN(1, 10),      /* MSIOF0_SCK */
3809                 [11] = RCAR_GP_PIN(1, 11),      /* MSIOF0_RXD */
3810                 [12] = RCAR_GP_PIN(1, 12),      /* HTX0 */
3811                 [13] = RCAR_GP_PIN(1, 13),      /* HCTS0_N */
3812                 [14] = RCAR_GP_PIN(1, 14),      /* HRTS0_N */
3813                 [15] = RCAR_GP_PIN(1, 15),      /* HSCK0 */
3814                 [16] = RCAR_GP_PIN(1, 16),      /* HRX0 */
3815                 [17] = RCAR_GP_PIN(1, 17),      /* SCIF_CLK */
3816                 [18] = RCAR_GP_PIN(1, 18),      /* SSI_SCK */
3817                 [19] = RCAR_GP_PIN(1, 19),      /* SSI_WS */
3818                 [20] = RCAR_GP_PIN(1, 20),      /* SSI_SD */
3819                 [21] = RCAR_GP_PIN(1, 21),      /* AUDIO_CLKOUT */
3820                 [22] = RCAR_GP_PIN(1, 22),      /* AUDIO_CLKIN */
3821                 [23] = RCAR_GP_PIN(1, 23),      /* GP1_23 */
3822                 [24] = RCAR_GP_PIN(1, 24),      /* HRX3 */
3823                 [25] = RCAR_GP_PIN(1, 25),      /* HSCK3 */
3824                 [26] = RCAR_GP_PIN(1, 26),      /* HRTS3_N */
3825                 [27] = RCAR_GP_PIN(1, 27),      /* HCTS3_N */
3826                 [28] = RCAR_GP_PIN(1, 28),      /* HTX3 */
3827                 [29] = SH_PFC_PIN_NONE,
3828                 [30] = SH_PFC_PIN_NONE,
3829                 [31] = SH_PFC_PIN_NONE,
3830         } },
3831         { PINMUX_BIAS_REG("PUEN2", 0xE60580C0, "PUD2", 0xE60580E0) {
3832                 [ 0] = RCAR_GP_PIN(2,  0),      /* FXR_TXDA */
3833                 [ 1] = RCAR_GP_PIN(2,  1),      /* FXR_TXENA_N */
3834                 [ 2] = RCAR_GP_PIN(2,  2),      /* RXDA_EXTFXR */
3835                 [ 3] = RCAR_GP_PIN(2,  3),      /* CLK_EXTFXR */
3836                 [ 4] = RCAR_GP_PIN(2,  4),      /* RXDB_EXTFXR */
3837                 [ 5] = RCAR_GP_PIN(2,  5),      /* FXR_TXENB_N */
3838                 [ 6] = RCAR_GP_PIN(2,  6),      /* FXR_TXDB */
3839                 [ 7] = RCAR_GP_PIN(2,  7),      /* TPU0TO1 */
3840                 [ 8] = RCAR_GP_PIN(2,  8),      /* TPU0TO0 */
3841                 [ 9] = RCAR_GP_PIN(2,  9),      /* CAN_CLK */
3842                 [10] = RCAR_GP_PIN(2, 10),      /* CANFD0_TX */
3843                 [11] = RCAR_GP_PIN(2, 11),      /* CANFD0_RX */
3844                 [12] = RCAR_GP_PIN(2, 12),      /* CANFD2_TX */
3845                 [13] = RCAR_GP_PIN(2, 13),      /* CANFD2_RX */
3846                 [14] = RCAR_GP_PIN(2, 14),      /* CANFD3_TX */
3847                 [15] = RCAR_GP_PIN(2, 15),      /* CANFD3_RX */
3848                 [16] = RCAR_GP_PIN(2, 16),      /* CANFD4_TX */
3849                 [17] = RCAR_GP_PIN(2, 17),      /* CANFD4_RX */
3850                 [18] = RCAR_GP_PIN(2, 18),      /* CANFD7_TX */
3851                 [19] = RCAR_GP_PIN(2, 19),      /* CANFD7_RX */
3852                 [20] = SH_PFC_PIN_NONE,
3853                 [21] = SH_PFC_PIN_NONE,
3854                 [22] = SH_PFC_PIN_NONE,
3855                 [23] = SH_PFC_PIN_NONE,
3856                 [24] = SH_PFC_PIN_NONE,
3857                 [25] = SH_PFC_PIN_NONE,
3858                 [26] = SH_PFC_PIN_NONE,
3859                 [27] = SH_PFC_PIN_NONE,
3860                 [28] = SH_PFC_PIN_NONE,
3861                 [29] = SH_PFC_PIN_NONE,
3862                 [30] = SH_PFC_PIN_NONE,
3863                 [31] = SH_PFC_PIN_NONE,
3864         } },
3865         { PINMUX_BIAS_REG("PUEN3", 0xE60588C0, "PUD3", 0xE60588E0) {
3866                 [ 0] = RCAR_GP_PIN(3,  0),      /* MMC_SD_D1 */
3867                 [ 1] = RCAR_GP_PIN(3,  1),      /* MMC_SD_D0 */
3868                 [ 2] = RCAR_GP_PIN(3,  2),      /* MMC_SD_D2 */
3869                 [ 3] = RCAR_GP_PIN(3,  3),      /* MMC_SD_CLK */
3870                 [ 4] = RCAR_GP_PIN(3,  4),      /* MMC_DS */
3871                 [ 5] = RCAR_GP_PIN(3,  5),      /* MMC_SD_D3 */
3872                 [ 6] = RCAR_GP_PIN(3,  6),      /* MMC_D5 */
3873                 [ 7] = RCAR_GP_PIN(3,  7),      /* MMC_D4 */
3874                 [ 8] = RCAR_GP_PIN(3,  8),      /* MMC_D7 */
3875                 [ 9] = RCAR_GP_PIN(3,  9),      /* MMC_D6 */
3876                 [10] = RCAR_GP_PIN(3, 10),      /* MMC_SD_CMD */
3877                 [11] = RCAR_GP_PIN(3, 11),      /* SD_CD */
3878                 [12] = RCAR_GP_PIN(3, 12),      /* SD_WP */
3879                 [13] = RCAR_GP_PIN(3, 13),      /* IPC_CLKIN */
3880                 [14] = RCAR_GP_PIN(3, 14),      /* IPC_CLKOUT */
3881                 [15] = RCAR_GP_PIN(3, 15),      /* QSPI0_SSL */
3882                 [16] = RCAR_GP_PIN(3, 16),      /* QSPI0_IO3 */
3883                 [17] = RCAR_GP_PIN(3, 17),      /* QSPI0_IO2 */
3884                 [18] = RCAR_GP_PIN(3, 18),      /* QSPI0_MISO_IO1 */
3885                 [19] = RCAR_GP_PIN(3, 19),      /* QSPI0_MOSI_IO0 */
3886                 [20] = RCAR_GP_PIN(3, 20),      /* QSPI0_SPCLK */
3887                 [21] = RCAR_GP_PIN(3, 21),      /* QSPI1_MOSI_IO0 */
3888                 [22] = RCAR_GP_PIN(3, 22),      /* QSPI1_SPCLK */
3889                 [23] = RCAR_GP_PIN(3, 23),      /* QSPI1_MISO_IO1 */
3890                 [24] = RCAR_GP_PIN(3, 24),      /* QSPI1_IO2 */
3891                 [25] = RCAR_GP_PIN(3, 25),      /* QSPI1_SSL */
3892                 [26] = RCAR_GP_PIN(3, 26),      /* QSPI1_IO3 */
3893                 [27] = RCAR_GP_PIN(3, 27),      /* RPC_RESET_N */
3894                 [28] = RCAR_GP_PIN(3, 28),      /* RPC_WP_N */
3895                 [29] = RCAR_GP_PIN(3, 29),      /* RPC_INT_N */
3896                 [30] = SH_PFC_PIN_NONE,
3897                 [31] = SH_PFC_PIN_NONE,
3898         } },
3899         { PINMUX_BIAS_REG("PUEN4", 0xE60600C0, "PUD4", 0xE60600E0) {
3900                 [ 0] = RCAR_GP_PIN(4,  0),      /* TSN0_MDIO */
3901                 [ 1] = RCAR_GP_PIN(4,  1),      /* TSN0_MDC */
3902                 [ 2] = RCAR_GP_PIN(4,  2),      /* TSN0_AVTP_PPS1 */
3903                 [ 3] = RCAR_GP_PIN(4,  3),      /* TSN0_PHY_INT */
3904                 [ 4] = RCAR_GP_PIN(4,  4),      /* TSN0_LINK */
3905                 [ 5] = RCAR_GP_PIN(4,  5),      /* TSN0_AVTP_MATCH */
3906                 [ 6] = RCAR_GP_PIN(4,  6),      /* TSN0_AVTP_CAPTURE */
3907                 [ 7] = RCAR_GP_PIN(4,  7),      /* TSN0_RX_CTL */
3908                 [ 8] = RCAR_GP_PIN(4,  8),      /* TSN0_AVTP_PPS0 */
3909                 [ 9] = RCAR_GP_PIN(4,  9),      /* TSN0_TX_CTL */
3910                 [10] = RCAR_GP_PIN(4, 10),      /* TSN0_RD0 */
3911                 [11] = RCAR_GP_PIN(4, 11),      /* TSN0_RXC */
3912                 [12] = RCAR_GP_PIN(4, 12),      /* TSN0_TXC */
3913                 [13] = RCAR_GP_PIN(4, 13),      /* TSN0_RD1 */
3914                 [14] = RCAR_GP_PIN(4, 14),      /* TSN0_TD1 */
3915                 [15] = RCAR_GP_PIN(4, 15),      /* TSN0_TD0 */
3916                 [16] = RCAR_GP_PIN(4, 16),      /* TSN0_RD3 */
3917                 [17] = RCAR_GP_PIN(4, 17),      /* TSN0_RD2 */
3918                 [18] = RCAR_GP_PIN(4, 18),      /* TSN0_TD3 */
3919                 [19] = RCAR_GP_PIN(4, 19),      /* TSN0_TD2 */
3920                 [20] = RCAR_GP_PIN(4, 20),      /* TSN0_TXCREFCLK */
3921                 [21] = RCAR_GP_PIN(4, 21),      /* PCIE0_CLKREQ_N */
3922                 [22] = RCAR_GP_PIN(4, 22),      /* PCIE1_CLKREQ_N */
3923                 [23] = RCAR_GP_PIN(4, 23),      /* AVS0 */
3924                 [24] = RCAR_GP_PIN(4, 24),      /* AVS1 */
3925                 [25] = SH_PFC_PIN_NONE,
3926                 [26] = SH_PFC_PIN_NONE,
3927                 [27] = SH_PFC_PIN_NONE,
3928                 [28] = SH_PFC_PIN_NONE,
3929                 [29] = SH_PFC_PIN_NONE,
3930                 [30] = SH_PFC_PIN_NONE,
3931                 [31] = SH_PFC_PIN_NONE,
3932         } },
3933         { PINMUX_BIAS_REG("PUEN5", 0xE60608C0, "PUD5", 0xE60608E0) {
3934                 [ 0] = RCAR_GP_PIN(5,  0),      /* AVB2_AVTP_PPS */
3935                 [ 1] = RCAR_GP_PIN(5,  1),      /* AVB0_AVTP_CAPTURE */
3936                 [ 2] = RCAR_GP_PIN(5,  2),      /* AVB2_AVTP_MATCH */
3937                 [ 3] = RCAR_GP_PIN(5,  3),      /* AVB2_LINK */
3938                 [ 4] = RCAR_GP_PIN(5,  4),      /* AVB2_PHY_INT */
3939                 [ 5] = RCAR_GP_PIN(5,  5),      /* AVB2_MAGIC */
3940                 [ 6] = RCAR_GP_PIN(5,  6),      /* AVB2_MDC */
3941                 [ 7] = RCAR_GP_PIN(5,  7),      /* AVB2_TXCREFCLK */
3942                 [ 8] = RCAR_GP_PIN(5,  8),      /* AVB2_TD3 */
3943                 [ 9] = RCAR_GP_PIN(5,  9),      /* AVB2_RD3 */
3944                 [10] = RCAR_GP_PIN(5, 10),      /* AVB2_MDIO */
3945                 [11] = RCAR_GP_PIN(5, 11),      /* AVB2_TD2 */
3946                 [12] = RCAR_GP_PIN(5, 12),      /* AVB2_TD1 */
3947                 [13] = RCAR_GP_PIN(5, 13),      /* AVB2_RD2 */
3948                 [14] = RCAR_GP_PIN(5, 14),      /* AVB2_RD1 */
3949                 [15] = RCAR_GP_PIN(5, 15),      /* AVB2_TD0 */
3950                 [16] = RCAR_GP_PIN(5, 16),      /* AVB2_TXC */
3951                 [17] = RCAR_GP_PIN(5, 17),      /* AVB2_RD0 */
3952                 [18] = RCAR_GP_PIN(5, 18),      /* AVB2_RXC */
3953                 [19] = RCAR_GP_PIN(5, 19),      /* AVB2_TX_CTL */
3954                 [20] = RCAR_GP_PIN(5, 20),      /* AVB2_RX_CTL */
3955                 [21] = SH_PFC_PIN_NONE,
3956                 [22] = SH_PFC_PIN_NONE,
3957                 [23] = SH_PFC_PIN_NONE,
3958                 [24] = SH_PFC_PIN_NONE,
3959                 [25] = SH_PFC_PIN_NONE,
3960                 [26] = SH_PFC_PIN_NONE,
3961                 [27] = SH_PFC_PIN_NONE,
3962                 [28] = SH_PFC_PIN_NONE,
3963                 [29] = SH_PFC_PIN_NONE,
3964                 [30] = SH_PFC_PIN_NONE,
3965                 [31] = SH_PFC_PIN_NONE,
3966         } },
3967         { PINMUX_BIAS_REG("PUEN6", 0xE60610C0, "PUD6", 0xE60610E0) {
3968                 [ 0] = RCAR_GP_PIN(6,  0),      /* AVB1_MDIO */
3969                 [ 1] = RCAR_GP_PIN(6,  1),      /* AVB1_MAGIC */
3970                 [ 2] = RCAR_GP_PIN(6,  2),      /* AVB1_MDC */
3971                 [ 3] = RCAR_GP_PIN(6,  3),      /* AVB1_PHY_INT */
3972                 [ 4] = RCAR_GP_PIN(6,  4),      /* AVB1_LINK */
3973                 [ 5] = RCAR_GP_PIN(6,  5),      /* AVB1_AVTP_MATCH */
3974                 [ 6] = RCAR_GP_PIN(6,  6),      /* AVB1_TXC */
3975                 [ 7] = RCAR_GP_PIN(6,  7),      /* AVB1_TX_CTL */
3976                 [ 8] = RCAR_GP_PIN(6,  8),      /* AVB1_RXC */
3977                 [ 9] = RCAR_GP_PIN(6,  9),      /* AVB1_RX_CTL */
3978                 [10] = RCAR_GP_PIN(6, 10),      /* AVB1_AVTP_PPS */
3979                 [11] = RCAR_GP_PIN(6, 11),      /* AVB1_AVTP_CAPTURE */
3980                 [12] = RCAR_GP_PIN(6, 12),      /* AVB1_TD1 */
3981                 [13] = RCAR_GP_PIN(6, 13),      /* AVB1_TD0 */
3982                 [14] = RCAR_GP_PIN(6, 14),      /* AVB1_RD1*/
3983                 [15] = RCAR_GP_PIN(6, 15),      /* AVB1_RD0 */
3984                 [16] = RCAR_GP_PIN(6, 16),      /* AVB1_TD2 */
3985                 [17] = RCAR_GP_PIN(6, 17),      /* AVB1_RD2 */
3986                 [18] = RCAR_GP_PIN(6, 18),      /* AVB1_TD3 */
3987                 [19] = RCAR_GP_PIN(6, 19),      /* AVB1_RD3 */
3988                 [20] = RCAR_GP_PIN(6, 20),      /* AVB1_TXCREFCLK */
3989                 [21] = SH_PFC_PIN_NONE,
3990                 [22] = SH_PFC_PIN_NONE,
3991                 [23] = SH_PFC_PIN_NONE,
3992                 [24] = SH_PFC_PIN_NONE,
3993                 [25] = SH_PFC_PIN_NONE,
3994                 [26] = SH_PFC_PIN_NONE,
3995                 [27] = SH_PFC_PIN_NONE,
3996                 [28] = SH_PFC_PIN_NONE,
3997                 [29] = SH_PFC_PIN_NONE,
3998                 [30] = SH_PFC_PIN_NONE,
3999                 [31] = SH_PFC_PIN_NONE,
4000         } },
4001         { PINMUX_BIAS_REG("PUEN7", 0xE60618C0, "PUD7", 0xE60618E0) {
4002                 [ 0] = RCAR_GP_PIN(7,  0),      /* AVB0_AVTP_PPS */
4003                 [ 1] = RCAR_GP_PIN(7,  1),      /* AVB0_AVTP_CAPTURE */
4004                 [ 2] = RCAR_GP_PIN(7,  2),      /* AVB0_AVTP_MATCH */
4005                 [ 3] = RCAR_GP_PIN(7,  3),      /* AVB0_TD3 */
4006                 [ 4] = RCAR_GP_PIN(7,  4),      /* AVB0_LINK */
4007                 [ 5] = RCAR_GP_PIN(7,  5),      /* AVB0_PHY_INT */
4008                 [ 6] = RCAR_GP_PIN(7,  6),      /* AVB0_TD2 */
4009                 [ 7] = RCAR_GP_PIN(7,  7),      /* AVB0_TD1 */
4010                 [ 8] = RCAR_GP_PIN(7,  8),      /* AVB0_RD3 */
4011                 [ 9] = RCAR_GP_PIN(7,  9),      /* AVB0_TXCREFCLK */
4012                 [10] = RCAR_GP_PIN(7, 10),      /* AVB0_MAGIC */
4013                 [11] = RCAR_GP_PIN(7, 11),      /* AVB0_TD0 */
4014                 [12] = RCAR_GP_PIN(7, 12),      /* AVB0_RD2 */
4015                 [13] = RCAR_GP_PIN(7, 13),      /* AVB0_MDC */
4016                 [14] = RCAR_GP_PIN(7, 14),      /* AVB0_MDIO */
4017                 [15] = RCAR_GP_PIN(7, 15),      /* AVB0_TXC */
4018                 [16] = RCAR_GP_PIN(7, 16),      /* AVB0_TX_CTL */
4019                 [17] = RCAR_GP_PIN(7, 17),      /* AVB0_RD1 */
4020                 [18] = RCAR_GP_PIN(7, 18),      /* AVB0_RD0 */
4021                 [19] = RCAR_GP_PIN(7, 19),      /* AVB0_RXC */
4022                 [20] = RCAR_GP_PIN(7, 20),      /* AVB0_RX_CTL */
4023                 [21] = SH_PFC_PIN_NONE,
4024                 [22] = SH_PFC_PIN_NONE,
4025                 [23] = SH_PFC_PIN_NONE,
4026                 [24] = SH_PFC_PIN_NONE,
4027                 [25] = SH_PFC_PIN_NONE,
4028                 [26] = SH_PFC_PIN_NONE,
4029                 [27] = SH_PFC_PIN_NONE,
4030                 [28] = SH_PFC_PIN_NONE,
4031                 [29] = SH_PFC_PIN_NONE,
4032                 [30] = SH_PFC_PIN_NONE,
4033                 [31] = SH_PFC_PIN_NONE,
4034         } },
4035         { PINMUX_BIAS_REG("PUEN8", 0xE60680C0, "PUD8", 0xE60680E0) {
4036                 [ 0] = RCAR_GP_PIN(8,  0),      /* SCL0 */
4037                 [ 1] = RCAR_GP_PIN(8,  1),      /* SDA0 */
4038                 [ 2] = RCAR_GP_PIN(8,  2),      /* SCL1 */
4039                 [ 3] = RCAR_GP_PIN(8,  3),      /* SDA1 */
4040                 [ 4] = RCAR_GP_PIN(8,  4),      /* SCL2 */
4041                 [ 5] = RCAR_GP_PIN(8,  5),      /* SDA2 */
4042                 [ 6] = RCAR_GP_PIN(8,  6),      /* SCL3 */
4043                 [ 7] = RCAR_GP_PIN(8,  7),      /* SDA3 */
4044                 [ 8] = RCAR_GP_PIN(8,  8),      /* SCL4 */
4045                 [ 9] = RCAR_GP_PIN(8,  9),      /* SDA4 */
4046                 [10] = RCAR_GP_PIN(8, 10),      /* SCL5 */
4047                 [11] = RCAR_GP_PIN(8, 11),      /* SDA5 */
4048                 [12] = RCAR_GP_PIN(8, 12),      /* GP8_12 */
4049                 [13] = RCAR_GP_PIN(8, 13),      /* GP8_13 */
4050                 [14] = SH_PFC_PIN_NONE,
4051                 [15] = SH_PFC_PIN_NONE,
4052                 [16] = SH_PFC_PIN_NONE,
4053                 [17] = SH_PFC_PIN_NONE,
4054                 [18] = SH_PFC_PIN_NONE,
4055                 [19] = SH_PFC_PIN_NONE,
4056                 [20] = SH_PFC_PIN_NONE,
4057                 [21] = SH_PFC_PIN_NONE,
4058                 [22] = SH_PFC_PIN_NONE,
4059                 [23] = SH_PFC_PIN_NONE,
4060                 [24] = SH_PFC_PIN_NONE,
4061                 [25] = SH_PFC_PIN_NONE,
4062                 [26] = SH_PFC_PIN_NONE,
4063                 [27] = SH_PFC_PIN_NONE,
4064                 [28] = SH_PFC_PIN_NONE,
4065                 [29] = SH_PFC_PIN_NONE,
4066                 [30] = SH_PFC_PIN_NONE,
4067                 [31] = SH_PFC_PIN_NONE,
4068         } },
4069         { /* sentinel */ },
4070 };
4071
4072 static const struct sh_pfc_soc_operations r8a779g0_pin_ops = {
4073         .pin_to_pocctrl = r8a779g0_pin_to_pocctrl,
4074         .get_bias = rcar_pinmux_get_bias,
4075         .set_bias = rcar_pinmux_set_bias,
4076 };
4077
4078 const struct sh_pfc_soc_info r8a779g0_pinmux_info = {
4079         .name = "r8a779g0_pfc",
4080         .ops = &r8a779g0_pin_ops,
4081         .unlock_reg = 0x1ff,    /* PMMRn mask */
4082
4083         .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
4084
4085         .pins = pinmux_pins,
4086         .nr_pins = ARRAY_SIZE(pinmux_pins),
4087         .groups = pinmux_groups,
4088         .nr_groups = ARRAY_SIZE(pinmux_groups),
4089         .functions = pinmux_functions,
4090         .nr_functions = ARRAY_SIZE(pinmux_functions),
4091
4092         .cfg_regs = pinmux_config_regs,
4093         .drive_regs = pinmux_drive_regs,
4094         .bias_regs = pinmux_bias_regs,
4095         .ioctrl_regs = pinmux_ioctrl_regs,
4096
4097         .pinmux_data = pinmux_data,
4098         .pinmux_data_size = ARRAY_SIZE(pinmux_data),
4099 };