1 // SPDX-License-Identifier: GPL-2.0-only
5 * Copyright (c) 2014,2015 AMD Corporation.
6 * Authors: Ken Xue <Ken.Xue@amd.com>
7 * Wu, Jeff <Jeff.Wu@amd.com>
9 * Contact Information: Nehal Shah <Nehal-bakulchandra.Shah@amd.com>
10 * Shyam Sundar S K <Shyam-sundar.S-k@amd.com>
13 #include <linux/err.h>
14 #include <linux/bug.h>
15 #include <linux/kernel.h>
16 #include <linux/module.h>
17 #include <linux/spinlock.h>
18 #include <linux/compiler.h>
19 #include <linux/types.h>
20 #include <linux/errno.h>
21 #include <linux/log2.h>
23 #include <linux/gpio/driver.h>
24 #include <linux/slab.h>
25 #include <linux/platform_device.h>
26 #include <linux/mutex.h>
27 #include <linux/acpi.h>
28 #include <linux/seq_file.h>
29 #include <linux/interrupt.h>
30 #include <linux/list.h>
31 #include <linux/bitops.h>
32 #include <linux/pinctrl/pinconf.h>
33 #include <linux/pinctrl/pinconf-generic.h>
36 #include "pinctrl-utils.h"
37 #include "pinctrl-amd.h"
39 static int amd_gpio_get_direction(struct gpio_chip *gc, unsigned offset)
43 struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
45 raw_spin_lock_irqsave(&gpio_dev->lock, flags);
46 pin_reg = readl(gpio_dev->base + offset * 4);
47 raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
49 if (pin_reg & BIT(OUTPUT_ENABLE_OFF))
50 return GPIO_LINE_DIRECTION_OUT;
52 return GPIO_LINE_DIRECTION_IN;
55 static int amd_gpio_direction_input(struct gpio_chip *gc, unsigned offset)
59 struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
61 raw_spin_lock_irqsave(&gpio_dev->lock, flags);
62 pin_reg = readl(gpio_dev->base + offset * 4);
63 pin_reg &= ~BIT(OUTPUT_ENABLE_OFF);
64 writel(pin_reg, gpio_dev->base + offset * 4);
65 raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
70 static int amd_gpio_direction_output(struct gpio_chip *gc, unsigned offset,
75 struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
77 raw_spin_lock_irqsave(&gpio_dev->lock, flags);
78 pin_reg = readl(gpio_dev->base + offset * 4);
79 pin_reg |= BIT(OUTPUT_ENABLE_OFF);
81 pin_reg |= BIT(OUTPUT_VALUE_OFF);
83 pin_reg &= ~BIT(OUTPUT_VALUE_OFF);
84 writel(pin_reg, gpio_dev->base + offset * 4);
85 raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
90 static int amd_gpio_get_value(struct gpio_chip *gc, unsigned offset)
94 struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
96 raw_spin_lock_irqsave(&gpio_dev->lock, flags);
97 pin_reg = readl(gpio_dev->base + offset * 4);
98 raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
100 return !!(pin_reg & BIT(PIN_STS_OFF));
103 static void amd_gpio_set_value(struct gpio_chip *gc, unsigned offset, int value)
107 struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
109 raw_spin_lock_irqsave(&gpio_dev->lock, flags);
110 pin_reg = readl(gpio_dev->base + offset * 4);
112 pin_reg |= BIT(OUTPUT_VALUE_OFF);
114 pin_reg &= ~BIT(OUTPUT_VALUE_OFF);
115 writel(pin_reg, gpio_dev->base + offset * 4);
116 raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
119 static int amd_gpio_set_debounce(struct gpio_chip *gc, unsigned offset,
126 struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
128 raw_spin_lock_irqsave(&gpio_dev->lock, flags);
129 pin_reg = readl(gpio_dev->base + offset * 4);
132 pin_reg |= DB_TYPE_REMOVE_GLITCH << DB_CNTRL_OFF;
133 pin_reg &= ~DB_TMR_OUT_MASK;
135 Debounce Debounce Timer Max
136 TmrLarge TmrOutUnit Unit Debounce
138 0 0 61 usec (2 RtcClk) 976 usec
139 0 1 244 usec (8 RtcClk) 3.9 msec
140 1 0 15.6 msec (512 RtcClk) 250 msec
141 1 1 62.5 msec (2048 RtcClk) 1 sec
146 pin_reg &= ~BIT(DB_TMR_OUT_UNIT_OFF);
147 pin_reg &= ~BIT(DB_TMR_LARGE_OFF);
148 } else if (debounce < 976) {
149 time = debounce / 61;
150 pin_reg |= time & DB_TMR_OUT_MASK;
151 pin_reg &= ~BIT(DB_TMR_OUT_UNIT_OFF);
152 pin_reg &= ~BIT(DB_TMR_LARGE_OFF);
153 } else if (debounce < 3900) {
154 time = debounce / 244;
155 pin_reg |= time & DB_TMR_OUT_MASK;
156 pin_reg |= BIT(DB_TMR_OUT_UNIT_OFF);
157 pin_reg &= ~BIT(DB_TMR_LARGE_OFF);
158 } else if (debounce < 250000) {
159 time = debounce / 15625;
160 pin_reg |= time & DB_TMR_OUT_MASK;
161 pin_reg &= ~BIT(DB_TMR_OUT_UNIT_OFF);
162 pin_reg |= BIT(DB_TMR_LARGE_OFF);
163 } else if (debounce < 1000000) {
164 time = debounce / 62500;
165 pin_reg |= time & DB_TMR_OUT_MASK;
166 pin_reg |= BIT(DB_TMR_OUT_UNIT_OFF);
167 pin_reg |= BIT(DB_TMR_LARGE_OFF);
169 pin_reg &= ~(DB_CNTRl_MASK << DB_CNTRL_OFF);
173 pin_reg &= ~BIT(DB_TMR_OUT_UNIT_OFF);
174 pin_reg &= ~BIT(DB_TMR_LARGE_OFF);
175 pin_reg &= ~DB_TMR_OUT_MASK;
176 pin_reg &= ~(DB_CNTRl_MASK << DB_CNTRL_OFF);
178 writel(pin_reg, gpio_dev->base + offset * 4);
179 raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
184 static int amd_gpio_set_config(struct gpio_chip *gc, unsigned offset,
185 unsigned long config)
189 if (pinconf_to_config_param(config) != PIN_CONFIG_INPUT_DEBOUNCE)
192 debounce = pinconf_to_config_argument(config);
193 return amd_gpio_set_debounce(gc, offset, debounce);
196 #ifdef CONFIG_DEBUG_FS
197 static void amd_gpio_dbg_show(struct seq_file *s, struct gpio_chip *gc)
202 unsigned int bank, i, pin_num;
203 struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
212 char *interrupt_enable;
213 char *interrupt_mask;
219 char *pull_up_enable;
220 char *pull_down_enable;
223 char debounce_value[40];
224 char *debounce_enable;
226 for (bank = 0; bank < gpio_dev->hwbank_num; bank++) {
227 seq_printf(s, "GPIO bank%d\t", bank);
232 pin_num = AMD_GPIO_PINS_BANK0;
236 pin_num = AMD_GPIO_PINS_BANK1 + i;
240 pin_num = AMD_GPIO_PINS_BANK2 + i;
244 pin_num = AMD_GPIO_PINS_BANK3 + i;
247 /* Illegal bank number, ignore */
250 for (; i < pin_num; i++) {
251 seq_printf(s, "pin%d\t", i);
252 raw_spin_lock_irqsave(&gpio_dev->lock, flags);
253 pin_reg = readl(gpio_dev->base + i * 4);
254 raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
256 if (pin_reg & BIT(INTERRUPT_ENABLE_OFF)) {
257 u8 level = (pin_reg >> ACTIVE_LEVEL_OFF) &
259 interrupt_enable = "interrupt is enabled|";
261 if (level == ACTIVE_LEVEL_HIGH)
262 active_level = "Active high|";
263 else if (level == ACTIVE_LEVEL_LOW)
264 active_level = "Active low|";
265 else if (!(pin_reg & BIT(LEVEL_TRIG_OFF)) &&
266 level == ACTIVE_LEVEL_BOTH)
267 active_level = "Active on both|";
269 active_level = "Unknown Active level|";
271 if (pin_reg & BIT(LEVEL_TRIG_OFF))
272 level_trig = "Level trigger|";
274 level_trig = "Edge trigger|";
278 "interrupt is disabled|";
283 if (pin_reg & BIT(INTERRUPT_MASK_OFF))
285 "interrupt is unmasked|";
288 "interrupt is masked|";
290 if (pin_reg & BIT(WAKE_CNTRL_OFF_S0I3))
291 wake_cntrl0 = "enable wakeup in S0i3 state|";
293 wake_cntrl0 = "disable wakeup in S0i3 state|";
295 if (pin_reg & BIT(WAKE_CNTRL_OFF_S3))
296 wake_cntrl1 = "enable wakeup in S3 state|";
298 wake_cntrl1 = "disable wakeup in S3 state|";
300 if (pin_reg & BIT(WAKE_CNTRL_OFF_S4))
301 wake_cntrl2 = "enable wakeup in S4/S5 state|";
303 wake_cntrl2 = "disable wakeup in S4/S5 state|";
305 if (pin_reg & BIT(PULL_UP_ENABLE_OFF)) {
306 pull_up_enable = "pull-up is enabled|";
307 if (pin_reg & BIT(PULL_UP_SEL_OFF))
308 pull_up_sel = "8k pull-up|";
310 pull_up_sel = "4k pull-up|";
312 pull_up_enable = "pull-up is disabled|";
316 if (pin_reg & BIT(PULL_DOWN_ENABLE_OFF))
317 pull_down_enable = "pull-down is enabled|";
319 pull_down_enable = "Pull-down is disabled|";
321 if (pin_reg & BIT(OUTPUT_ENABLE_OFF)) {
323 output_enable = "output is enabled|";
324 if (pin_reg & BIT(OUTPUT_VALUE_OFF))
325 output_value = "output is high|";
327 output_value = "output is low|";
329 output_enable = "output is disabled|";
332 if (pin_reg & BIT(PIN_STS_OFF))
333 pin_sts = "input is high|";
335 pin_sts = "input is low|";
338 db_cntrl = (DB_CNTRl_MASK << DB_CNTRL_OFF) & pin_reg;
340 tmr_out_unit = pin_reg & BIT(DB_TMR_OUT_UNIT_OFF);
341 tmr_large = pin_reg & BIT(DB_TMR_LARGE_OFF);
342 time = pin_reg & DB_TMR_OUT_MASK;
354 if ((DB_TYPE_REMOVE_GLITCH << DB_CNTRL_OFF) == db_cntrl)
355 debounce_enable = "debouncing filter (high and low) enabled|";
356 else if ((DB_TYPE_PRESERVE_LOW_GLITCH << DB_CNTRL_OFF) == db_cntrl)
357 debounce_enable = "debouncing filter (low) enabled|";
359 debounce_enable = "debouncing filter (high) enabled|";
361 snprintf(debounce_value, sizeof(debounce_value),
362 "debouncing timeout is %u (us)|", time * unit);
364 debounce_enable = "debouncing filter disabled|";
365 snprintf(debounce_value, sizeof(debounce_value), " ");
368 seq_printf(s, "%s %s %s %s %s %s\n"
369 " %s %s %s %s %s %s %s %s %s 0x%x\n",
370 level_trig, active_level, interrupt_enable,
371 interrupt_mask, wake_cntrl0, wake_cntrl1,
372 wake_cntrl2, pin_sts, pull_up_sel,
373 pull_up_enable, pull_down_enable,
374 output_value, output_enable,
375 debounce_enable, debounce_value, pin_reg);
380 #define amd_gpio_dbg_show NULL
383 static void amd_gpio_irq_enable(struct irq_data *d)
387 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
388 struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
390 raw_spin_lock_irqsave(&gpio_dev->lock, flags);
391 pin_reg = readl(gpio_dev->base + (d->hwirq)*4);
392 pin_reg |= BIT(INTERRUPT_ENABLE_OFF);
393 pin_reg |= BIT(INTERRUPT_MASK_OFF);
394 writel(pin_reg, gpio_dev->base + (d->hwirq)*4);
395 raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
398 static void amd_gpio_irq_disable(struct irq_data *d)
402 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
403 struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
405 raw_spin_lock_irqsave(&gpio_dev->lock, flags);
406 pin_reg = readl(gpio_dev->base + (d->hwirq)*4);
407 pin_reg &= ~BIT(INTERRUPT_ENABLE_OFF);
408 pin_reg &= ~BIT(INTERRUPT_MASK_OFF);
409 writel(pin_reg, gpio_dev->base + (d->hwirq)*4);
410 raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
413 static void amd_gpio_irq_mask(struct irq_data *d)
417 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
418 struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
420 raw_spin_lock_irqsave(&gpio_dev->lock, flags);
421 pin_reg = readl(gpio_dev->base + (d->hwirq)*4);
422 pin_reg &= ~BIT(INTERRUPT_MASK_OFF);
423 writel(pin_reg, gpio_dev->base + (d->hwirq)*4);
424 raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
427 static void amd_gpio_irq_unmask(struct irq_data *d)
431 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
432 struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
434 raw_spin_lock_irqsave(&gpio_dev->lock, flags);
435 pin_reg = readl(gpio_dev->base + (d->hwirq)*4);
436 pin_reg |= BIT(INTERRUPT_MASK_OFF);
437 writel(pin_reg, gpio_dev->base + (d->hwirq)*4);
438 raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
441 static int amd_gpio_irq_set_wake(struct irq_data *d, unsigned int on)
445 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
446 struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
447 u32 wake_mask = BIT(WAKE_CNTRL_OFF_S0I3) | BIT(WAKE_CNTRL_OFF_S3);
449 raw_spin_lock_irqsave(&gpio_dev->lock, flags);
450 pin_reg = readl(gpio_dev->base + (d->hwirq)*4);
453 pin_reg |= wake_mask;
455 pin_reg &= ~wake_mask;
457 writel(pin_reg, gpio_dev->base + (d->hwirq)*4);
458 raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
463 static void amd_gpio_irq_eoi(struct irq_data *d)
467 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
468 struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
470 raw_spin_lock_irqsave(&gpio_dev->lock, flags);
471 reg = readl(gpio_dev->base + WAKE_INT_MASTER_REG);
473 writel(reg, gpio_dev->base + WAKE_INT_MASTER_REG);
474 raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
477 static int amd_gpio_irq_set_type(struct irq_data *d, unsigned int type)
480 u32 pin_reg, pin_reg_irq_en, mask;
482 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
483 struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
485 raw_spin_lock_irqsave(&gpio_dev->lock, flags);
486 pin_reg = readl(gpio_dev->base + (d->hwirq)*4);
488 switch (type & IRQ_TYPE_SENSE_MASK) {
489 case IRQ_TYPE_EDGE_RISING:
490 pin_reg &= ~BIT(LEVEL_TRIG_OFF);
491 pin_reg &= ~(ACTIVE_LEVEL_MASK << ACTIVE_LEVEL_OFF);
492 pin_reg |= ACTIVE_HIGH << ACTIVE_LEVEL_OFF;
493 irq_set_handler_locked(d, handle_edge_irq);
496 case IRQ_TYPE_EDGE_FALLING:
497 pin_reg &= ~BIT(LEVEL_TRIG_OFF);
498 pin_reg &= ~(ACTIVE_LEVEL_MASK << ACTIVE_LEVEL_OFF);
499 pin_reg |= ACTIVE_LOW << ACTIVE_LEVEL_OFF;
500 irq_set_handler_locked(d, handle_edge_irq);
503 case IRQ_TYPE_EDGE_BOTH:
504 pin_reg &= ~BIT(LEVEL_TRIG_OFF);
505 pin_reg &= ~(ACTIVE_LEVEL_MASK << ACTIVE_LEVEL_OFF);
506 pin_reg |= BOTH_EADGE << ACTIVE_LEVEL_OFF;
507 irq_set_handler_locked(d, handle_edge_irq);
510 case IRQ_TYPE_LEVEL_HIGH:
511 pin_reg |= LEVEL_TRIGGER << LEVEL_TRIG_OFF;
512 pin_reg &= ~(ACTIVE_LEVEL_MASK << ACTIVE_LEVEL_OFF);
513 pin_reg |= ACTIVE_HIGH << ACTIVE_LEVEL_OFF;
514 irq_set_handler_locked(d, handle_level_irq);
517 case IRQ_TYPE_LEVEL_LOW:
518 pin_reg |= LEVEL_TRIGGER << LEVEL_TRIG_OFF;
519 pin_reg &= ~(ACTIVE_LEVEL_MASK << ACTIVE_LEVEL_OFF);
520 pin_reg |= ACTIVE_LOW << ACTIVE_LEVEL_OFF;
521 irq_set_handler_locked(d, handle_level_irq);
528 dev_err(&gpio_dev->pdev->dev, "Invalid type value\n");
532 pin_reg |= CLR_INTR_STAT << INTERRUPT_STS_OFF;
534 * If WAKE_INT_MASTER_REG.MaskStsEn is set, a software write to the
535 * debounce registers of any GPIO will block wake/interrupt status
536 * generation for *all* GPIOs for a length of time that depends on
537 * WAKE_INT_MASTER_REG.MaskStsLength[11:0]. During this period the
538 * INTERRUPT_ENABLE bit will read as 0.
540 * We temporarily enable irq for the GPIO whose configuration is
541 * changing, and then wait for it to read back as 1 to know when
542 * debounce has settled and then disable the irq again.
543 * We do this polling with the spinlock held to ensure other GPIO
544 * access routines do not read an incorrect value for the irq enable
545 * bit of other GPIOs. We keep the GPIO masked while polling to avoid
546 * spurious irqs, and disable the irq again after polling.
548 mask = BIT(INTERRUPT_ENABLE_OFF);
549 pin_reg_irq_en = pin_reg;
550 pin_reg_irq_en |= mask;
551 pin_reg_irq_en &= ~BIT(INTERRUPT_MASK_OFF);
552 writel(pin_reg_irq_en, gpio_dev->base + (d->hwirq)*4);
553 while ((readl(gpio_dev->base + (d->hwirq)*4) & mask) != mask)
555 writel(pin_reg, gpio_dev->base + (d->hwirq)*4);
556 raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
561 static void amd_irq_ack(struct irq_data *d)
564 * based on HW design,there is no need to ack HW
565 * before handle current irq. But this routine is
566 * necessary for handle_edge_irq
570 static struct irq_chip amd_gpio_irqchip = {
572 .irq_ack = amd_irq_ack,
573 .irq_enable = amd_gpio_irq_enable,
574 .irq_disable = amd_gpio_irq_disable,
575 .irq_mask = amd_gpio_irq_mask,
576 .irq_unmask = amd_gpio_irq_unmask,
577 .irq_set_wake = amd_gpio_irq_set_wake,
578 .irq_eoi = amd_gpio_irq_eoi,
579 .irq_set_type = amd_gpio_irq_set_type,
581 * We need to set IRQCHIP_ENABLE_WAKEUP_ON_SUSPEND so that a wake event
582 * also generates an IRQ. We need the IRQ so the irq_handler can clear
583 * the wake event. Otherwise the wake event will never clear and
584 * prevent the system from suspending.
586 .flags = IRQCHIP_ENABLE_WAKEUP_ON_SUSPEND,
589 #define PIN_IRQ_PENDING (BIT(INTERRUPT_STS_OFF) | BIT(WAKE_STS_OFF))
591 static irqreturn_t amd_gpio_irq_handler(int irq, void *dev_id)
593 struct amd_gpio *gpio_dev = dev_id;
594 struct gpio_chip *gc = &gpio_dev->gc;
595 irqreturn_t ret = IRQ_NONE;
596 unsigned int i, irqnr;
602 /* Read the wake status */
603 raw_spin_lock_irqsave(&gpio_dev->lock, flags);
604 status = readl(gpio_dev->base + WAKE_INT_STATUS_REG1);
606 status |= readl(gpio_dev->base + WAKE_INT_STATUS_REG0);
607 raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
609 /* Bit 0-45 contain the relevant status bits */
610 status &= (1ULL << 46) - 1;
611 regs = gpio_dev->base;
612 for (mask = 1, irqnr = 0; status; mask <<= 1, regs += 4, irqnr += 4) {
613 if (!(status & mask))
617 /* Each status bit covers four pins */
618 for (i = 0; i < 4; i++) {
619 regval = readl(regs + i);
620 if (!(regval & PIN_IRQ_PENDING) ||
621 !(regval & BIT(INTERRUPT_MASK_OFF)))
623 generic_handle_domain_irq(gc->irq.domain, irqnr + i);
626 * We must read the pin register again, in case the
627 * value was changed while executing
628 * generic_handle_domain_irq() above.
629 * If we didn't find a mapping for the interrupt,
630 * disable it in order to avoid a system hang caused
631 * by an interrupt storm.
633 raw_spin_lock_irqsave(&gpio_dev->lock, flags);
634 regval = readl(regs + i);
636 regval &= ~BIT(INTERRUPT_ENABLE_OFF);
637 dev_dbg(&gpio_dev->pdev->dev,
638 "Disabling spurious GPIO IRQ %d\n",
641 writel(regval, regs + i);
642 raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
647 /* Signal EOI to the GPIO unit */
648 raw_spin_lock_irqsave(&gpio_dev->lock, flags);
649 regval = readl(gpio_dev->base + WAKE_INT_MASTER_REG);
651 writel(regval, gpio_dev->base + WAKE_INT_MASTER_REG);
652 raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
657 static int amd_get_groups_count(struct pinctrl_dev *pctldev)
659 struct amd_gpio *gpio_dev = pinctrl_dev_get_drvdata(pctldev);
661 return gpio_dev->ngroups;
664 static const char *amd_get_group_name(struct pinctrl_dev *pctldev,
667 struct amd_gpio *gpio_dev = pinctrl_dev_get_drvdata(pctldev);
669 return gpio_dev->groups[group].name;
672 static int amd_get_group_pins(struct pinctrl_dev *pctldev,
674 const unsigned **pins,
677 struct amd_gpio *gpio_dev = pinctrl_dev_get_drvdata(pctldev);
679 *pins = gpio_dev->groups[group].pins;
680 *num_pins = gpio_dev->groups[group].npins;
684 static const struct pinctrl_ops amd_pinctrl_ops = {
685 .get_groups_count = amd_get_groups_count,
686 .get_group_name = amd_get_group_name,
687 .get_group_pins = amd_get_group_pins,
689 .dt_node_to_map = pinconf_generic_dt_node_to_map_group,
690 .dt_free_map = pinctrl_utils_free_map,
694 static int amd_pinconf_get(struct pinctrl_dev *pctldev,
696 unsigned long *config)
701 struct amd_gpio *gpio_dev = pinctrl_dev_get_drvdata(pctldev);
702 enum pin_config_param param = pinconf_to_config_param(*config);
704 raw_spin_lock_irqsave(&gpio_dev->lock, flags);
705 pin_reg = readl(gpio_dev->base + pin*4);
706 raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
708 case PIN_CONFIG_INPUT_DEBOUNCE:
709 arg = pin_reg & DB_TMR_OUT_MASK;
712 case PIN_CONFIG_BIAS_PULL_DOWN:
713 arg = (pin_reg >> PULL_DOWN_ENABLE_OFF) & BIT(0);
716 case PIN_CONFIG_BIAS_PULL_UP:
717 arg = (pin_reg >> PULL_UP_SEL_OFF) & (BIT(0) | BIT(1));
720 case PIN_CONFIG_DRIVE_STRENGTH:
721 arg = (pin_reg >> DRV_STRENGTH_SEL_OFF) & DRV_STRENGTH_SEL_MASK;
725 dev_err(&gpio_dev->pdev->dev, "Invalid config param %04x\n",
730 *config = pinconf_to_config_packed(param, arg);
735 static int amd_pinconf_set(struct pinctrl_dev *pctldev, unsigned int pin,
736 unsigned long *configs, unsigned num_configs)
743 enum pin_config_param param;
744 struct amd_gpio *gpio_dev = pinctrl_dev_get_drvdata(pctldev);
746 raw_spin_lock_irqsave(&gpio_dev->lock, flags);
747 for (i = 0; i < num_configs; i++) {
748 param = pinconf_to_config_param(configs[i]);
749 arg = pinconf_to_config_argument(configs[i]);
750 pin_reg = readl(gpio_dev->base + pin*4);
753 case PIN_CONFIG_INPUT_DEBOUNCE:
754 pin_reg &= ~DB_TMR_OUT_MASK;
755 pin_reg |= arg & DB_TMR_OUT_MASK;
758 case PIN_CONFIG_BIAS_PULL_DOWN:
759 pin_reg &= ~BIT(PULL_DOWN_ENABLE_OFF);
760 pin_reg |= (arg & BIT(0)) << PULL_DOWN_ENABLE_OFF;
763 case PIN_CONFIG_BIAS_PULL_UP:
764 pin_reg &= ~BIT(PULL_UP_SEL_OFF);
765 pin_reg |= (arg & BIT(0)) << PULL_UP_SEL_OFF;
766 pin_reg &= ~BIT(PULL_UP_ENABLE_OFF);
767 pin_reg |= ((arg>>1) & BIT(0)) << PULL_UP_ENABLE_OFF;
770 case PIN_CONFIG_DRIVE_STRENGTH:
771 pin_reg &= ~(DRV_STRENGTH_SEL_MASK
772 << DRV_STRENGTH_SEL_OFF);
773 pin_reg |= (arg & DRV_STRENGTH_SEL_MASK)
774 << DRV_STRENGTH_SEL_OFF;
778 dev_err(&gpio_dev->pdev->dev,
779 "Invalid config param %04x\n", param);
783 writel(pin_reg, gpio_dev->base + pin*4);
785 raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
790 static int amd_pinconf_group_get(struct pinctrl_dev *pctldev,
792 unsigned long *config)
794 const unsigned *pins;
798 ret = amd_get_group_pins(pctldev, group, &pins, &npins);
802 if (amd_pinconf_get(pctldev, pins[0], config))
808 static int amd_pinconf_group_set(struct pinctrl_dev *pctldev,
809 unsigned group, unsigned long *configs,
810 unsigned num_configs)
812 const unsigned *pins;
816 ret = amd_get_group_pins(pctldev, group, &pins, &npins);
819 for (i = 0; i < npins; i++) {
820 if (amd_pinconf_set(pctldev, pins[i], configs, num_configs))
826 static const struct pinconf_ops amd_pinconf_ops = {
827 .pin_config_get = amd_pinconf_get,
828 .pin_config_set = amd_pinconf_set,
829 .pin_config_group_get = amd_pinconf_group_get,
830 .pin_config_group_set = amd_pinconf_group_set,
833 #ifdef CONFIG_PM_SLEEP
834 static bool amd_gpio_should_save(struct amd_gpio *gpio_dev, unsigned int pin)
836 const struct pin_desc *pd = pin_desc_get(gpio_dev->pctrl, pin);
842 * Only restore the pin if it is actually in use by the kernel (or
845 if (pd->mux_owner || pd->gpio_owner ||
846 gpiochip_line_is_irq(&gpio_dev->gc, pin))
852 static int amd_gpio_suspend(struct device *dev)
854 struct amd_gpio *gpio_dev = dev_get_drvdata(dev);
855 struct pinctrl_desc *desc = gpio_dev->pctrl->desc;
858 for (i = 0; i < desc->npins; i++) {
859 int pin = desc->pins[i].number;
861 if (!amd_gpio_should_save(gpio_dev, pin))
864 gpio_dev->saved_regs[i] = readl(gpio_dev->base + pin*4);
870 static int amd_gpio_resume(struct device *dev)
872 struct amd_gpio *gpio_dev = dev_get_drvdata(dev);
873 struct pinctrl_desc *desc = gpio_dev->pctrl->desc;
876 for (i = 0; i < desc->npins; i++) {
877 int pin = desc->pins[i].number;
879 if (!amd_gpio_should_save(gpio_dev, pin))
882 writel(gpio_dev->saved_regs[i], gpio_dev->base + pin*4);
888 static const struct dev_pm_ops amd_gpio_pm_ops = {
889 SET_LATE_SYSTEM_SLEEP_PM_OPS(amd_gpio_suspend,
894 static struct pinctrl_desc amd_pinctrl_desc = {
896 .npins = ARRAY_SIZE(kerncz_pins),
897 .pctlops = &amd_pinctrl_ops,
898 .confops = &amd_pinconf_ops,
899 .owner = THIS_MODULE,
902 static int amd_gpio_probe(struct platform_device *pdev)
906 struct resource *res;
907 struct amd_gpio *gpio_dev;
908 struct gpio_irq_chip *girq;
910 gpio_dev = devm_kzalloc(&pdev->dev,
911 sizeof(struct amd_gpio), GFP_KERNEL);
915 raw_spin_lock_init(&gpio_dev->lock);
917 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
919 dev_err(&pdev->dev, "Failed to get gpio io resource.\n");
923 gpio_dev->base = devm_ioremap(&pdev->dev, res->start,
928 irq_base = platform_get_irq(pdev, 0);
932 #ifdef CONFIG_PM_SLEEP
933 gpio_dev->saved_regs = devm_kcalloc(&pdev->dev, amd_pinctrl_desc.npins,
934 sizeof(*gpio_dev->saved_regs),
936 if (!gpio_dev->saved_regs)
940 gpio_dev->pdev = pdev;
941 gpio_dev->gc.get_direction = amd_gpio_get_direction;
942 gpio_dev->gc.direction_input = amd_gpio_direction_input;
943 gpio_dev->gc.direction_output = amd_gpio_direction_output;
944 gpio_dev->gc.get = amd_gpio_get_value;
945 gpio_dev->gc.set = amd_gpio_set_value;
946 gpio_dev->gc.set_config = amd_gpio_set_config;
947 gpio_dev->gc.dbg_show = amd_gpio_dbg_show;
949 gpio_dev->gc.base = -1;
950 gpio_dev->gc.label = pdev->name;
951 gpio_dev->gc.owner = THIS_MODULE;
952 gpio_dev->gc.parent = &pdev->dev;
953 gpio_dev->gc.ngpio = resource_size(res) / 4;
954 #if defined(CONFIG_OF_GPIO)
955 gpio_dev->gc.of_node = pdev->dev.of_node;
958 gpio_dev->hwbank_num = gpio_dev->gc.ngpio / 64;
959 gpio_dev->groups = kerncz_groups;
960 gpio_dev->ngroups = ARRAY_SIZE(kerncz_groups);
962 amd_pinctrl_desc.name = dev_name(&pdev->dev);
963 gpio_dev->pctrl = devm_pinctrl_register(&pdev->dev, &amd_pinctrl_desc,
965 if (IS_ERR(gpio_dev->pctrl)) {
966 dev_err(&pdev->dev, "Couldn't register pinctrl driver\n");
967 return PTR_ERR(gpio_dev->pctrl);
970 girq = &gpio_dev->gc.irq;
971 girq->chip = &amd_gpio_irqchip;
972 /* This will let us handle the parent IRQ in the driver */
973 girq->parent_handler = NULL;
974 girq->num_parents = 0;
975 girq->parents = NULL;
976 girq->default_type = IRQ_TYPE_NONE;
977 girq->handler = handle_simple_irq;
979 ret = gpiochip_add_data(&gpio_dev->gc, gpio_dev);
983 ret = gpiochip_add_pin_range(&gpio_dev->gc, dev_name(&pdev->dev),
984 0, 0, gpio_dev->gc.ngpio);
986 dev_err(&pdev->dev, "Failed to add pin range\n");
990 ret = devm_request_irq(&pdev->dev, irq_base, amd_gpio_irq_handler,
991 IRQF_SHARED, KBUILD_MODNAME, gpio_dev);
995 platform_set_drvdata(pdev, gpio_dev);
997 dev_dbg(&pdev->dev, "amd gpio driver loaded\n");
1001 gpiochip_remove(&gpio_dev->gc);
1006 static int amd_gpio_remove(struct platform_device *pdev)
1008 struct amd_gpio *gpio_dev;
1010 gpio_dev = platform_get_drvdata(pdev);
1012 gpiochip_remove(&gpio_dev->gc);
1018 static const struct acpi_device_id amd_gpio_acpi_match[] = {
1024 MODULE_DEVICE_TABLE(acpi, amd_gpio_acpi_match);
1027 static struct platform_driver amd_gpio_driver = {
1030 .acpi_match_table = ACPI_PTR(amd_gpio_acpi_match),
1031 #ifdef CONFIG_PM_SLEEP
1032 .pm = &amd_gpio_pm_ops,
1035 .probe = amd_gpio_probe,
1036 .remove = amd_gpio_remove,
1039 module_platform_driver(amd_gpio_driver);
1041 MODULE_LICENSE("GPL v2");
1042 MODULE_AUTHOR("Ken Xue <Ken.Xue@amd.com>, Jeff Wu <Jeff.Wu@amd.com>");
1043 MODULE_DESCRIPTION("AMD GPIO pinctrl driver");