1 // SPDX-License-Identifier: GPL-2.0-only
5 * Copyright (c) 2014,2015 AMD Corporation.
6 * Authors: Ken Xue <Ken.Xue@amd.com>
7 * Wu, Jeff <Jeff.Wu@amd.com>
9 * Contact Information: Nehal Shah <Nehal-bakulchandra.Shah@amd.com>
10 * Shyam Sundar S K <Shyam-sundar.S-k@amd.com>
13 #include <linux/err.h>
14 #include <linux/bug.h>
15 #include <linux/kernel.h>
16 #include <linux/module.h>
17 #include <linux/spinlock.h>
18 #include <linux/compiler.h>
19 #include <linux/types.h>
20 #include <linux/errno.h>
21 #include <linux/log2.h>
23 #include <linux/gpio/driver.h>
24 #include <linux/slab.h>
25 #include <linux/platform_device.h>
26 #include <linux/mutex.h>
27 #include <linux/acpi.h>
28 #include <linux/seq_file.h>
29 #include <linux/interrupt.h>
30 #include <linux/list.h>
31 #include <linux/bitops.h>
32 #include <linux/pinctrl/pinconf.h>
33 #include <linux/pinctrl/pinconf-generic.h>
36 #include "pinctrl-utils.h"
37 #include "pinctrl-amd.h"
39 static int amd_gpio_get_direction(struct gpio_chip *gc, unsigned offset)
43 struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
45 raw_spin_lock_irqsave(&gpio_dev->lock, flags);
46 pin_reg = readl(gpio_dev->base + offset * 4);
47 raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
49 if (pin_reg & BIT(OUTPUT_ENABLE_OFF))
50 return GPIO_LINE_DIRECTION_OUT;
52 return GPIO_LINE_DIRECTION_IN;
55 static int amd_gpio_direction_input(struct gpio_chip *gc, unsigned offset)
59 struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
61 raw_spin_lock_irqsave(&gpio_dev->lock, flags);
62 pin_reg = readl(gpio_dev->base + offset * 4);
63 pin_reg &= ~BIT(OUTPUT_ENABLE_OFF);
64 writel(pin_reg, gpio_dev->base + offset * 4);
65 raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
70 static int amd_gpio_direction_output(struct gpio_chip *gc, unsigned offset,
75 struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
77 raw_spin_lock_irqsave(&gpio_dev->lock, flags);
78 pin_reg = readl(gpio_dev->base + offset * 4);
79 pin_reg |= BIT(OUTPUT_ENABLE_OFF);
81 pin_reg |= BIT(OUTPUT_VALUE_OFF);
83 pin_reg &= ~BIT(OUTPUT_VALUE_OFF);
84 writel(pin_reg, gpio_dev->base + offset * 4);
85 raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
90 static int amd_gpio_get_value(struct gpio_chip *gc, unsigned offset)
94 struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
96 raw_spin_lock_irqsave(&gpio_dev->lock, flags);
97 pin_reg = readl(gpio_dev->base + offset * 4);
98 raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
100 return !!(pin_reg & BIT(PIN_STS_OFF));
103 static void amd_gpio_set_value(struct gpio_chip *gc, unsigned offset, int value)
107 struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
109 raw_spin_lock_irqsave(&gpio_dev->lock, flags);
110 pin_reg = readl(gpio_dev->base + offset * 4);
112 pin_reg |= BIT(OUTPUT_VALUE_OFF);
114 pin_reg &= ~BIT(OUTPUT_VALUE_OFF);
115 writel(pin_reg, gpio_dev->base + offset * 4);
116 raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
119 static int amd_gpio_set_debounce(struct gpio_chip *gc, unsigned offset,
126 struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
128 raw_spin_lock_irqsave(&gpio_dev->lock, flags);
129 pin_reg = readl(gpio_dev->base + offset * 4);
132 pin_reg |= DB_TYPE_REMOVE_GLITCH << DB_CNTRL_OFF;
133 pin_reg &= ~DB_TMR_OUT_MASK;
135 Debounce Debounce Timer Max
136 TmrLarge TmrOutUnit Unit Debounce
138 0 0 61 usec (2 RtcClk) 976 usec
139 0 1 244 usec (8 RtcClk) 3.9 msec
140 1 0 15.6 msec (512 RtcClk) 250 msec
141 1 1 62.5 msec (2048 RtcClk) 1 sec
146 pin_reg &= ~BIT(DB_TMR_OUT_UNIT_OFF);
147 pin_reg &= ~BIT(DB_TMR_LARGE_OFF);
148 } else if (debounce < 976) {
149 time = debounce / 61;
150 pin_reg |= time & DB_TMR_OUT_MASK;
151 pin_reg &= ~BIT(DB_TMR_OUT_UNIT_OFF);
152 pin_reg &= ~BIT(DB_TMR_LARGE_OFF);
153 } else if (debounce < 3900) {
154 time = debounce / 244;
155 pin_reg |= time & DB_TMR_OUT_MASK;
156 pin_reg |= BIT(DB_TMR_OUT_UNIT_OFF);
157 pin_reg &= ~BIT(DB_TMR_LARGE_OFF);
158 } else if (debounce < 250000) {
159 time = debounce / 15625;
160 pin_reg |= time & DB_TMR_OUT_MASK;
161 pin_reg &= ~BIT(DB_TMR_OUT_UNIT_OFF);
162 pin_reg |= BIT(DB_TMR_LARGE_OFF);
163 } else if (debounce < 1000000) {
164 time = debounce / 62500;
165 pin_reg |= time & DB_TMR_OUT_MASK;
166 pin_reg |= BIT(DB_TMR_OUT_UNIT_OFF);
167 pin_reg |= BIT(DB_TMR_LARGE_OFF);
169 pin_reg &= ~(DB_CNTRl_MASK << DB_CNTRL_OFF);
173 pin_reg &= ~BIT(DB_TMR_OUT_UNIT_OFF);
174 pin_reg &= ~BIT(DB_TMR_LARGE_OFF);
175 pin_reg &= ~DB_TMR_OUT_MASK;
176 pin_reg &= ~(DB_CNTRl_MASK << DB_CNTRL_OFF);
178 writel(pin_reg, gpio_dev->base + offset * 4);
179 raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
184 static int amd_gpio_set_config(struct gpio_chip *gc, unsigned offset,
185 unsigned long config)
189 if (pinconf_to_config_param(config) != PIN_CONFIG_INPUT_DEBOUNCE)
192 debounce = pinconf_to_config_argument(config);
193 return amd_gpio_set_debounce(gc, offset, debounce);
196 #ifdef CONFIG_DEBUG_FS
197 static void amd_gpio_dbg_show(struct seq_file *s, struct gpio_chip *gc)
202 unsigned int bank, i, pin_num;
203 struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
212 char *interrupt_enable;
213 char *interrupt_mask;
219 char *pull_up_enable;
220 char *pull_down_enable;
223 char debounce_value[40];
224 char *debounce_enable;
226 for (bank = 0; bank < gpio_dev->hwbank_num; bank++) {
227 seq_printf(s, "GPIO bank%d\t", bank);
232 pin_num = AMD_GPIO_PINS_BANK0;
236 pin_num = AMD_GPIO_PINS_BANK1 + i;
240 pin_num = AMD_GPIO_PINS_BANK2 + i;
244 pin_num = AMD_GPIO_PINS_BANK3 + i;
247 /* Illegal bank number, ignore */
250 for (; i < pin_num; i++) {
251 seq_printf(s, "pin%d\t", i);
252 raw_spin_lock_irqsave(&gpio_dev->lock, flags);
253 pin_reg = readl(gpio_dev->base + i * 4);
254 raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
256 if (pin_reg & BIT(INTERRUPT_ENABLE_OFF)) {
257 u8 level = (pin_reg >> ACTIVE_LEVEL_OFF) &
259 interrupt_enable = "interrupt is enabled|";
261 if (level == ACTIVE_LEVEL_HIGH)
262 active_level = "Active high|";
263 else if (level == ACTIVE_LEVEL_LOW)
264 active_level = "Active low|";
265 else if (!(pin_reg & BIT(LEVEL_TRIG_OFF)) &&
266 level == ACTIVE_LEVEL_BOTH)
267 active_level = "Active on both|";
269 active_level = "Unknown Active level|";
271 if (pin_reg & BIT(LEVEL_TRIG_OFF))
272 level_trig = "Level trigger|";
274 level_trig = "Edge trigger|";
278 "interrupt is disabled|";
283 if (pin_reg & BIT(INTERRUPT_MASK_OFF))
285 "interrupt is unmasked|";
288 "interrupt is masked|";
290 if (pin_reg & BIT(WAKE_CNTRL_OFF_S0I3))
291 wake_cntrl0 = "enable wakeup in S0i3 state|";
293 wake_cntrl0 = "disable wakeup in S0i3 state|";
295 if (pin_reg & BIT(WAKE_CNTRL_OFF_S3))
296 wake_cntrl1 = "enable wakeup in S3 state|";
298 wake_cntrl1 = "disable wakeup in S3 state|";
300 if (pin_reg & BIT(WAKE_CNTRL_OFF_S4))
301 wake_cntrl2 = "enable wakeup in S4/S5 state|";
303 wake_cntrl2 = "disable wakeup in S4/S5 state|";
305 if (pin_reg & BIT(PULL_UP_ENABLE_OFF)) {
306 pull_up_enable = "pull-up is enabled|";
307 if (pin_reg & BIT(PULL_UP_SEL_OFF))
308 pull_up_sel = "8k pull-up|";
310 pull_up_sel = "4k pull-up|";
312 pull_up_enable = "pull-up is disabled|";
316 if (pin_reg & BIT(PULL_DOWN_ENABLE_OFF))
317 pull_down_enable = "pull-down is enabled|";
319 pull_down_enable = "Pull-down is disabled|";
321 if (pin_reg & BIT(OUTPUT_ENABLE_OFF)) {
323 output_enable = "output is enabled|";
324 if (pin_reg & BIT(OUTPUT_VALUE_OFF))
325 output_value = "output is high|";
327 output_value = "output is low|";
329 output_enable = "output is disabled|";
332 if (pin_reg & BIT(PIN_STS_OFF))
333 pin_sts = "input is high|";
335 pin_sts = "input is low|";
338 db_cntrl = (DB_CNTRl_MASK << DB_CNTRL_OFF) & pin_reg;
340 tmr_out_unit = pin_reg & BIT(DB_TMR_OUT_UNIT_OFF);
341 tmr_large = pin_reg & BIT(DB_TMR_LARGE_OFF);
342 time = pin_reg & DB_TMR_OUT_MASK;
354 if ((DB_TYPE_REMOVE_GLITCH << DB_CNTRL_OFF) == db_cntrl)
355 debounce_enable = "debouncing filter (high and low) enabled|";
356 else if ((DB_TYPE_PRESERVE_LOW_GLITCH << DB_CNTRL_OFF) == db_cntrl)
357 debounce_enable = "debouncing filter (low) enabled|";
359 debounce_enable = "debouncing filter (high) enabled|";
361 snprintf(debounce_value, sizeof(debounce_value),
362 "debouncing timeout is %u (us)|", time * unit);
364 debounce_enable = "debouncing filter disabled|";
365 snprintf(debounce_value, sizeof(debounce_value), " ");
368 seq_printf(s, "%s %s %s %s %s %s\n"
369 " %s %s %s %s %s %s %s %s %s 0x%x\n",
370 level_trig, active_level, interrupt_enable,
371 interrupt_mask, wake_cntrl0, wake_cntrl1,
372 wake_cntrl2, pin_sts, pull_up_sel,
373 pull_up_enable, pull_down_enable,
374 output_value, output_enable,
375 debounce_enable, debounce_value, pin_reg);
380 #define amd_gpio_dbg_show NULL
383 static void amd_gpio_irq_enable(struct irq_data *d)
387 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
388 struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
390 raw_spin_lock_irqsave(&gpio_dev->lock, flags);
391 pin_reg = readl(gpio_dev->base + (d->hwirq)*4);
392 pin_reg |= BIT(INTERRUPT_ENABLE_OFF);
393 pin_reg |= BIT(INTERRUPT_MASK_OFF);
394 writel(pin_reg, gpio_dev->base + (d->hwirq)*4);
395 raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
398 static void amd_gpio_irq_disable(struct irq_data *d)
402 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
403 struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
405 raw_spin_lock_irqsave(&gpio_dev->lock, flags);
406 pin_reg = readl(gpio_dev->base + (d->hwirq)*4);
407 pin_reg &= ~BIT(INTERRUPT_ENABLE_OFF);
408 pin_reg &= ~BIT(INTERRUPT_MASK_OFF);
409 writel(pin_reg, gpio_dev->base + (d->hwirq)*4);
410 raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
413 static void amd_gpio_irq_mask(struct irq_data *d)
417 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
418 struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
420 raw_spin_lock_irqsave(&gpio_dev->lock, flags);
421 pin_reg = readl(gpio_dev->base + (d->hwirq)*4);
422 pin_reg &= ~BIT(INTERRUPT_MASK_OFF);
423 writel(pin_reg, gpio_dev->base + (d->hwirq)*4);
424 raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
427 static void amd_gpio_irq_unmask(struct irq_data *d)
431 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
432 struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
434 raw_spin_lock_irqsave(&gpio_dev->lock, flags);
435 pin_reg = readl(gpio_dev->base + (d->hwirq)*4);
436 pin_reg |= BIT(INTERRUPT_MASK_OFF);
437 writel(pin_reg, gpio_dev->base + (d->hwirq)*4);
438 raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
441 static int amd_gpio_irq_set_wake(struct irq_data *d, unsigned int on)
445 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
446 struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
447 u32 wake_mask = BIT(WAKE_CNTRL_OFF_S0I3) | BIT(WAKE_CNTRL_OFF_S3);
450 raw_spin_lock_irqsave(&gpio_dev->lock, flags);
451 pin_reg = readl(gpio_dev->base + (d->hwirq)*4);
454 pin_reg |= wake_mask;
456 pin_reg &= ~wake_mask;
458 writel(pin_reg, gpio_dev->base + (d->hwirq)*4);
459 raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
462 err = enable_irq_wake(gpio_dev->irq);
464 err = disable_irq_wake(gpio_dev->irq);
467 dev_err(&gpio_dev->pdev->dev, "failed to %s wake-up interrupt\n",
468 on ? "enable" : "disable");
473 static void amd_gpio_irq_eoi(struct irq_data *d)
477 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
478 struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
480 raw_spin_lock_irqsave(&gpio_dev->lock, flags);
481 reg = readl(gpio_dev->base + WAKE_INT_MASTER_REG);
483 writel(reg, gpio_dev->base + WAKE_INT_MASTER_REG);
484 raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
487 static int amd_gpio_irq_set_type(struct irq_data *d, unsigned int type)
490 u32 pin_reg, pin_reg_irq_en, mask;
492 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
493 struct amd_gpio *gpio_dev = gpiochip_get_data(gc);
495 raw_spin_lock_irqsave(&gpio_dev->lock, flags);
496 pin_reg = readl(gpio_dev->base + (d->hwirq)*4);
498 switch (type & IRQ_TYPE_SENSE_MASK) {
499 case IRQ_TYPE_EDGE_RISING:
500 pin_reg &= ~BIT(LEVEL_TRIG_OFF);
501 pin_reg &= ~(ACTIVE_LEVEL_MASK << ACTIVE_LEVEL_OFF);
502 pin_reg |= ACTIVE_HIGH << ACTIVE_LEVEL_OFF;
503 irq_set_handler_locked(d, handle_edge_irq);
506 case IRQ_TYPE_EDGE_FALLING:
507 pin_reg &= ~BIT(LEVEL_TRIG_OFF);
508 pin_reg &= ~(ACTIVE_LEVEL_MASK << ACTIVE_LEVEL_OFF);
509 pin_reg |= ACTIVE_LOW << ACTIVE_LEVEL_OFF;
510 irq_set_handler_locked(d, handle_edge_irq);
513 case IRQ_TYPE_EDGE_BOTH:
514 pin_reg &= ~BIT(LEVEL_TRIG_OFF);
515 pin_reg &= ~(ACTIVE_LEVEL_MASK << ACTIVE_LEVEL_OFF);
516 pin_reg |= BOTH_EADGE << ACTIVE_LEVEL_OFF;
517 irq_set_handler_locked(d, handle_edge_irq);
520 case IRQ_TYPE_LEVEL_HIGH:
521 pin_reg |= LEVEL_TRIGGER << LEVEL_TRIG_OFF;
522 pin_reg &= ~(ACTIVE_LEVEL_MASK << ACTIVE_LEVEL_OFF);
523 pin_reg |= ACTIVE_HIGH << ACTIVE_LEVEL_OFF;
524 irq_set_handler_locked(d, handle_level_irq);
527 case IRQ_TYPE_LEVEL_LOW:
528 pin_reg |= LEVEL_TRIGGER << LEVEL_TRIG_OFF;
529 pin_reg &= ~(ACTIVE_LEVEL_MASK << ACTIVE_LEVEL_OFF);
530 pin_reg |= ACTIVE_LOW << ACTIVE_LEVEL_OFF;
531 irq_set_handler_locked(d, handle_level_irq);
538 dev_err(&gpio_dev->pdev->dev, "Invalid type value\n");
542 pin_reg |= CLR_INTR_STAT << INTERRUPT_STS_OFF;
544 * If WAKE_INT_MASTER_REG.MaskStsEn is set, a software write to the
545 * debounce registers of any GPIO will block wake/interrupt status
546 * generation for *all* GPIOs for a length of time that depends on
547 * WAKE_INT_MASTER_REG.MaskStsLength[11:0]. During this period the
548 * INTERRUPT_ENABLE bit will read as 0.
550 * We temporarily enable irq for the GPIO whose configuration is
551 * changing, and then wait for it to read back as 1 to know when
552 * debounce has settled and then disable the irq again.
553 * We do this polling with the spinlock held to ensure other GPIO
554 * access routines do not read an incorrect value for the irq enable
555 * bit of other GPIOs. We keep the GPIO masked while polling to avoid
556 * spurious irqs, and disable the irq again after polling.
558 mask = BIT(INTERRUPT_ENABLE_OFF);
559 pin_reg_irq_en = pin_reg;
560 pin_reg_irq_en |= mask;
561 pin_reg_irq_en &= ~BIT(INTERRUPT_MASK_OFF);
562 writel(pin_reg_irq_en, gpio_dev->base + (d->hwirq)*4);
563 while ((readl(gpio_dev->base + (d->hwirq)*4) & mask) != mask)
565 writel(pin_reg, gpio_dev->base + (d->hwirq)*4);
566 raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
571 static void amd_irq_ack(struct irq_data *d)
574 * based on HW design,there is no need to ack HW
575 * before handle current irq. But this routine is
576 * necessary for handle_edge_irq
580 static struct irq_chip amd_gpio_irqchip = {
582 .irq_ack = amd_irq_ack,
583 .irq_enable = amd_gpio_irq_enable,
584 .irq_disable = amd_gpio_irq_disable,
585 .irq_mask = amd_gpio_irq_mask,
586 .irq_unmask = amd_gpio_irq_unmask,
587 .irq_set_wake = amd_gpio_irq_set_wake,
588 .irq_eoi = amd_gpio_irq_eoi,
589 .irq_set_type = amd_gpio_irq_set_type,
591 * We need to set IRQCHIP_ENABLE_WAKEUP_ON_SUSPEND so that a wake event
592 * also generates an IRQ. We need the IRQ so the irq_handler can clear
593 * the wake event. Otherwise the wake event will never clear and
594 * prevent the system from suspending.
596 .flags = IRQCHIP_ENABLE_WAKEUP_ON_SUSPEND,
599 #define PIN_IRQ_PENDING (BIT(INTERRUPT_STS_OFF) | BIT(WAKE_STS_OFF))
601 static irqreturn_t amd_gpio_irq_handler(int irq, void *dev_id)
603 struct amd_gpio *gpio_dev = dev_id;
604 struct gpio_chip *gc = &gpio_dev->gc;
605 irqreturn_t ret = IRQ_NONE;
606 unsigned int i, irqnr;
612 /* Read the wake status */
613 raw_spin_lock_irqsave(&gpio_dev->lock, flags);
614 status = readl(gpio_dev->base + WAKE_INT_STATUS_REG1);
616 status |= readl(gpio_dev->base + WAKE_INT_STATUS_REG0);
617 raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
619 /* Bit 0-45 contain the relevant status bits */
620 status &= (1ULL << 46) - 1;
621 regs = gpio_dev->base;
622 for (mask = 1, irqnr = 0; status; mask <<= 1, regs += 4, irqnr += 4) {
623 if (!(status & mask))
627 /* Each status bit covers four pins */
628 for (i = 0; i < 4; i++) {
629 regval = readl(regs + i);
630 if (!(regval & PIN_IRQ_PENDING) ||
631 !(regval & BIT(INTERRUPT_MASK_OFF)))
633 generic_handle_domain_irq(gc->irq.domain, irqnr + i);
636 * We must read the pin register again, in case the
637 * value was changed while executing
638 * generic_handle_domain_irq() above.
639 * If we didn't find a mapping for the interrupt,
640 * disable it in order to avoid a system hang caused
641 * by an interrupt storm.
643 raw_spin_lock_irqsave(&gpio_dev->lock, flags);
644 regval = readl(regs + i);
646 regval &= ~BIT(INTERRUPT_ENABLE_OFF);
647 dev_dbg(&gpio_dev->pdev->dev,
648 "Disabling spurious GPIO IRQ %d\n",
651 writel(regval, regs + i);
652 raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
657 /* Signal EOI to the GPIO unit */
658 raw_spin_lock_irqsave(&gpio_dev->lock, flags);
659 regval = readl(gpio_dev->base + WAKE_INT_MASTER_REG);
661 writel(regval, gpio_dev->base + WAKE_INT_MASTER_REG);
662 raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
667 static int amd_get_groups_count(struct pinctrl_dev *pctldev)
669 struct amd_gpio *gpio_dev = pinctrl_dev_get_drvdata(pctldev);
671 return gpio_dev->ngroups;
674 static const char *amd_get_group_name(struct pinctrl_dev *pctldev,
677 struct amd_gpio *gpio_dev = pinctrl_dev_get_drvdata(pctldev);
679 return gpio_dev->groups[group].name;
682 static int amd_get_group_pins(struct pinctrl_dev *pctldev,
684 const unsigned **pins,
687 struct amd_gpio *gpio_dev = pinctrl_dev_get_drvdata(pctldev);
689 *pins = gpio_dev->groups[group].pins;
690 *num_pins = gpio_dev->groups[group].npins;
694 static const struct pinctrl_ops amd_pinctrl_ops = {
695 .get_groups_count = amd_get_groups_count,
696 .get_group_name = amd_get_group_name,
697 .get_group_pins = amd_get_group_pins,
699 .dt_node_to_map = pinconf_generic_dt_node_to_map_group,
700 .dt_free_map = pinctrl_utils_free_map,
704 static int amd_pinconf_get(struct pinctrl_dev *pctldev,
706 unsigned long *config)
711 struct amd_gpio *gpio_dev = pinctrl_dev_get_drvdata(pctldev);
712 enum pin_config_param param = pinconf_to_config_param(*config);
714 raw_spin_lock_irqsave(&gpio_dev->lock, flags);
715 pin_reg = readl(gpio_dev->base + pin*4);
716 raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
718 case PIN_CONFIG_INPUT_DEBOUNCE:
719 arg = pin_reg & DB_TMR_OUT_MASK;
722 case PIN_CONFIG_BIAS_PULL_DOWN:
723 arg = (pin_reg >> PULL_DOWN_ENABLE_OFF) & BIT(0);
726 case PIN_CONFIG_BIAS_PULL_UP:
727 arg = (pin_reg >> PULL_UP_SEL_OFF) & (BIT(0) | BIT(1));
730 case PIN_CONFIG_DRIVE_STRENGTH:
731 arg = (pin_reg >> DRV_STRENGTH_SEL_OFF) & DRV_STRENGTH_SEL_MASK;
735 dev_err(&gpio_dev->pdev->dev, "Invalid config param %04x\n",
740 *config = pinconf_to_config_packed(param, arg);
745 static int amd_pinconf_set(struct pinctrl_dev *pctldev, unsigned int pin,
746 unsigned long *configs, unsigned num_configs)
753 enum pin_config_param param;
754 struct amd_gpio *gpio_dev = pinctrl_dev_get_drvdata(pctldev);
756 raw_spin_lock_irqsave(&gpio_dev->lock, flags);
757 for (i = 0; i < num_configs; i++) {
758 param = pinconf_to_config_param(configs[i]);
759 arg = pinconf_to_config_argument(configs[i]);
760 pin_reg = readl(gpio_dev->base + pin*4);
763 case PIN_CONFIG_INPUT_DEBOUNCE:
764 pin_reg &= ~DB_TMR_OUT_MASK;
765 pin_reg |= arg & DB_TMR_OUT_MASK;
768 case PIN_CONFIG_BIAS_PULL_DOWN:
769 pin_reg &= ~BIT(PULL_DOWN_ENABLE_OFF);
770 pin_reg |= (arg & BIT(0)) << PULL_DOWN_ENABLE_OFF;
773 case PIN_CONFIG_BIAS_PULL_UP:
774 pin_reg &= ~BIT(PULL_UP_SEL_OFF);
775 pin_reg |= (arg & BIT(0)) << PULL_UP_SEL_OFF;
776 pin_reg &= ~BIT(PULL_UP_ENABLE_OFF);
777 pin_reg |= ((arg>>1) & BIT(0)) << PULL_UP_ENABLE_OFF;
780 case PIN_CONFIG_DRIVE_STRENGTH:
781 pin_reg &= ~(DRV_STRENGTH_SEL_MASK
782 << DRV_STRENGTH_SEL_OFF);
783 pin_reg |= (arg & DRV_STRENGTH_SEL_MASK)
784 << DRV_STRENGTH_SEL_OFF;
788 dev_err(&gpio_dev->pdev->dev,
789 "Invalid config param %04x\n", param);
793 writel(pin_reg, gpio_dev->base + pin*4);
795 raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
800 static int amd_pinconf_group_get(struct pinctrl_dev *pctldev,
802 unsigned long *config)
804 const unsigned *pins;
808 ret = amd_get_group_pins(pctldev, group, &pins, &npins);
812 if (amd_pinconf_get(pctldev, pins[0], config))
818 static int amd_pinconf_group_set(struct pinctrl_dev *pctldev,
819 unsigned group, unsigned long *configs,
820 unsigned num_configs)
822 const unsigned *pins;
826 ret = amd_get_group_pins(pctldev, group, &pins, &npins);
829 for (i = 0; i < npins; i++) {
830 if (amd_pinconf_set(pctldev, pins[i], configs, num_configs))
836 static const struct pinconf_ops amd_pinconf_ops = {
837 .pin_config_get = amd_pinconf_get,
838 .pin_config_set = amd_pinconf_set,
839 .pin_config_group_get = amd_pinconf_group_get,
840 .pin_config_group_set = amd_pinconf_group_set,
843 static void amd_gpio_irq_init(struct amd_gpio *gpio_dev)
845 struct pinctrl_desc *desc = gpio_dev->pctrl->desc;
850 mask = BIT(WAKE_CNTRL_OFF_S0I3) | BIT(WAKE_CNTRL_OFF_S3) |
851 BIT(INTERRUPT_MASK_OFF) | BIT(INTERRUPT_ENABLE_OFF) |
852 BIT(WAKE_CNTRL_OFF_S4);
854 for (i = 0; i < desc->npins; i++) {
855 int pin = desc->pins[i].number;
856 const struct pin_desc *pd = pin_desc_get(gpio_dev->pctrl, pin);
861 raw_spin_lock_irqsave(&gpio_dev->lock, flags);
863 pin_reg = readl(gpio_dev->base + i * 4);
865 writel(pin_reg, gpio_dev->base + i * 4);
867 raw_spin_unlock_irqrestore(&gpio_dev->lock, flags);
871 #ifdef CONFIG_PM_SLEEP
872 static bool amd_gpio_should_save(struct amd_gpio *gpio_dev, unsigned int pin)
874 const struct pin_desc *pd = pin_desc_get(gpio_dev->pctrl, pin);
880 * Only restore the pin if it is actually in use by the kernel (or
883 if (pd->mux_owner || pd->gpio_owner ||
884 gpiochip_line_is_irq(&gpio_dev->gc, pin))
890 static int amd_gpio_suspend(struct device *dev)
892 struct amd_gpio *gpio_dev = dev_get_drvdata(dev);
893 struct pinctrl_desc *desc = gpio_dev->pctrl->desc;
896 for (i = 0; i < desc->npins; i++) {
897 int pin = desc->pins[i].number;
899 if (!amd_gpio_should_save(gpio_dev, pin))
902 gpio_dev->saved_regs[i] = readl(gpio_dev->base + pin*4);
908 static int amd_gpio_resume(struct device *dev)
910 struct amd_gpio *gpio_dev = dev_get_drvdata(dev);
911 struct pinctrl_desc *desc = gpio_dev->pctrl->desc;
914 for (i = 0; i < desc->npins; i++) {
915 int pin = desc->pins[i].number;
917 if (!amd_gpio_should_save(gpio_dev, pin))
920 writel(gpio_dev->saved_regs[i], gpio_dev->base + pin*4);
926 static const struct dev_pm_ops amd_gpio_pm_ops = {
927 SET_LATE_SYSTEM_SLEEP_PM_OPS(amd_gpio_suspend,
932 static struct pinctrl_desc amd_pinctrl_desc = {
934 .npins = ARRAY_SIZE(kerncz_pins),
935 .pctlops = &amd_pinctrl_ops,
936 .confops = &amd_pinconf_ops,
937 .owner = THIS_MODULE,
940 static int amd_gpio_probe(struct platform_device *pdev)
943 struct resource *res;
944 struct amd_gpio *gpio_dev;
945 struct gpio_irq_chip *girq;
947 gpio_dev = devm_kzalloc(&pdev->dev,
948 sizeof(struct amd_gpio), GFP_KERNEL);
952 raw_spin_lock_init(&gpio_dev->lock);
954 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
956 dev_err(&pdev->dev, "Failed to get gpio io resource.\n");
960 gpio_dev->base = devm_ioremap(&pdev->dev, res->start,
965 gpio_dev->irq = platform_get_irq(pdev, 0);
966 if (gpio_dev->irq < 0)
967 return gpio_dev->irq;
969 #ifdef CONFIG_PM_SLEEP
970 gpio_dev->saved_regs = devm_kcalloc(&pdev->dev, amd_pinctrl_desc.npins,
971 sizeof(*gpio_dev->saved_regs),
973 if (!gpio_dev->saved_regs)
977 gpio_dev->pdev = pdev;
978 gpio_dev->gc.get_direction = amd_gpio_get_direction;
979 gpio_dev->gc.direction_input = amd_gpio_direction_input;
980 gpio_dev->gc.direction_output = amd_gpio_direction_output;
981 gpio_dev->gc.get = amd_gpio_get_value;
982 gpio_dev->gc.set = amd_gpio_set_value;
983 gpio_dev->gc.set_config = amd_gpio_set_config;
984 gpio_dev->gc.dbg_show = amd_gpio_dbg_show;
986 gpio_dev->gc.base = -1;
987 gpio_dev->gc.label = pdev->name;
988 gpio_dev->gc.owner = THIS_MODULE;
989 gpio_dev->gc.parent = &pdev->dev;
990 gpio_dev->gc.ngpio = resource_size(res) / 4;
991 #if defined(CONFIG_OF_GPIO)
992 gpio_dev->gc.of_node = pdev->dev.of_node;
995 gpio_dev->hwbank_num = gpio_dev->gc.ngpio / 64;
996 gpio_dev->groups = kerncz_groups;
997 gpio_dev->ngroups = ARRAY_SIZE(kerncz_groups);
999 amd_pinctrl_desc.name = dev_name(&pdev->dev);
1000 gpio_dev->pctrl = devm_pinctrl_register(&pdev->dev, &amd_pinctrl_desc,
1002 if (IS_ERR(gpio_dev->pctrl)) {
1003 dev_err(&pdev->dev, "Couldn't register pinctrl driver\n");
1004 return PTR_ERR(gpio_dev->pctrl);
1007 /* Disable and mask interrupts */
1008 amd_gpio_irq_init(gpio_dev);
1010 girq = &gpio_dev->gc.irq;
1011 girq->chip = &amd_gpio_irqchip;
1012 /* This will let us handle the parent IRQ in the driver */
1013 girq->parent_handler = NULL;
1014 girq->num_parents = 0;
1015 girq->parents = NULL;
1016 girq->default_type = IRQ_TYPE_NONE;
1017 girq->handler = handle_simple_irq;
1019 ret = gpiochip_add_data(&gpio_dev->gc, gpio_dev);
1023 ret = gpiochip_add_pin_range(&gpio_dev->gc, dev_name(&pdev->dev),
1024 0, 0, gpio_dev->gc.ngpio);
1026 dev_err(&pdev->dev, "Failed to add pin range\n");
1030 ret = devm_request_irq(&pdev->dev, gpio_dev->irq, amd_gpio_irq_handler,
1031 IRQF_SHARED, KBUILD_MODNAME, gpio_dev);
1035 platform_set_drvdata(pdev, gpio_dev);
1037 dev_dbg(&pdev->dev, "amd gpio driver loaded\n");
1041 gpiochip_remove(&gpio_dev->gc);
1046 static int amd_gpio_remove(struct platform_device *pdev)
1048 struct amd_gpio *gpio_dev;
1050 gpio_dev = platform_get_drvdata(pdev);
1052 gpiochip_remove(&gpio_dev->gc);
1058 static const struct acpi_device_id amd_gpio_acpi_match[] = {
1064 MODULE_DEVICE_TABLE(acpi, amd_gpio_acpi_match);
1067 static struct platform_driver amd_gpio_driver = {
1070 .acpi_match_table = ACPI_PTR(amd_gpio_acpi_match),
1071 #ifdef CONFIG_PM_SLEEP
1072 .pm = &amd_gpio_pm_ops,
1075 .probe = amd_gpio_probe,
1076 .remove = amd_gpio_remove,
1079 module_platform_driver(amd_gpio_driver);
1081 MODULE_LICENSE("GPL v2");
1082 MODULE_AUTHOR("Ken Xue <Ken.Xue@amd.com>, Jeff Wu <Jeff.Wu@amd.com>");
1083 MODULE_DESCRIPTION("AMD GPIO pinctrl driver");