1 // SPDX-License-Identifier: GPL-2.0
3 * RISC-V performance counter support.
5 * Copyright (C) 2021 Western Digital Corporation or its affiliates.
7 * This implementation is based on old RISC-V perf and ARM perf event code
8 * which are in turn based on sparc64 and x86 code.
11 #include <linux/mod_devicetable.h>
12 #include <linux/perf/riscv_pmu.h>
13 #include <linux/platform_device.h>
15 #define RISCV_PMU_LEGACY_CYCLE 0
16 #define RISCV_PMU_LEGACY_INSTRET 1
18 static bool pmu_init_done;
20 static int pmu_legacy_ctr_get_idx(struct perf_event *event)
22 struct perf_event_attr *attr = &event->attr;
24 if (event->attr.type != PERF_TYPE_HARDWARE)
26 if (attr->config == PERF_COUNT_HW_CPU_CYCLES)
27 return RISCV_PMU_LEGACY_CYCLE;
28 else if (attr->config == PERF_COUNT_HW_INSTRUCTIONS)
29 return RISCV_PMU_LEGACY_INSTRET;
34 /* For legacy config & counter index are same */
35 static int pmu_legacy_event_map(struct perf_event *event, u64 *config)
37 return pmu_legacy_ctr_get_idx(event);
40 static u64 pmu_legacy_read_ctr(struct perf_event *event)
42 struct hw_perf_event *hwc = &event->hw;
46 if (idx == RISCV_PMU_LEGACY_CYCLE) {
47 val = riscv_pmu_ctr_read_csr(CSR_CYCLE);
48 if (IS_ENABLED(CONFIG_32BIT))
49 val = (u64)riscv_pmu_ctr_read_csr(CSR_CYCLEH) << 32 | val;
50 } else if (idx == RISCV_PMU_LEGACY_INSTRET) {
51 val = riscv_pmu_ctr_read_csr(CSR_INSTRET);
52 if (IS_ENABLED(CONFIG_32BIT))
53 val = ((u64)riscv_pmu_ctr_read_csr(CSR_INSTRETH)) << 32 | val;
60 static void pmu_legacy_ctr_start(struct perf_event *event, u64 ival)
62 struct hw_perf_event *hwc = &event->hw;
63 u64 initial_val = pmu_legacy_read_ctr(event);
66 * The legacy method doesn't really have a start/stop method.
67 * It also can not update the counter with a initial value.
68 * But we still need to set the prev_count so that read() can compute
69 * the delta. Just use the current counter value to set the prev_count.
71 local64_set(&hwc->prev_count, initial_val);
75 * This is just a simple implementation to allow legacy implementations
76 * compatible with new RISC-V PMU driver framework.
77 * This driver only allows reading two counters i.e CYCLE & INSTRET.
78 * However, it can not start or stop the counter. Thus, it is not very useful
79 * will be removed in future.
81 static void pmu_legacy_init(struct riscv_pmu *pmu)
83 pr_info("Legacy PMU implementation is available\n");
85 pmu->cmask = BIT(RISCV_PMU_LEGACY_CYCLE) |
86 BIT(RISCV_PMU_LEGACY_INSTRET);
87 pmu->ctr_start = pmu_legacy_ctr_start;
89 pmu->event_map = pmu_legacy_event_map;
90 pmu->ctr_get_idx = pmu_legacy_ctr_get_idx;
91 pmu->ctr_get_width = NULL;
92 pmu->ctr_clear_idx = NULL;
93 pmu->ctr_read = pmu_legacy_read_ctr;
95 perf_pmu_register(&pmu->pmu, "cpu", PERF_TYPE_RAW);
98 static int pmu_legacy_device_probe(struct platform_device *pdev)
100 struct riscv_pmu *pmu = NULL;
102 pmu = riscv_pmu_alloc();
105 pmu_legacy_init(pmu);
110 static struct platform_driver pmu_legacy_driver = {
111 .probe = pmu_legacy_device_probe,
113 .name = RISCV_PMU_LEGACY_PDEV_NAME,
117 static int __init riscv_pmu_legacy_devinit(void)
120 struct platform_device *pdev;
122 if (likely(pmu_init_done))
125 ret = platform_driver_register(&pmu_legacy_driver);
129 pdev = platform_device_register_simple(RISCV_PMU_LEGACY_PDEV_NAME, -1, NULL, 0);
131 platform_driver_unregister(&pmu_legacy_driver);
132 return PTR_ERR(pdev);
137 late_initcall(riscv_pmu_legacy_devinit);
139 void riscv_pmu_legacy_skip_init(void)
141 pmu_init_done = true;