1 // SPDX-License-Identifier: GPL-2.0
3 * RISC-V performance counter support.
5 * Copyright (C) 2021 Western Digital Corporation or its affiliates.
7 * This implementation is based on old RISC-V perf and ARM perf event code
8 * which are in turn based on sparc64 and x86 code.
11 #include <linux/cpumask.h>
12 #include <linux/irq.h>
13 #include <linux/irqdesc.h>
14 #include <linux/perf/riscv_pmu.h>
15 #include <linux/printk.h>
16 #include <linux/smp.h>
17 #include <linux/sched_clock.h>
21 static bool riscv_perf_user_access(struct perf_event *event)
23 return ((event->attr.type == PERF_TYPE_HARDWARE) ||
24 (event->attr.type == PERF_TYPE_HW_CACHE) ||
25 (event->attr.type == PERF_TYPE_RAW)) &&
26 !!(event->hw.flags & PERF_EVENT_FLAG_USER_READ_CNT);
29 void arch_perf_update_userpage(struct perf_event *event,
30 struct perf_event_mmap_page *userpg, u64 now)
32 struct clock_read_data *rd;
36 userpg->cap_user_time = 0;
37 userpg->cap_user_time_zero = 0;
38 userpg->cap_user_time_short = 0;
39 userpg->cap_user_rdpmc = riscv_perf_user_access(event);
41 #ifdef CONFIG_RISCV_PMU
43 * The counters are 64-bit but the priv spec doesn't mandate all the
44 * bits to be implemented: that's why, counter width can vary based on
47 if (userpg->cap_user_rdpmc)
48 userpg->pmc_width = to_riscv_pmu(event->pmu)->ctr_get_width(event->hw.idx) + 1;
52 rd = sched_clock_read_begin(&seq);
54 userpg->time_mult = rd->mult;
55 userpg->time_shift = rd->shift;
56 userpg->time_zero = rd->epoch_ns;
57 userpg->time_cycles = rd->epoch_cyc;
58 userpg->time_mask = rd->sched_clock_mask;
61 * Subtract the cycle base, such that software that
62 * doesn't know about cap_user_time_short still 'works'
65 ns = mul_u64_u32_shr(rd->epoch_cyc, rd->mult, rd->shift);
66 userpg->time_zero -= ns;
68 } while (sched_clock_read_retry(seq));
70 userpg->time_offset = userpg->time_zero - now;
73 * time_shift is not expected to be greater than 31 due to
74 * the original published conversion algorithm shifting a
75 * 32-bit value (now specifies a 64-bit value) - refer
76 * perf_event_mmap_page documentation in perf_event.h.
78 if (userpg->time_shift == 32) {
79 userpg->time_shift = 31;
80 userpg->time_mult >>= 1;
84 * Internal timekeeping for enabled/running/stopped times
85 * is always computed with the sched_clock.
87 userpg->cap_user_time = 1;
88 userpg->cap_user_time_zero = 1;
89 userpg->cap_user_time_short = 1;
92 static unsigned long csr_read_num(int csr_num)
94 #define switchcase_csr_read(__csr_num, __val) {\
96 __val = csr_read(__csr_num); \
98 #define switchcase_csr_read_2(__csr_num, __val) {\
99 switchcase_csr_read(__csr_num + 0, __val) \
100 switchcase_csr_read(__csr_num + 1, __val)}
101 #define switchcase_csr_read_4(__csr_num, __val) {\
102 switchcase_csr_read_2(__csr_num + 0, __val) \
103 switchcase_csr_read_2(__csr_num + 2, __val)}
104 #define switchcase_csr_read_8(__csr_num, __val) {\
105 switchcase_csr_read_4(__csr_num + 0, __val) \
106 switchcase_csr_read_4(__csr_num + 4, __val)}
107 #define switchcase_csr_read_16(__csr_num, __val) {\
108 switchcase_csr_read_8(__csr_num + 0, __val) \
109 switchcase_csr_read_8(__csr_num + 8, __val)}
110 #define switchcase_csr_read_32(__csr_num, __val) {\
111 switchcase_csr_read_16(__csr_num + 0, __val) \
112 switchcase_csr_read_16(__csr_num + 16, __val)}
114 unsigned long ret = 0;
117 switchcase_csr_read_32(CSR_CYCLE, ret)
118 switchcase_csr_read_32(CSR_CYCLEH, ret)
124 #undef switchcase_csr_read_32
125 #undef switchcase_csr_read_16
126 #undef switchcase_csr_read_8
127 #undef switchcase_csr_read_4
128 #undef switchcase_csr_read_2
129 #undef switchcase_csr_read
133 * Read the CSR of a corresponding counter.
135 unsigned long riscv_pmu_ctr_read_csr(unsigned long csr)
137 if (csr < CSR_CYCLE || csr > CSR_HPMCOUNTER31H ||
138 (csr > CSR_HPMCOUNTER31 && csr < CSR_CYCLEH)) {
139 pr_err("Invalid performance counter csr %lx\n", csr);
143 return csr_read_num(csr);
146 u64 riscv_pmu_ctr_get_width_mask(struct perf_event *event)
149 struct riscv_pmu *rvpmu = to_riscv_pmu(event->pmu);
150 struct hw_perf_event *hwc = &event->hw;
152 if (!rvpmu->ctr_get_width)
154 * If the pmu driver doesn't support counter width, set it to default
155 * maximum allowed by the specification.
160 /* Handle init case where idx is not initialized yet */
161 cwidth = rvpmu->ctr_get_width(0);
163 cwidth = rvpmu->ctr_get_width(hwc->idx);
166 return GENMASK_ULL(cwidth, 0);
169 u64 riscv_pmu_event_update(struct perf_event *event)
171 struct riscv_pmu *rvpmu = to_riscv_pmu(event->pmu);
172 struct hw_perf_event *hwc = &event->hw;
173 u64 prev_raw_count, new_raw_count;
177 if (!rvpmu->ctr_read)
180 cmask = riscv_pmu_ctr_get_width_mask(event);
183 prev_raw_count = local64_read(&hwc->prev_count);
184 new_raw_count = rvpmu->ctr_read(event);
185 oldval = local64_cmpxchg(&hwc->prev_count, prev_raw_count,
187 } while (oldval != prev_raw_count);
189 delta = (new_raw_count - prev_raw_count) & cmask;
190 local64_add(delta, &event->count);
191 local64_sub(delta, &hwc->period_left);
196 void riscv_pmu_stop(struct perf_event *event, int flags)
198 struct hw_perf_event *hwc = &event->hw;
199 struct riscv_pmu *rvpmu = to_riscv_pmu(event->pmu);
201 WARN_ON_ONCE(hwc->state & PERF_HES_STOPPED);
203 if (!(hwc->state & PERF_HES_STOPPED)) {
204 if (rvpmu->ctr_stop) {
205 rvpmu->ctr_stop(event, 0);
206 hwc->state |= PERF_HES_STOPPED;
208 riscv_pmu_event_update(event);
209 hwc->state |= PERF_HES_UPTODATE;
213 int riscv_pmu_event_set_period(struct perf_event *event)
215 struct hw_perf_event *hwc = &event->hw;
216 s64 left = local64_read(&hwc->period_left);
217 s64 period = hwc->sample_period;
219 uint64_t max_period = riscv_pmu_ctr_get_width_mask(event);
221 if (unlikely(left <= -period)) {
223 local64_set(&hwc->period_left, left);
224 hwc->last_period = period;
228 if (unlikely(left <= 0)) {
230 local64_set(&hwc->period_left, left);
231 hwc->last_period = period;
236 * Limit the maximum period to prevent the counter value
237 * from overtaking the one we are about to program. In
238 * effect we are reducing max_period to account for
239 * interrupt latency (and we are being very conservative).
241 if (left > (max_period >> 1))
242 left = (max_period >> 1);
244 local64_set(&hwc->prev_count, (u64)-left);
246 perf_event_update_userpage(event);
251 void riscv_pmu_start(struct perf_event *event, int flags)
253 struct hw_perf_event *hwc = &event->hw;
254 struct riscv_pmu *rvpmu = to_riscv_pmu(event->pmu);
255 uint64_t max_period = riscv_pmu_ctr_get_width_mask(event);
258 if (flags & PERF_EF_RELOAD)
259 WARN_ON_ONCE(!(event->hw.state & PERF_HES_UPTODATE));
262 riscv_pmu_event_set_period(event);
263 init_val = local64_read(&hwc->prev_count) & max_period;
264 rvpmu->ctr_start(event, init_val);
265 perf_event_update_userpage(event);
268 static int riscv_pmu_add(struct perf_event *event, int flags)
270 struct riscv_pmu *rvpmu = to_riscv_pmu(event->pmu);
271 struct cpu_hw_events *cpuc = this_cpu_ptr(rvpmu->hw_events);
272 struct hw_perf_event *hwc = &event->hw;
275 idx = rvpmu->ctr_get_idx(event);
280 cpuc->events[idx] = event;
282 hwc->state = PERF_HES_UPTODATE | PERF_HES_STOPPED;
283 if (flags & PERF_EF_START)
284 riscv_pmu_start(event, PERF_EF_RELOAD);
286 /* Propagate our changes to the userspace mapping. */
287 perf_event_update_userpage(event);
292 static void riscv_pmu_del(struct perf_event *event, int flags)
294 struct riscv_pmu *rvpmu = to_riscv_pmu(event->pmu);
295 struct cpu_hw_events *cpuc = this_cpu_ptr(rvpmu->hw_events);
296 struct hw_perf_event *hwc = &event->hw;
298 riscv_pmu_stop(event, PERF_EF_UPDATE);
299 cpuc->events[hwc->idx] = NULL;
300 /* The firmware need to reset the counter mapping */
302 rvpmu->ctr_stop(event, RISCV_PMU_STOP_FLAG_RESET);
304 if (rvpmu->ctr_clear_idx)
305 rvpmu->ctr_clear_idx(event);
306 perf_event_update_userpage(event);
310 static void riscv_pmu_read(struct perf_event *event)
312 riscv_pmu_event_update(event);
315 static int riscv_pmu_event_init(struct perf_event *event)
317 struct hw_perf_event *hwc = &event->hw;
318 struct riscv_pmu *rvpmu = to_riscv_pmu(event->pmu);
320 u64 event_config = 0;
324 mapped_event = rvpmu->event_map(event, &event_config);
325 if (mapped_event < 0) {
326 pr_debug("event %x:%llx not supported\n", event->attr.type,
332 * idx is set to -1 because the index of a general event should not be
333 * decided until binding to some counter in pmu->add().
334 * config will contain the information about counter CSR
335 * the idx will contain the counter index
337 hwc->config = event_config;
339 hwc->event_base = mapped_event;
341 if (rvpmu->event_init)
342 rvpmu->event_init(event);
344 if (!is_sampling_event(event)) {
346 * For non-sampling runs, limit the sample_period to half
347 * of the counter width. That way, the new counter value
348 * is far less likely to overtake the previous one unless
349 * you have some serious IRQ latency issues.
351 cmask = riscv_pmu_ctr_get_width_mask(event);
352 hwc->sample_period = cmask >> 1;
353 hwc->last_period = hwc->sample_period;
354 local64_set(&hwc->period_left, hwc->sample_period);
360 static int riscv_pmu_event_idx(struct perf_event *event)
362 struct riscv_pmu *rvpmu = to_riscv_pmu(event->pmu);
364 if (!(event->hw.flags & PERF_EVENT_FLAG_USER_READ_CNT))
367 if (rvpmu->csr_index)
368 return rvpmu->csr_index(event) + 1;
373 static void riscv_pmu_event_mapped(struct perf_event *event, struct mm_struct *mm)
375 struct riscv_pmu *rvpmu = to_riscv_pmu(event->pmu);
377 if (rvpmu->event_mapped) {
378 rvpmu->event_mapped(event, mm);
379 perf_event_update_userpage(event);
383 static void riscv_pmu_event_unmapped(struct perf_event *event, struct mm_struct *mm)
385 struct riscv_pmu *rvpmu = to_riscv_pmu(event->pmu);
387 if (rvpmu->event_unmapped) {
388 rvpmu->event_unmapped(event, mm);
389 perf_event_update_userpage(event);
393 struct riscv_pmu *riscv_pmu_alloc(void)
395 struct riscv_pmu *pmu;
397 struct cpu_hw_events *cpuc;
399 pmu = kzalloc(sizeof(*pmu), GFP_KERNEL);
403 pmu->hw_events = alloc_percpu_gfp(struct cpu_hw_events, GFP_KERNEL);
404 if (!pmu->hw_events) {
405 pr_info("failed to allocate per-cpu PMU data.\n");
409 for_each_possible_cpu(cpuid) {
410 cpuc = per_cpu_ptr(pmu->hw_events, cpuid);
412 for (i = 0; i < RISCV_MAX_COUNTERS; i++)
413 cpuc->events[i] = NULL;
415 pmu->pmu = (struct pmu) {
416 .event_init = riscv_pmu_event_init,
417 .event_mapped = riscv_pmu_event_mapped,
418 .event_unmapped = riscv_pmu_event_unmapped,
419 .event_idx = riscv_pmu_event_idx,
420 .add = riscv_pmu_add,
421 .del = riscv_pmu_del,
422 .start = riscv_pmu_start,
423 .stop = riscv_pmu_stop,
424 .read = riscv_pmu_read,