1 // SPDX-License-Identifier: GPL-2.0-only
3 * ARM DMC-620 memory controller PMU driver
5 * Copyright (C) 2020 Ampere Computing LLC.
8 #define DMC620_PMUNAME "arm_dmc620"
9 #define DMC620_DRVNAME DMC620_PMUNAME "_pmu"
10 #define pr_fmt(fmt) DMC620_DRVNAME ": " fmt
12 #include <linux/acpi.h>
13 #include <linux/bitfield.h>
14 #include <linux/bitops.h>
15 #include <linux/cpuhotplug.h>
16 #include <linux/cpumask.h>
17 #include <linux/device.h>
18 #include <linux/errno.h>
19 #include <linux/interrupt.h>
20 #include <linux/irq.h>
21 #include <linux/kernel.h>
22 #include <linux/list.h>
23 #include <linux/module.h>
24 #include <linux/mutex.h>
25 #include <linux/perf_event.h>
26 #include <linux/platform_device.h>
27 #include <linux/printk.h>
28 #include <linux/rculist.h>
29 #include <linux/refcount.h>
31 #define DMC620_PA_SHIFT 12
32 #define DMC620_CNT_INIT 0x80000000
33 #define DMC620_CNT_MAX_PERIOD 0xffffffff
34 #define DMC620_PMU_CLKDIV2_MAX_COUNTERS 8
35 #define DMC620_PMU_CLK_MAX_COUNTERS 2
36 #define DMC620_PMU_MAX_COUNTERS \
37 (DMC620_PMU_CLKDIV2_MAX_COUNTERS + DMC620_PMU_CLK_MAX_COUNTERS)
40 * The PMU registers start at 0xA00 in the DMC-620 memory map, and these
41 * offsets are relative to that base.
43 * Each counter has a group of control/value registers, and the
44 * DMC620_PMU_COUNTERn offsets are within a counter group.
46 * The counter registers groups start at 0xA10.
48 #define DMC620_PMU_OVERFLOW_STATUS_CLKDIV2 0x8
49 #define DMC620_PMU_OVERFLOW_STATUS_CLKDIV2_MASK \
50 (DMC620_PMU_CLKDIV2_MAX_COUNTERS - 1)
51 #define DMC620_PMU_OVERFLOW_STATUS_CLK 0xC
52 #define DMC620_PMU_OVERFLOW_STATUS_CLK_MASK \
53 (DMC620_PMU_CLK_MAX_COUNTERS - 1)
54 #define DMC620_PMU_COUNTERS_BASE 0x10
55 #define DMC620_PMU_COUNTERn_MASK_31_00 0x0
56 #define DMC620_PMU_COUNTERn_MASK_63_32 0x4
57 #define DMC620_PMU_COUNTERn_MATCH_31_00 0x8
58 #define DMC620_PMU_COUNTERn_MATCH_63_32 0xC
59 #define DMC620_PMU_COUNTERn_CONTROL 0x10
60 #define DMC620_PMU_COUNTERn_CONTROL_ENABLE BIT(0)
61 #define DMC620_PMU_COUNTERn_CONTROL_INVERT BIT(1)
62 #define DMC620_PMU_COUNTERn_CONTROL_EVENT_MUX GENMASK(6, 2)
63 #define DMC620_PMU_COUNTERn_CONTROL_INCR_MUX GENMASK(8, 7)
64 #define DMC620_PMU_COUNTERn_VALUE 0x20
65 /* Offset of the registers for a given counter, relative to 0xA00 */
66 #define DMC620_PMU_COUNTERn_OFFSET(n) \
67 (DMC620_PMU_COUNTERS_BASE + 0x28 * (n))
70 * dmc620_pmu_irqs_lock: protects dmc620_pmu_irqs list
71 * dmc620_pmu_node_lock: protects pmus_node lists in all dmc620_pmu instances
73 static DEFINE_MUTEX(dmc620_pmu_irqs_lock);
74 static DEFINE_MUTEX(dmc620_pmu_node_lock);
75 static LIST_HEAD(dmc620_pmu_irqs);
77 struct dmc620_pmu_irq {
78 struct hlist_node node;
79 struct list_head pmus_node;
80 struct list_head irqs_node;
90 struct dmc620_pmu_irq *irq;
91 struct list_head pmus_node;
94 * We put all clkdiv2 and clk counters to a same array.
95 * The first DMC620_PMU_CLKDIV2_MAX_COUNTERS bits belong to
96 * clkdiv2 counters, the last DMC620_PMU_CLK_MAX_COUNTERS
97 * belong to clk counters.
99 DECLARE_BITMAP(used_mask, DMC620_PMU_MAX_COUNTERS);
100 struct perf_event *events[DMC620_PMU_MAX_COUNTERS];
103 #define to_dmc620_pmu(p) (container_of(p, struct dmc620_pmu, pmu))
105 static int cpuhp_state_num;
107 struct dmc620_pmu_event_attr {
108 struct device_attribute attr;
114 dmc620_pmu_event_show(struct device *dev,
115 struct device_attribute *attr, char *page)
117 struct dmc620_pmu_event_attr *eattr;
119 eattr = container_of(attr, typeof(*eattr), attr);
121 return sysfs_emit(page, "event=0x%x,clkdiv2=0x%x\n", eattr->eventid, eattr->clkdiv2);
124 #define DMC620_PMU_EVENT_ATTR(_name, _eventid, _clkdiv2) \
125 (&((struct dmc620_pmu_event_attr[]) {{ \
126 .attr = __ATTR(_name, 0444, dmc620_pmu_event_show, NULL), \
127 .clkdiv2 = _clkdiv2, \
128 .eventid = _eventid, \
131 static struct attribute *dmc620_pmu_events_attrs[] = {
132 /* clkdiv2 events list */
133 DMC620_PMU_EVENT_ATTR(clkdiv2_cycle_count, 0x0, 1),
134 DMC620_PMU_EVENT_ATTR(clkdiv2_allocate, 0x1, 1),
135 DMC620_PMU_EVENT_ATTR(clkdiv2_queue_depth, 0x2, 1),
136 DMC620_PMU_EVENT_ATTR(clkdiv2_waiting_for_wr_data, 0x3, 1),
137 DMC620_PMU_EVENT_ATTR(clkdiv2_read_backlog, 0x4, 1),
138 DMC620_PMU_EVENT_ATTR(clkdiv2_waiting_for_mi, 0x5, 1),
139 DMC620_PMU_EVENT_ATTR(clkdiv2_hazard_resolution, 0x6, 1),
140 DMC620_PMU_EVENT_ATTR(clkdiv2_enqueue, 0x7, 1),
141 DMC620_PMU_EVENT_ATTR(clkdiv2_arbitrate, 0x8, 1),
142 DMC620_PMU_EVENT_ATTR(clkdiv2_lrank_turnaround_activate, 0x9, 1),
143 DMC620_PMU_EVENT_ATTR(clkdiv2_prank_turnaround_activate, 0xa, 1),
144 DMC620_PMU_EVENT_ATTR(clkdiv2_read_depth, 0xb, 1),
145 DMC620_PMU_EVENT_ATTR(clkdiv2_write_depth, 0xc, 1),
146 DMC620_PMU_EVENT_ATTR(clkdiv2_highigh_qos_depth, 0xd, 1),
147 DMC620_PMU_EVENT_ATTR(clkdiv2_high_qos_depth, 0xe, 1),
148 DMC620_PMU_EVENT_ATTR(clkdiv2_medium_qos_depth, 0xf, 1),
149 DMC620_PMU_EVENT_ATTR(clkdiv2_low_qos_depth, 0x10, 1),
150 DMC620_PMU_EVENT_ATTR(clkdiv2_activate, 0x11, 1),
151 DMC620_PMU_EVENT_ATTR(clkdiv2_rdwr, 0x12, 1),
152 DMC620_PMU_EVENT_ATTR(clkdiv2_refresh, 0x13, 1),
153 DMC620_PMU_EVENT_ATTR(clkdiv2_training_request, 0x14, 1),
154 DMC620_PMU_EVENT_ATTR(clkdiv2_t_mac_tracker, 0x15, 1),
155 DMC620_PMU_EVENT_ATTR(clkdiv2_bk_fsm_tracker, 0x16, 1),
156 DMC620_PMU_EVENT_ATTR(clkdiv2_bk_open_tracker, 0x17, 1),
157 DMC620_PMU_EVENT_ATTR(clkdiv2_ranks_in_pwr_down, 0x18, 1),
158 DMC620_PMU_EVENT_ATTR(clkdiv2_ranks_in_sref, 0x19, 1),
160 /* clk events list */
161 DMC620_PMU_EVENT_ATTR(clk_cycle_count, 0x0, 0),
162 DMC620_PMU_EVENT_ATTR(clk_request, 0x1, 0),
163 DMC620_PMU_EVENT_ATTR(clk_upload_stall, 0x2, 0),
167 static const struct attribute_group dmc620_pmu_events_attr_group = {
169 .attrs = dmc620_pmu_events_attrs,
173 #define ATTR_CFG_FLD_mask_CFG config
174 #define ATTR_CFG_FLD_mask_LO 0
175 #define ATTR_CFG_FLD_mask_HI 44
176 #define ATTR_CFG_FLD_match_CFG config1
177 #define ATTR_CFG_FLD_match_LO 0
178 #define ATTR_CFG_FLD_match_HI 44
179 #define ATTR_CFG_FLD_invert_CFG config2
180 #define ATTR_CFG_FLD_invert_LO 0
181 #define ATTR_CFG_FLD_invert_HI 0
182 #define ATTR_CFG_FLD_incr_CFG config2
183 #define ATTR_CFG_FLD_incr_LO 1
184 #define ATTR_CFG_FLD_incr_HI 2
185 #define ATTR_CFG_FLD_event_CFG config2
186 #define ATTR_CFG_FLD_event_LO 3
187 #define ATTR_CFG_FLD_event_HI 8
188 #define ATTR_CFG_FLD_clkdiv2_CFG config2
189 #define ATTR_CFG_FLD_clkdiv2_LO 9
190 #define ATTR_CFG_FLD_clkdiv2_HI 9
192 #define __GEN_PMU_FORMAT_ATTR(cfg, lo, hi) \
193 (lo) == (hi) ? #cfg ":" #lo "\n" : #cfg ":" #lo "-" #hi
195 #define _GEN_PMU_FORMAT_ATTR(cfg, lo, hi) \
196 __GEN_PMU_FORMAT_ATTR(cfg, lo, hi)
198 #define GEN_PMU_FORMAT_ATTR(name) \
199 PMU_FORMAT_ATTR(name, \
200 _GEN_PMU_FORMAT_ATTR(ATTR_CFG_FLD_##name##_CFG, \
201 ATTR_CFG_FLD_##name##_LO, \
202 ATTR_CFG_FLD_##name##_HI))
204 #define _ATTR_CFG_GET_FLD(attr, cfg, lo, hi) \
205 ((((attr)->cfg) >> lo) & GENMASK_ULL(hi - lo, 0))
207 #define ATTR_CFG_GET_FLD(attr, name) \
208 _ATTR_CFG_GET_FLD(attr, \
209 ATTR_CFG_FLD_##name##_CFG, \
210 ATTR_CFG_FLD_##name##_LO, \
211 ATTR_CFG_FLD_##name##_HI)
213 GEN_PMU_FORMAT_ATTR(mask);
214 GEN_PMU_FORMAT_ATTR(match);
215 GEN_PMU_FORMAT_ATTR(invert);
216 GEN_PMU_FORMAT_ATTR(incr);
217 GEN_PMU_FORMAT_ATTR(event);
218 GEN_PMU_FORMAT_ATTR(clkdiv2);
220 static struct attribute *dmc620_pmu_formats_attrs[] = {
221 &format_attr_mask.attr,
222 &format_attr_match.attr,
223 &format_attr_invert.attr,
224 &format_attr_incr.attr,
225 &format_attr_event.attr,
226 &format_attr_clkdiv2.attr,
230 static const struct attribute_group dmc620_pmu_format_attr_group = {
232 .attrs = dmc620_pmu_formats_attrs,
235 static ssize_t dmc620_pmu_cpumask_show(struct device *dev,
236 struct device_attribute *attr, char *buf)
238 struct dmc620_pmu *dmc620_pmu = to_dmc620_pmu(dev_get_drvdata(dev));
240 return cpumap_print_to_pagebuf(true, buf,
241 cpumask_of(dmc620_pmu->irq->cpu));
244 static struct device_attribute dmc620_pmu_cpumask_attr =
245 __ATTR(cpumask, 0444, dmc620_pmu_cpumask_show, NULL);
247 static struct attribute *dmc620_pmu_cpumask_attrs[] = {
248 &dmc620_pmu_cpumask_attr.attr,
252 static const struct attribute_group dmc620_pmu_cpumask_attr_group = {
253 .attrs = dmc620_pmu_cpumask_attrs,
256 static const struct attribute_group *dmc620_pmu_attr_groups[] = {
257 &dmc620_pmu_events_attr_group,
258 &dmc620_pmu_format_attr_group,
259 &dmc620_pmu_cpumask_attr_group,
264 u32 dmc620_pmu_creg_read(struct dmc620_pmu *dmc620_pmu,
265 unsigned int idx, unsigned int reg)
267 return readl(dmc620_pmu->base + DMC620_PMU_COUNTERn_OFFSET(idx) + reg);
271 void dmc620_pmu_creg_write(struct dmc620_pmu *dmc620_pmu,
272 unsigned int idx, unsigned int reg, u32 val)
274 writel(val, dmc620_pmu->base + DMC620_PMU_COUNTERn_OFFSET(idx) + reg);
278 unsigned int dmc620_event_to_counter_control(struct perf_event *event)
280 struct perf_event_attr *attr = &event->attr;
281 unsigned int reg = 0;
283 reg |= FIELD_PREP(DMC620_PMU_COUNTERn_CONTROL_INVERT,
284 ATTR_CFG_GET_FLD(attr, invert));
285 reg |= FIELD_PREP(DMC620_PMU_COUNTERn_CONTROL_EVENT_MUX,
286 ATTR_CFG_GET_FLD(attr, event));
287 reg |= FIELD_PREP(DMC620_PMU_COUNTERn_CONTROL_INCR_MUX,
288 ATTR_CFG_GET_FLD(attr, incr));
293 static int dmc620_get_event_idx(struct perf_event *event)
295 struct dmc620_pmu *dmc620_pmu = to_dmc620_pmu(event->pmu);
296 int idx, start_idx, end_idx;
298 if (ATTR_CFG_GET_FLD(&event->attr, clkdiv2)) {
300 end_idx = DMC620_PMU_CLKDIV2_MAX_COUNTERS;
302 start_idx = DMC620_PMU_CLKDIV2_MAX_COUNTERS;
303 end_idx = DMC620_PMU_MAX_COUNTERS;
306 for (idx = start_idx; idx < end_idx; ++idx) {
307 if (!test_and_set_bit(idx, dmc620_pmu->used_mask))
311 /* The counters are all in use. */
316 u64 dmc620_pmu_read_counter(struct perf_event *event)
318 struct dmc620_pmu *dmc620_pmu = to_dmc620_pmu(event->pmu);
320 return dmc620_pmu_creg_read(dmc620_pmu,
321 event->hw.idx, DMC620_PMU_COUNTERn_VALUE);
324 static void dmc620_pmu_event_update(struct perf_event *event)
326 struct hw_perf_event *hwc = &event->hw;
327 u64 delta, prev_count, new_count;
330 /* We may also be called from the irq handler */
331 prev_count = local64_read(&hwc->prev_count);
332 new_count = dmc620_pmu_read_counter(event);
333 } while (local64_cmpxchg(&hwc->prev_count,
334 prev_count, new_count) != prev_count);
335 delta = (new_count - prev_count) & DMC620_CNT_MAX_PERIOD;
336 local64_add(delta, &event->count);
339 static void dmc620_pmu_event_set_period(struct perf_event *event)
341 struct dmc620_pmu *dmc620_pmu = to_dmc620_pmu(event->pmu);
343 local64_set(&event->hw.prev_count, DMC620_CNT_INIT);
344 dmc620_pmu_creg_write(dmc620_pmu,
345 event->hw.idx, DMC620_PMU_COUNTERn_VALUE, DMC620_CNT_INIT);
348 static void dmc620_pmu_enable_counter(struct perf_event *event)
350 struct dmc620_pmu *dmc620_pmu = to_dmc620_pmu(event->pmu);
353 reg = dmc620_event_to_counter_control(event) | DMC620_PMU_COUNTERn_CONTROL_ENABLE;
354 dmc620_pmu_creg_write(dmc620_pmu,
355 event->hw.idx, DMC620_PMU_COUNTERn_CONTROL, reg);
358 static void dmc620_pmu_disable_counter(struct perf_event *event)
360 struct dmc620_pmu *dmc620_pmu = to_dmc620_pmu(event->pmu);
362 dmc620_pmu_creg_write(dmc620_pmu,
363 event->hw.idx, DMC620_PMU_COUNTERn_CONTROL, 0);
366 static irqreturn_t dmc620_pmu_handle_irq(int irq_num, void *data)
368 struct dmc620_pmu_irq *irq = data;
369 struct dmc620_pmu *dmc620_pmu;
370 irqreturn_t ret = IRQ_NONE;
373 list_for_each_entry_rcu(dmc620_pmu, &irq->pmus_node, pmus_node) {
374 unsigned long status;
375 struct perf_event *event;
379 * HW doesn't provide a control to atomically disable all counters.
380 * To prevent race condition (overflow happens while clearing status register),
381 * disable all events before continuing
383 for (idx = 0; idx < DMC620_PMU_MAX_COUNTERS; idx++) {
384 event = dmc620_pmu->events[idx];
387 dmc620_pmu_disable_counter(event);
390 status = readl(dmc620_pmu->base + DMC620_PMU_OVERFLOW_STATUS_CLKDIV2);
391 status |= (readl(dmc620_pmu->base + DMC620_PMU_OVERFLOW_STATUS_CLK) <<
392 DMC620_PMU_CLKDIV2_MAX_COUNTERS);
394 for_each_set_bit(idx, &status,
395 DMC620_PMU_MAX_COUNTERS) {
396 event = dmc620_pmu->events[idx];
397 if (WARN_ON_ONCE(!event))
399 dmc620_pmu_event_update(event);
400 dmc620_pmu_event_set_period(event);
403 if (status & DMC620_PMU_OVERFLOW_STATUS_CLKDIV2_MASK)
404 writel(0, dmc620_pmu->base + DMC620_PMU_OVERFLOW_STATUS_CLKDIV2);
406 if ((status >> DMC620_PMU_CLKDIV2_MAX_COUNTERS) &
407 DMC620_PMU_OVERFLOW_STATUS_CLK_MASK)
408 writel(0, dmc620_pmu->base + DMC620_PMU_OVERFLOW_STATUS_CLK);
411 for (idx = 0; idx < DMC620_PMU_MAX_COUNTERS; idx++) {
412 event = dmc620_pmu->events[idx];
415 if (!(event->hw.state & PERF_HES_STOPPED))
416 dmc620_pmu_enable_counter(event);
426 static struct dmc620_pmu_irq *__dmc620_pmu_get_irq(int irq_num)
428 struct dmc620_pmu_irq *irq;
431 list_for_each_entry(irq, &dmc620_pmu_irqs, irqs_node)
432 if (irq->irq_num == irq_num && refcount_inc_not_zero(&irq->refcount))
435 irq = kzalloc(sizeof(*irq), GFP_KERNEL);
437 return ERR_PTR(-ENOMEM);
439 INIT_LIST_HEAD(&irq->pmus_node);
441 /* Pick one CPU to be the preferred one to use */
442 irq->cpu = raw_smp_processor_id();
443 refcount_set(&irq->refcount, 1);
445 ret = request_irq(irq_num, dmc620_pmu_handle_irq,
446 IRQF_NOBALANCING | IRQF_NO_THREAD,
451 ret = irq_set_affinity(irq_num, cpumask_of(irq->cpu));
455 ret = cpuhp_state_add_instance_nocalls(cpuhp_state_num, &irq->node);
459 irq->irq_num = irq_num;
460 list_add(&irq->irqs_node, &dmc620_pmu_irqs);
465 free_irq(irq_num, irq);
471 static int dmc620_pmu_get_irq(struct dmc620_pmu *dmc620_pmu, int irq_num)
473 struct dmc620_pmu_irq *irq;
475 mutex_lock(&dmc620_pmu_irqs_lock);
476 irq = __dmc620_pmu_get_irq(irq_num);
477 mutex_unlock(&dmc620_pmu_irqs_lock);
482 dmc620_pmu->irq = irq;
483 mutex_lock(&dmc620_pmu_node_lock);
484 list_add_rcu(&dmc620_pmu->pmus_node, &irq->pmus_node);
485 mutex_unlock(&dmc620_pmu_node_lock);
490 static void dmc620_pmu_put_irq(struct dmc620_pmu *dmc620_pmu)
492 struct dmc620_pmu_irq *irq = dmc620_pmu->irq;
494 mutex_lock(&dmc620_pmu_node_lock);
495 list_del_rcu(&dmc620_pmu->pmus_node);
496 mutex_unlock(&dmc620_pmu_node_lock);
498 mutex_lock(&dmc620_pmu_irqs_lock);
499 if (!refcount_dec_and_test(&irq->refcount)) {
500 mutex_unlock(&dmc620_pmu_irqs_lock);
504 list_del(&irq->irqs_node);
505 mutex_unlock(&dmc620_pmu_irqs_lock);
507 free_irq(irq->irq_num, irq);
508 cpuhp_state_remove_instance_nocalls(cpuhp_state_num, &irq->node);
512 static int dmc620_pmu_event_init(struct perf_event *event)
514 struct dmc620_pmu *dmc620_pmu = to_dmc620_pmu(event->pmu);
515 struct hw_perf_event *hwc = &event->hw;
516 struct perf_event *sibling;
518 if (event->attr.type != event->pmu->type)
522 * DMC 620 PMUs are shared across all cpus and cannot
523 * support task bound and sampling events.
525 if (is_sampling_event(event) ||
526 event->attach_state & PERF_ATTACH_TASK) {
527 dev_dbg(dmc620_pmu->pmu.dev,
528 "Can't support per-task counters\n");
533 * Many perf core operations (eg. events rotation) operate on a
534 * single CPU context. This is obvious for CPU PMUs, where one
535 * expects the same sets of events being observed on all CPUs,
536 * but can lead to issues for off-core PMUs, where each
537 * event could be theoretically assigned to a different CPU. To
538 * mitigate this, we enforce CPU assignment to one, selected
541 event->cpu = dmc620_pmu->irq->cpu;
546 * We can't atomically disable all HW counters so only one event allowed,
547 * although software events are acceptable.
549 if (event->group_leader != event &&
550 !is_software_event(event->group_leader))
553 for_each_sibling_event(sibling, event->group_leader) {
554 if (sibling != event &&
555 !is_software_event(sibling))
563 static void dmc620_pmu_read(struct perf_event *event)
565 dmc620_pmu_event_update(event);
568 static void dmc620_pmu_start(struct perf_event *event, int flags)
571 dmc620_pmu_event_set_period(event);
572 dmc620_pmu_enable_counter(event);
575 static void dmc620_pmu_stop(struct perf_event *event, int flags)
577 if (event->hw.state & PERF_HES_STOPPED)
580 dmc620_pmu_disable_counter(event);
581 dmc620_pmu_event_update(event);
582 event->hw.state |= PERF_HES_STOPPED | PERF_HES_UPTODATE;
585 static int dmc620_pmu_add(struct perf_event *event, int flags)
587 struct dmc620_pmu *dmc620_pmu = to_dmc620_pmu(event->pmu);
588 struct perf_event_attr *attr = &event->attr;
589 struct hw_perf_event *hwc = &event->hw;
593 idx = dmc620_get_event_idx(event);
598 dmc620_pmu->events[idx] = event;
599 hwc->state = PERF_HES_STOPPED | PERF_HES_UPTODATE;
601 reg = ATTR_CFG_GET_FLD(attr, mask);
602 dmc620_pmu_creg_write(dmc620_pmu,
603 idx, DMC620_PMU_COUNTERn_MASK_31_00, lower_32_bits(reg));
604 dmc620_pmu_creg_write(dmc620_pmu,
605 idx, DMC620_PMU_COUNTERn_MASK_63_32, upper_32_bits(reg));
607 reg = ATTR_CFG_GET_FLD(attr, match);
608 dmc620_pmu_creg_write(dmc620_pmu,
609 idx, DMC620_PMU_COUNTERn_MATCH_31_00, lower_32_bits(reg));
610 dmc620_pmu_creg_write(dmc620_pmu,
611 idx, DMC620_PMU_COUNTERn_MATCH_63_32, upper_32_bits(reg));
613 if (flags & PERF_EF_START)
614 dmc620_pmu_start(event, PERF_EF_RELOAD);
616 perf_event_update_userpage(event);
620 static void dmc620_pmu_del(struct perf_event *event, int flags)
622 struct dmc620_pmu *dmc620_pmu = to_dmc620_pmu(event->pmu);
623 struct hw_perf_event *hwc = &event->hw;
626 dmc620_pmu_stop(event, PERF_EF_UPDATE);
627 dmc620_pmu->events[idx] = NULL;
628 clear_bit(idx, dmc620_pmu->used_mask);
629 perf_event_update_userpage(event);
632 static int dmc620_pmu_cpu_teardown(unsigned int cpu,
633 struct hlist_node *node)
635 struct dmc620_pmu_irq *irq;
636 struct dmc620_pmu *dmc620_pmu;
639 irq = hlist_entry_safe(node, struct dmc620_pmu_irq, node);
643 target = cpumask_any_but(cpu_online_mask, cpu);
644 if (target >= nr_cpu_ids)
647 /* We're only reading, but this isn't the place to be involving RCU */
648 mutex_lock(&dmc620_pmu_node_lock);
649 list_for_each_entry(dmc620_pmu, &irq->pmus_node, pmus_node)
650 perf_pmu_migrate_context(&dmc620_pmu->pmu, irq->cpu, target);
651 mutex_unlock(&dmc620_pmu_node_lock);
653 WARN_ON(irq_set_affinity(irq->irq_num, cpumask_of(target)));
659 static int dmc620_pmu_device_probe(struct platform_device *pdev)
661 struct dmc620_pmu *dmc620_pmu;
662 struct resource *res;
667 dmc620_pmu = devm_kzalloc(&pdev->dev,
668 sizeof(struct dmc620_pmu), GFP_KERNEL);
672 platform_set_drvdata(pdev, dmc620_pmu);
674 dmc620_pmu->pmu = (struct pmu) {
675 .module = THIS_MODULE,
676 .capabilities = PERF_PMU_CAP_NO_EXCLUDE,
677 .task_ctx_nr = perf_invalid_context,
678 .event_init = dmc620_pmu_event_init,
679 .add = dmc620_pmu_add,
680 .del = dmc620_pmu_del,
681 .start = dmc620_pmu_start,
682 .stop = dmc620_pmu_stop,
683 .read = dmc620_pmu_read,
684 .attr_groups = dmc620_pmu_attr_groups,
687 dmc620_pmu->base = devm_platform_get_and_ioremap_resource(pdev, 0, &res);
688 if (IS_ERR(dmc620_pmu->base))
689 return PTR_ERR(dmc620_pmu->base);
691 /* Make sure device is reset before enabling interrupt */
692 for (i = 0; i < DMC620_PMU_MAX_COUNTERS; i++)
693 dmc620_pmu_creg_write(dmc620_pmu, i, DMC620_PMU_COUNTERn_CONTROL, 0);
694 writel(0, dmc620_pmu->base + DMC620_PMU_OVERFLOW_STATUS_CLKDIV2);
695 writel(0, dmc620_pmu->base + DMC620_PMU_OVERFLOW_STATUS_CLK);
697 irq_num = platform_get_irq(pdev, 0);
701 ret = dmc620_pmu_get_irq(dmc620_pmu, irq_num);
705 name = devm_kasprintf(&pdev->dev, GFP_KERNEL,
706 "%s_%llx", DMC620_PMUNAME,
707 (u64)(res->start >> DMC620_PA_SHIFT));
710 "Create name failed, PMU @%pa\n", &res->start);
712 goto out_teardown_dev;
715 ret = perf_pmu_register(&dmc620_pmu->pmu, name, -1);
717 goto out_teardown_dev;
722 dmc620_pmu_put_irq(dmc620_pmu);
727 static int dmc620_pmu_device_remove(struct platform_device *pdev)
729 struct dmc620_pmu *dmc620_pmu = platform_get_drvdata(pdev);
731 dmc620_pmu_put_irq(dmc620_pmu);
733 /* perf will synchronise RCU before devres can free dmc620_pmu */
734 perf_pmu_unregister(&dmc620_pmu->pmu);
739 static const struct acpi_device_id dmc620_acpi_match[] = {
743 MODULE_DEVICE_TABLE(acpi, dmc620_acpi_match);
744 static struct platform_driver dmc620_pmu_driver = {
746 .name = DMC620_DRVNAME,
747 .acpi_match_table = dmc620_acpi_match,
748 .suppress_bind_attrs = true,
750 .probe = dmc620_pmu_device_probe,
751 .remove = dmc620_pmu_device_remove,
754 static int __init dmc620_pmu_init(void)
758 cpuhp_state_num = cpuhp_setup_state_multi(CPUHP_AP_ONLINE_DYN,
761 dmc620_pmu_cpu_teardown);
762 if (cpuhp_state_num < 0)
763 return cpuhp_state_num;
765 ret = platform_driver_register(&dmc620_pmu_driver);
767 cpuhp_remove_multi_state(cpuhp_state_num);
772 static void __exit dmc620_pmu_exit(void)
774 platform_driver_unregister(&dmc620_pmu_driver);
775 cpuhp_remove_multi_state(cpuhp_state_num);
778 module_init(dmc620_pmu_init);
779 module_exit(dmc620_pmu_exit);
781 MODULE_DESCRIPTION("Perf driver for the ARM DMC-620 memory controller");
782 MODULE_AUTHOR("Tuan Phan <tuanphan@os.amperecomputing.com");
783 MODULE_LICENSE("GPL v2");