2 * (C) Copyright 2001 Sysgo Real-Time Solutions, GmbH <www.elinos.com>
3 * Andreas Heppel <aheppel@sysgo.de>
5 * (C) Copyright 2002, 2003
6 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
8 * See file CREDITS for list of people who contributed to this
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
36 #include <asm/processor.h>
41 #define DEBUGF(x...) printf(x)
50 #define PCI_HOSE_OP(rw, size, type) \
51 int pci_hose_##rw##_config_##size(struct pci_controller *hose, \
53 int offset, type value) \
55 return hose->rw##_##size(hose, dev, offset, value); \
58 PCI_HOSE_OP(read, byte, u8 *)
59 PCI_HOSE_OP(read, word, u16 *)
60 PCI_HOSE_OP(read, dword, u32 *)
61 PCI_HOSE_OP(write, byte, u8)
62 PCI_HOSE_OP(write, word, u16)
63 PCI_HOSE_OP(write, dword, u32)
65 #define PCI_OP(rw, size, type, error_code) \
66 int pci_##rw##_config_##size(pci_dev_t dev, int offset, type value) \
68 struct pci_controller *hose = pci_bus_to_hose(PCI_BUS(dev)); \
76 return pci_hose_##rw##_config_##size(hose, dev, offset, value); \
79 PCI_OP(read, byte, u8 *, *value = 0xff)
80 PCI_OP(read, word, u16 *, *value = 0xffff)
81 PCI_OP(read, dword, u32 *, *value = 0xffffffff)
82 PCI_OP(write, byte, u8, )
83 PCI_OP(write, word, u16, )
84 PCI_OP(write, dword, u32, )
86 #define PCI_READ_VIA_DWORD_OP(size, type, off_mask) \
87 int pci_hose_read_config_##size##_via_dword(struct pci_controller *hose,\
89 int offset, type val) \
93 if (pci_hose_read_config_dword(hose, dev, offset & 0xfc, &val32) < 0)\
96 *val = (val32 >> ((offset & (int)off_mask) * 8)); \
101 #define PCI_WRITE_VIA_DWORD_OP(size, type, off_mask, val_mask) \
102 int pci_hose_write_config_##size##_via_dword(struct pci_controller *hose,\
104 int offset, type val) \
106 u32 val32, mask, ldata, shift; \
108 if (pci_hose_read_config_dword(hose, dev, offset & 0xfc, &val32) < 0)\
111 shift = ((offset & (int)off_mask) * 8); \
112 ldata = (((unsigned long)val) & val_mask) << shift; \
113 mask = val_mask << shift; \
114 val32 = (val32 & ~mask) | ldata; \
116 if (pci_hose_write_config_dword(hose, dev, offset & 0xfc, val32) < 0)\
122 PCI_READ_VIA_DWORD_OP(byte, u8 *, 0x03)
123 PCI_READ_VIA_DWORD_OP(word, u16 *, 0x02)
124 PCI_WRITE_VIA_DWORD_OP(byte, u8, 0x03, 0x000000ff)
125 PCI_WRITE_VIA_DWORD_OP(word, u16, 0x02, 0x0000ffff)
131 static struct pci_controller* hose_head = NULL;
133 void pci_register_hose(struct pci_controller* hose)
135 struct pci_controller **phose = &hose_head;
138 phose = &(*phose)->next;
145 struct pci_controller *pci_bus_to_hose (int bus)
147 struct pci_controller *hose;
149 for (hose = hose_head; hose; hose = hose->next)
150 if (bus >= hose->first_busno && bus <= hose->last_busno)
156 pci_dev_t pci_find_devices(struct pci_device_id *ids, int index)
158 struct pci_controller * hose;
162 int i, bus, found_multi = 0;
164 for (hose = hose_head; hose; hose = hose->next)
166 #ifdef CFG_SCSI_SCAN_BUS_REVERSE
167 for (bus = hose->last_busno; bus >= hose->first_busno; bus--)
169 for (bus = hose->first_busno; bus <= hose->last_busno; bus++)
171 for (bdf = PCI_BDF(bus,0,0);
173 bdf < PCI_BDF(bus,PCI_MAX_PCI_DEVICES-1,PCI_MAX_PCI_FUNCTIONS-1);
175 bdf < PCI_BDF(bus+1,0,0);
177 bdf += PCI_BDF(0,0,1))
179 if (!PCI_FUNC(bdf)) {
180 pci_read_config_byte(bdf,
184 found_multi = header_type & 0x80;
190 pci_read_config_word(bdf,
193 pci_read_config_word(bdf,
197 for (i=0; ids[i].vendor != 0; i++)
198 if (vendor == ids[i].vendor &&
199 device == ids[i].device)
212 pci_dev_t pci_find_device(unsigned int vendor, unsigned int device, int index)
214 static struct pci_device_id ids[2] = {{}, {0, 0}};
216 ids[0].vendor = vendor;
217 ids[0].device = device;
219 return pci_find_devices(ids, index);
226 unsigned long pci_hose_phys_to_bus (struct pci_controller *hose,
227 unsigned long phys_addr,
230 struct pci_region *res;
231 unsigned long bus_addr;
235 printf ("pci_hose_phys_to_bus: %s\n", "invalid hose");
239 for (i = 0; i < hose->region_count; i++) {
240 res = &hose->regions[i];
242 if (((res->flags ^ flags) & PCI_REGION_TYPE) != 0)
245 bus_addr = phys_addr - res->phys_start + res->bus_start;
247 if (bus_addr >= res->bus_start &&
248 bus_addr < res->bus_start + res->size) {
253 printf ("pci_hose_phys_to_bus: %s\n", "invalid physical address");
259 unsigned long pci_hose_bus_to_phys(struct pci_controller* hose,
260 unsigned long bus_addr,
263 struct pci_region *res;
267 printf ("pci_hose_bus_to_phys: %s\n", "invalid hose");
271 for (i = 0; i < hose->region_count; i++) {
272 res = &hose->regions[i];
274 if (((res->flags ^ flags) & PCI_REGION_TYPE) != 0)
277 if (bus_addr >= res->bus_start &&
278 bus_addr < res->bus_start + res->size) {
279 return bus_addr - res->bus_start + res->phys_start;
283 printf ("pci_hose_bus_to_phys: %s\n", "invalid physical address");
293 int pci_hose_config_device(struct pci_controller *hose,
297 unsigned long command)
299 unsigned int bar_response, bar_size, bar_value, old_command;
301 int bar, found_mem64;
303 DEBUGF ("PCI Config: I/O=0x%lx, Memory=0x%lx, Command=0x%lx\n",
306 pci_hose_write_config_dword (hose, dev, PCI_COMMAND, 0);
308 for (bar = PCI_BASE_ADDRESS_0; bar < PCI_BASE_ADDRESS_5; bar += 4) {
309 pci_hose_write_config_dword (hose, dev, bar, 0xffffffff);
310 pci_hose_read_config_dword (hose, dev, bar, &bar_response);
317 /* Check the BAR type and set our address mask */
318 if (bar_response & PCI_BASE_ADDRESS_SPACE) {
319 bar_size = ~(bar_response & PCI_BASE_ADDRESS_IO_MASK) + 1;
320 /* round up region base address to a multiple of size */
321 io = ((io - 1) | (bar_size - 1)) + 1;
323 /* compute new region base address */
326 if ((bar_response & PCI_BASE_ADDRESS_MEM_TYPE_MASK) ==
327 PCI_BASE_ADDRESS_MEM_TYPE_64)
330 bar_size = ~(bar_response & PCI_BASE_ADDRESS_MEM_MASK) + 1;
332 /* round up region base address to multiple of size */
333 mem = ((mem - 1) | (bar_size - 1)) + 1;
335 /* compute new region base address */
336 mem = mem + bar_size;
339 /* Write it out and update our limit */
340 pci_hose_write_config_dword (hose, dev, bar, bar_value);
344 pci_hose_write_config_dword (hose, dev, bar, 0x00000000);
348 /* Configure Cache Line Size Register */
349 pci_hose_write_config_byte (hose, dev, PCI_CACHE_LINE_SIZE, 0x08);
351 /* Configure Latency Timer */
352 pci_hose_write_config_byte (hose, dev, PCI_LATENCY_TIMER, 0x80);
354 /* Disable interrupt line, if device says it wants to use interrupts */
355 pci_hose_read_config_byte (hose, dev, PCI_INTERRUPT_PIN, &pin);
357 pci_hose_write_config_byte (hose, dev, PCI_INTERRUPT_LINE, 0xff);
360 pci_hose_read_config_dword (hose, dev, PCI_COMMAND, &old_command);
361 pci_hose_write_config_dword (hose, dev, PCI_COMMAND,
362 (old_command & 0xffff0000) | command);
371 struct pci_config_table *pci_find_config(struct pci_controller *hose,
372 unsigned short class,
379 struct pci_config_table *table;
381 for (table = hose->config_table; table && table->vendor; table++) {
382 if ((table->vendor == PCI_ANY_ID || table->vendor == vendor) &&
383 (table->device == PCI_ANY_ID || table->device == device) &&
384 (table->class == PCI_ANY_ID || table->class == class) &&
385 (table->bus == PCI_ANY_ID || table->bus == bus) &&
386 (table->dev == PCI_ANY_ID || table->dev == dev) &&
387 (table->func == PCI_ANY_ID || table->func == func)) {
395 void pci_cfgfunc_config_device(struct pci_controller *hose,
397 struct pci_config_table *entry)
399 pci_hose_config_device(hose, dev, entry->priv[0], entry->priv[1], entry->priv[2]);
402 void pci_cfgfunc_do_nothing(struct pci_controller *hose,
403 pci_dev_t dev, struct pci_config_table *entry)
411 /* HJF: Changed this to return int. I think this is required
412 * to get the correct result when scanning bridges
414 extern int pciauto_config_device(struct pci_controller *hose, pci_dev_t dev);
415 extern void pciauto_config_init(struct pci_controller *hose);
417 int pci_hose_scan_bus(struct pci_controller *hose, int bus)
419 unsigned int sub_bus, found_multi=0;
420 unsigned short vendor, device, class;
421 unsigned char header_type;
422 struct pci_config_table *cfg;
427 for (dev = PCI_BDF(bus,0,0);
428 dev < PCI_BDF(bus,PCI_MAX_PCI_DEVICES-1,PCI_MAX_PCI_FUNCTIONS-1);
429 dev += PCI_BDF(0,0,1))
431 /* Skip our host bridge */
432 if ( dev == PCI_BDF(hose->first_busno,0,0) )
435 if (PCI_FUNC(dev) && !found_multi)
438 pci_hose_read_config_byte(hose, dev, PCI_HEADER_TYPE, &header_type);
440 pci_hose_read_config_word(hose, dev, PCI_VENDOR_ID, &vendor);
442 if (vendor != 0xffff && vendor != 0x0000) {
445 found_multi = header_type & 0x80;
447 DEBUGF("PCI Scan: Found Bus %d, Device %d, Function %d\n",
448 PCI_BUS(dev), PCI_DEV(dev), PCI_FUNC(dev) );
450 pci_hose_read_config_word(hose, dev, PCI_DEVICE_ID, &device);
451 pci_hose_read_config_word(hose, dev, PCI_CLASS_DEVICE, &class);
453 cfg = pci_find_config(hose, class, vendor, device,
454 PCI_BUS(dev), PCI_DEV(dev), PCI_FUNC(dev));
456 cfg->config_device(hose, dev, cfg);
457 #ifdef CONFIG_PCI_PNP
459 int n = pciauto_config_device(hose, dev);
461 sub_bus = max(sub_bus, n);
465 hose->fixup_irq(hose, dev);
467 #ifdef CONFIG_PCI_SCAN_SHOW
468 /* Skip our host bridge */
469 if ( dev != PCI_BDF(hose->first_busno,0,0) ) {
470 unsigned char int_line;
472 pci_hose_read_config_byte(hose, dev, PCI_INTERRUPT_LINE,
474 printf(" %02x %02x %04x %04x %04x %02x\n",
475 PCI_BUS(dev), PCI_DEV(dev), vendor, device, class,
485 int pci_hose_scan(struct pci_controller *hose)
487 #ifdef CONFIG_PCI_PNP
488 pciauto_config_init(hose);
490 return pci_hose_scan_bus(hose, hose->first_busno);
495 #if defined(CONFIG_PCI_BOOTDELAY)
499 /* wait "pcidelay" ms (if defined)... */
500 s = getenv ("pcidelay");
502 int val = simple_strtoul (s, NULL, 10);
503 for (i=0; i<val; i++)
506 #endif /* CONFIG_PCI_BOOTDELAY */
508 /* now call board specific pci_init()... */
512 #endif /* CONFIG_PCI */