2 * This file contains work-arounds for many known PCI hardware
3 * bugs. Devices present only on certain architectures (host
4 * bridges et cetera) should be handled in arch-specific code.
6 * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
8 * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
10 * Init/reset quirks for USB host controllers should be in the
11 * USB quirks file, where their drivers can access reuse it.
14 #include <linux/types.h>
15 #include <linux/kernel.h>
16 #include <linux/export.h>
17 #include <linux/pci.h>
18 #include <linux/init.h>
19 #include <linux/delay.h>
20 #include <linux/acpi.h>
21 #include <linux/kallsyms.h>
22 #include <linux/dmi.h>
23 #include <linux/pci-aspm.h>
24 #include <linux/ioport.h>
25 #include <linux/sched.h>
26 #include <linux/ktime.h>
28 #include <asm/dma.h> /* isa_dma_bridge_buggy */
32 * Decoding should be disabled for a PCI device during BAR sizing to avoid
33 * conflict. But doing so may cause problems on host bridge and perhaps other
34 * key system devices. For devices that need to have mmio decoding always-on,
35 * we need to set the dev->mmio_always_on bit.
37 static void quirk_mmio_always_on(struct pci_dev *dev)
39 dev->mmio_always_on = 1;
41 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_ANY_ID, PCI_ANY_ID,
42 PCI_CLASS_BRIDGE_HOST, 8, quirk_mmio_always_on);
44 /* The Mellanox Tavor device gives false positive parity errors
45 * Mark this device with a broken_parity_status, to allow
46 * PCI scanning code to "skip" this now blacklisted device.
48 static void quirk_mellanox_tavor(struct pci_dev *dev)
50 dev->broken_parity_status = 1; /* This device gives false positives */
52 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR, quirk_mellanox_tavor);
53 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE, quirk_mellanox_tavor);
55 /* Deal with broken BIOSes that neglect to enable passive release,
56 which can cause problems in combination with the 82441FX/PPro MTRRs */
57 static void quirk_passive_release(struct pci_dev *dev)
59 struct pci_dev *d = NULL;
62 /* We have to make sure a particular bit is set in the PIIX3
63 ISA bridge, so we have to go out and find it. */
64 while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
65 pci_read_config_byte(d, 0x82, &dlc);
67 dev_info(&d->dev, "PIIX3: Enabling Passive Release\n");
69 pci_write_config_byte(d, 0x82, dlc);
73 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
74 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
76 /* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
77 but VIA don't answer queries. If you happen to have good contacts at VIA
78 ask them for me please -- Alan
80 This appears to be BIOS not version dependent. So presumably there is a
83 static void quirk_isa_dma_hangs(struct pci_dev *dev)
85 if (!isa_dma_bridge_buggy) {
86 isa_dma_bridge_buggy = 1;
87 dev_info(&dev->dev, "Activating ISA DMA hang workarounds\n");
91 * Its not totally clear which chipsets are the problematic ones
92 * We know 82C586 and 82C596 variants are affected.
94 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
95 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
96 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
97 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
98 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
99 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
100 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
103 * Intel NM10 "TigerPoint" LPC PM1a_STS.BM_STS must be clear
104 * for some HT machines to use C4 w/o hanging.
106 static void quirk_tigerpoint_bm_sts(struct pci_dev *dev)
111 pci_read_config_dword(dev, 0x40, &pmbase);
112 pmbase = pmbase & 0xff80;
116 dev_info(&dev->dev, FW_BUG "TigerPoint LPC.BM_STS cleared\n");
120 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_TGP_LPC, quirk_tigerpoint_bm_sts);
123 * Chipsets where PCI->PCI transfers vanish or hang
125 static void quirk_nopcipci(struct pci_dev *dev)
127 if ((pci_pci_problems & PCIPCI_FAIL) == 0) {
128 dev_info(&dev->dev, "Disabling direct PCI/PCI transfers\n");
129 pci_pci_problems |= PCIPCI_FAIL;
132 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
133 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
135 static void quirk_nopciamd(struct pci_dev *dev)
138 pci_read_config_byte(dev, 0x08, &rev);
141 dev_info(&dev->dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
142 pci_pci_problems |= PCIAGP_FAIL;
145 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
148 * Triton requires workarounds to be used by the drivers
150 static void quirk_triton(struct pci_dev *dev)
152 if ((pci_pci_problems&PCIPCI_TRITON) == 0) {
153 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
154 pci_pci_problems |= PCIPCI_TRITON;
157 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
158 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
159 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
160 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
163 * VIA Apollo KT133 needs PCI latency patch
164 * Made according to a windows driver based patch by George E. Breese
165 * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
166 * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
167 * the info on which Mr Breese based his work.
169 * Updated based on further information from the site and also on
170 * information provided by VIA
172 static void quirk_vialatency(struct pci_dev *dev)
176 /* Ok we have a potential problem chipset here. Now see if we have
177 a buggy southbridge */
179 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
181 /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
182 /* Check for buggy part revisions */
183 if (p->revision < 0x40 || p->revision > 0x42)
186 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
187 if (p == NULL) /* No problem parts */
189 /* Check for buggy part revisions */
190 if (p->revision < 0x10 || p->revision > 0x12)
195 * Ok we have the problem. Now set the PCI master grant to
196 * occur every master grant. The apparent bug is that under high
197 * PCI load (quite common in Linux of course) you can get data
198 * loss when the CPU is held off the bus for 3 bus master requests
199 * This happens to include the IDE controllers....
201 * VIA only apply this fix when an SB Live! is present but under
202 * both Linux and Windows this isn't enough, and we have seen
203 * corruption without SB Live! but with things like 3 UDMA IDE
204 * controllers. So we ignore that bit of the VIA recommendation..
207 pci_read_config_byte(dev, 0x76, &busarb);
208 /* Set bit 4 and bi 5 of byte 76 to 0x01
209 "Master priority rotation on every PCI master grant */
212 pci_write_config_byte(dev, 0x76, busarb);
213 dev_info(&dev->dev, "Applying VIA southbridge workaround\n");
217 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
218 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
219 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
220 /* Must restore this on a resume from RAM */
221 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
222 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
223 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
226 * VIA Apollo VP3 needs ETBF on BT848/878
228 static void quirk_viaetbf(struct pci_dev *dev)
230 if ((pci_pci_problems&PCIPCI_VIAETBF) == 0) {
231 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
232 pci_pci_problems |= PCIPCI_VIAETBF;
235 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
237 static void quirk_vsfx(struct pci_dev *dev)
239 if ((pci_pci_problems&PCIPCI_VSFX) == 0) {
240 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
241 pci_pci_problems |= PCIPCI_VSFX;
244 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
247 * Ali Magik requires workarounds to be used by the drivers
248 * that DMA to AGP space. Latency must be set to 0xA and triton
249 * workaround applied too
250 * [Info kindly provided by ALi]
252 static void quirk_alimagik(struct pci_dev *dev)
254 if ((pci_pci_problems&PCIPCI_ALIMAGIK) == 0) {
255 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
256 pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
259 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
260 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
263 * Natoma has some interesting boundary conditions with Zoran stuff
266 static void quirk_natoma(struct pci_dev *dev)
268 if ((pci_pci_problems&PCIPCI_NATOMA) == 0) {
269 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
270 pci_pci_problems |= PCIPCI_NATOMA;
273 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
274 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
275 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
276 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
277 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
278 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
281 * This chip can cause PCI parity errors if config register 0xA0 is read
282 * while DMAs are occurring.
284 static void quirk_citrine(struct pci_dev *dev)
286 dev->cfg_size = 0xA0;
288 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
290 /* On IBM Crocodile ipr SAS adapters, expand BAR to system page size */
291 static void quirk_extend_bar_to_page(struct pci_dev *dev)
295 for (i = 0; i < PCI_STD_RESOURCE_END; i++) {
296 struct resource *r = &dev->resource[i];
298 if (r->flags & IORESOURCE_MEM && resource_size(r) < PAGE_SIZE) {
299 r->end = PAGE_SIZE - 1;
301 r->flags |= IORESOURCE_UNSET;
302 dev_info(&dev->dev, "expanded BAR %d to page size: %pR\n",
307 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, 0x034a, quirk_extend_bar_to_page);
310 * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
311 * If it's needed, re-allocate the region.
313 static void quirk_s3_64M(struct pci_dev *dev)
315 struct resource *r = &dev->resource[0];
317 if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
318 r->flags |= IORESOURCE_UNSET;
323 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
324 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
326 static void quirk_io(struct pci_dev *dev, int pos, unsigned size,
330 struct pci_bus_region bus_region;
331 struct resource *res = dev->resource + pos;
333 pci_read_config_dword(dev, PCI_BASE_ADDRESS_0 + (pos << 2), ®ion);
338 res->name = pci_name(dev);
339 res->flags = region & ~PCI_BASE_ADDRESS_IO_MASK;
341 (IORESOURCE_IO | IORESOURCE_PCI_FIXED | IORESOURCE_SIZEALIGN);
342 region &= ~(size - 1);
344 /* Convert from PCI bus to resource space */
345 bus_region.start = region;
346 bus_region.end = region + size - 1;
347 pcibios_bus_to_resource(dev->bus, res, &bus_region);
349 dev_info(&dev->dev, FW_BUG "%s quirk: reg 0x%x: %pR\n",
350 name, PCI_BASE_ADDRESS_0 + (pos << 2), res);
354 * Some CS5536 BIOSes (for example, the Soekris NET5501 board w/ comBIOS
355 * ver. 1.33 20070103) don't set the correct ISA PCI region header info.
356 * BAR0 should be 8 bytes; instead, it may be set to something like 8k
357 * (which conflicts w/ BAR1's memory range).
359 * CS553x's ISA PCI BARs may also be read-only (ref:
360 * https://bugzilla.kernel.org/show_bug.cgi?id=85991 - Comment #4 forward).
362 static void quirk_cs5536_vsa(struct pci_dev *dev)
364 static char *name = "CS5536 ISA bridge";
366 if (pci_resource_len(dev, 0) != 8) {
367 quirk_io(dev, 0, 8, name); /* SMB */
368 quirk_io(dev, 1, 256, name); /* GPIO */
369 quirk_io(dev, 2, 64, name); /* MFGPT */
370 dev_info(&dev->dev, "%s bug detected (incorrect header); workaround applied\n",
374 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CS5536_ISA, quirk_cs5536_vsa);
376 static void quirk_io_region(struct pci_dev *dev, int port,
377 unsigned size, int nr, const char *name)
380 struct pci_bus_region bus_region;
381 struct resource *res = dev->resource + nr;
383 pci_read_config_word(dev, port, ®ion);
384 region &= ~(size - 1);
389 res->name = pci_name(dev);
390 res->flags = IORESOURCE_IO;
392 /* Convert from PCI bus to resource space */
393 bus_region.start = region;
394 bus_region.end = region + size - 1;
395 pcibios_bus_to_resource(dev->bus, res, &bus_region);
397 if (!pci_claim_resource(dev, nr))
398 dev_info(&dev->dev, "quirk: %pR claimed by %s\n", res, name);
402 * ATI Northbridge setups MCE the processor if you even
403 * read somewhere between 0x3b0->0x3bb or read 0x3d3
405 static void quirk_ati_exploding_mce(struct pci_dev *dev)
407 dev_info(&dev->dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
408 /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
409 request_region(0x3b0, 0x0C, "RadeonIGP");
410 request_region(0x3d3, 0x01, "RadeonIGP");
412 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
415 * In the AMD NL platform, this device ([1022:7912]) has a class code of
416 * PCI_CLASS_SERIAL_USB_XHCI (0x0c0330), which means the xhci driver will
418 * But the dwc3 driver is a more specific driver for this device, and we'd
419 * prefer to use it instead of xhci. To prevent xhci from claiming the
420 * device, change the class code to 0x0c03fe, which the PCI r3.0 spec
421 * defines as "USB device (not host controller)". The dwc3 driver can then
422 * claim it based on its Vendor and Device ID.
424 static void quirk_amd_nl_class(struct pci_dev *pdev)
426 u32 class = pdev->class;
428 /* Use "USB Device (not host controller)" class */
429 pdev->class = (PCI_CLASS_SERIAL_USB << 8) | 0xfe;
430 dev_info(&pdev->dev, "PCI class overridden (%#08x -> %#08x) so dwc3 driver can claim this instead of xhci\n",
433 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_NL_USB,
437 * Let's make the southbridge information explicit instead
438 * of having to worry about people probing the ACPI areas,
439 * for example.. (Yes, it happens, and if you read the wrong
440 * ACPI register it will put the machine to sleep with no
441 * way of waking it up again. Bummer).
443 * ALI M7101: Two IO regions pointed to by words at
444 * 0xE0 (64 bytes of ACPI registers)
445 * 0xE2 (32 bytes of SMB registers)
447 static void quirk_ali7101_acpi(struct pci_dev *dev)
449 quirk_io_region(dev, 0xE0, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
450 quirk_io_region(dev, 0xE2, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
452 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
454 static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
457 u32 mask, size, base;
459 pci_read_config_dword(dev, port, &devres);
460 if ((devres & enable) != enable)
462 mask = (devres >> 16) & 15;
463 base = devres & 0xffff;
466 unsigned bit = size >> 1;
467 if ((bit & mask) == bit)
472 * For now we only print it out. Eventually we'll want to
473 * reserve it (at least if it's in the 0x1000+ range), but
474 * let's get enough confirmation reports first.
477 dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base,
481 static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
484 u32 mask, size, base;
486 pci_read_config_dword(dev, port, &devres);
487 if ((devres & enable) != enable)
489 base = devres & 0xffff0000;
490 mask = (devres & 0x3f) << 16;
493 unsigned bit = size >> 1;
494 if ((bit & mask) == bit)
499 * For now we only print it out. Eventually we'll want to
500 * reserve it, but let's get enough confirmation reports first.
503 dev_info(&dev->dev, "%s MMIO at %04x-%04x\n", name, base,
508 * PIIX4 ACPI: Two IO regions pointed to by longwords at
509 * 0x40 (64 bytes of ACPI registers)
510 * 0x90 (16 bytes of SMB registers)
511 * and a few strange programmable PIIX4 device resources.
513 static void quirk_piix4_acpi(struct pci_dev *dev)
517 quirk_io_region(dev, 0x40, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
518 quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
520 /* Device resource A has enables for some of the other ones */
521 pci_read_config_dword(dev, 0x5c, &res_a);
523 piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
524 piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
526 /* Device resource D is just bitfields for static resources */
528 /* Device 12 enabled? */
529 if (res_a & (1 << 29)) {
530 piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
531 piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
533 /* Device 13 enabled? */
534 if (res_a & (1 << 30)) {
535 piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
536 piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
538 piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
539 piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
541 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
542 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
544 #define ICH_PMBASE 0x40
545 #define ICH_ACPI_CNTL 0x44
546 #define ICH4_ACPI_EN 0x10
547 #define ICH6_ACPI_EN 0x80
548 #define ICH4_GPIOBASE 0x58
549 #define ICH4_GPIO_CNTL 0x5c
550 #define ICH4_GPIO_EN 0x10
551 #define ICH6_GPIOBASE 0x48
552 #define ICH6_GPIO_CNTL 0x4c
553 #define ICH6_GPIO_EN 0x10
556 * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
557 * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
558 * 0x58 (64 bytes of GPIO I/O space)
560 static void quirk_ich4_lpc_acpi(struct pci_dev *dev)
565 * The check for PCIBIOS_MIN_IO is to ensure we won't create a conflict
566 * with low legacy (and fixed) ports. We don't know the decoding
567 * priority and can't tell whether the legacy device or the one created
568 * here is really at that address. This happens on boards with broken
572 pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
573 if (enable & ICH4_ACPI_EN)
574 quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
575 "ICH4 ACPI/GPIO/TCO");
577 pci_read_config_byte(dev, ICH4_GPIO_CNTL, &enable);
578 if (enable & ICH4_GPIO_EN)
579 quirk_io_region(dev, ICH4_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
582 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
583 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
584 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
585 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
586 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
587 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
588 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
589 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
590 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
591 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
593 static void ich6_lpc_acpi_gpio(struct pci_dev *dev)
597 pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
598 if (enable & ICH6_ACPI_EN)
599 quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
600 "ICH6 ACPI/GPIO/TCO");
602 pci_read_config_byte(dev, ICH6_GPIO_CNTL, &enable);
603 if (enable & ICH6_GPIO_EN)
604 quirk_io_region(dev, ICH6_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
608 static void ich6_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name, int dynsize)
613 pci_read_config_dword(dev, reg, &val);
621 * This is not correct. It is 16, 32 or 64 bytes depending on
622 * register D31:F0:ADh bits 5:4.
624 * But this gets us at least _part_ of it.
632 /* Just print it out for now. We should reserve it after more debugging */
633 dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base+size-1);
636 static void quirk_ich6_lpc(struct pci_dev *dev)
638 /* Shared ACPI/GPIO decode with all ICH6+ */
639 ich6_lpc_acpi_gpio(dev);
641 /* ICH6-specific generic IO decode */
642 ich6_lpc_generic_decode(dev, 0x84, "LPC Generic IO decode 1", 0);
643 ich6_lpc_generic_decode(dev, 0x88, "LPC Generic IO decode 2", 1);
645 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc);
646 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc);
648 static void ich7_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name)
653 pci_read_config_dword(dev, reg, &val);
660 * IO base in bits 15:2, mask in bits 23:18, both
664 mask = (val >> 16) & 0xfc;
667 /* Just print it out for now. We should reserve it after more debugging */
668 dev_info(&dev->dev, "%s PIO at %04x (mask %04x)\n", name, base, mask);
671 /* ICH7-10 has the same common LPC generic IO decode registers */
672 static void quirk_ich7_lpc(struct pci_dev *dev)
674 /* We share the common ACPI/GPIO decode with ICH6 */
675 ich6_lpc_acpi_gpio(dev);
677 /* And have 4 ICH7+ generic decodes */
678 ich7_lpc_generic_decode(dev, 0x84, "ICH7 LPC Generic IO decode 1");
679 ich7_lpc_generic_decode(dev, 0x88, "ICH7 LPC Generic IO decode 2");
680 ich7_lpc_generic_decode(dev, 0x8c, "ICH7 LPC Generic IO decode 3");
681 ich7_lpc_generic_decode(dev, 0x90, "ICH7 LPC Generic IO decode 4");
683 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich7_lpc);
684 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich7_lpc);
685 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich7_lpc);
686 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich7_lpc);
687 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich7_lpc);
688 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich7_lpc);
689 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich7_lpc);
690 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich7_lpc);
691 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich7_lpc);
692 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich7_lpc);
693 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich7_lpc);
694 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich7_lpc);
695 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_1, quirk_ich7_lpc);
698 * VIA ACPI: One IO region pointed to by longword at
699 * 0x48 or 0x20 (256 bytes of ACPI registers)
701 static void quirk_vt82c586_acpi(struct pci_dev *dev)
703 if (dev->revision & 0x10)
704 quirk_io_region(dev, 0x48, 256, PCI_BRIDGE_RESOURCES,
707 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
710 * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
711 * 0x48 (256 bytes of ACPI registers)
712 * 0x70 (128 bytes of hardware monitoring register)
713 * 0x90 (16 bytes of SMB registers)
715 static void quirk_vt82c686_acpi(struct pci_dev *dev)
717 quirk_vt82c586_acpi(dev);
719 quirk_io_region(dev, 0x70, 128, PCI_BRIDGE_RESOURCES+1,
722 quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+2, "vt82c686 SMB");
724 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
727 * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
728 * 0x88 (128 bytes of power management registers)
729 * 0xd0 (16 bytes of SMB registers)
731 static void quirk_vt8235_acpi(struct pci_dev *dev)
733 quirk_io_region(dev, 0x88, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
734 quirk_io_region(dev, 0xd0, 16, PCI_BRIDGE_RESOURCES+1, "vt8235 SMB");
736 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
739 * TI XIO2000a PCIe-PCI Bridge erroneously reports it supports fast back-to-back:
740 * Disable fast back-to-back on the secondary bus segment
742 static void quirk_xio2000a(struct pci_dev *dev)
744 struct pci_dev *pdev;
747 dev_warn(&dev->dev, "TI XIO2000a quirk detected; secondary bus fast back-to-back transfers disabled\n");
748 list_for_each_entry(pdev, &dev->subordinate->devices, bus_list) {
749 pci_read_config_word(pdev, PCI_COMMAND, &command);
750 if (command & PCI_COMMAND_FAST_BACK)
751 pci_write_config_word(pdev, PCI_COMMAND, command & ~PCI_COMMAND_FAST_BACK);
754 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_XIO2000A,
757 #ifdef CONFIG_X86_IO_APIC
759 #include <asm/io_apic.h>
762 * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
763 * devices to the external APIC.
765 * TODO: When we have device-specific interrupt routers,
766 * this code will go away from quirks.
768 static void quirk_via_ioapic(struct pci_dev *dev)
773 tmp = 0; /* nothing routed to external APIC */
775 tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
777 dev_info(&dev->dev, "%sbling VIA external APIC routing\n",
778 tmp == 0 ? "Disa" : "Ena");
780 /* Offset 0x58: External APIC IRQ output control */
781 pci_write_config_byte(dev, 0x58, tmp);
783 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
784 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
787 * VIA 8237: Some BIOSes don't set the 'Bypass APIC De-Assert Message' Bit.
788 * This leads to doubled level interrupt rates.
789 * Set this bit to get rid of cycle wastage.
790 * Otherwise uncritical.
792 static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
795 #define BYPASS_APIC_DEASSERT 8
797 pci_read_config_byte(dev, 0x5B, &misc_control2);
798 if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
799 dev_info(&dev->dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
800 pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
803 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
804 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
807 * The AMD io apic can hang the box when an apic irq is masked.
808 * We check all revs >= B0 (yet not in the pre production!) as the bug
809 * is currently marked NoFix
811 * We have multiple reports of hangs with this chipset that went away with
812 * noapic specified. For the moment we assume it's the erratum. We may be wrong
813 * of course. However the advice is demonstrably good even if so..
815 static void quirk_amd_ioapic(struct pci_dev *dev)
817 if (dev->revision >= 0x02) {
818 dev_warn(&dev->dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
819 dev_warn(&dev->dev, " : booting with the \"noapic\" option\n");
822 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
823 #endif /* CONFIG_X86_IO_APIC */
826 * Some settings of MMRBC can lead to data corruption so block changes.
827 * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
829 static void quirk_amd_8131_mmrbc(struct pci_dev *dev)
831 if (dev->subordinate && dev->revision <= 0x12) {
832 dev_info(&dev->dev, "AMD8131 rev %x detected; disabling PCI-X MMRBC\n",
834 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
837 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
840 * FIXME: it is questionable that quirk_via_acpi
841 * is needed. It shows up as an ISA bridge, and does not
842 * support the PCI_INTERRUPT_LINE register at all. Therefore
843 * it seems like setting the pci_dev's 'irq' to the
844 * value of the ACPI SCI interrupt is only done for convenience.
847 static void quirk_via_acpi(struct pci_dev *d)
850 * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
853 pci_read_config_byte(d, 0x42, &irq);
855 if (irq && (irq != 2))
858 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
859 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
863 * VIA bridges which have VLink
866 static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
868 static void quirk_via_bridge(struct pci_dev *dev)
870 /* See what bridge we have and find the device ranges */
871 switch (dev->device) {
872 case PCI_DEVICE_ID_VIA_82C686:
873 /* The VT82C686 is special, it attaches to PCI and can have
874 any device number. All its subdevices are functions of
875 that single device. */
876 via_vlink_dev_lo = PCI_SLOT(dev->devfn);
877 via_vlink_dev_hi = PCI_SLOT(dev->devfn);
879 case PCI_DEVICE_ID_VIA_8237:
880 case PCI_DEVICE_ID_VIA_8237A:
881 via_vlink_dev_lo = 15;
883 case PCI_DEVICE_ID_VIA_8235:
884 via_vlink_dev_lo = 16;
886 case PCI_DEVICE_ID_VIA_8231:
887 case PCI_DEVICE_ID_VIA_8233_0:
888 case PCI_DEVICE_ID_VIA_8233A:
889 case PCI_DEVICE_ID_VIA_8233C_0:
890 via_vlink_dev_lo = 17;
894 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
895 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
896 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
897 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
898 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
899 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
900 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
901 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
904 * quirk_via_vlink - VIA VLink IRQ number update
907 * If the device we are dealing with is on a PIC IRQ we need to
908 * ensure that the IRQ line register which usually is not relevant
909 * for PCI cards, is actually written so that interrupts get sent
910 * to the right place.
911 * We only do this on systems where a VIA south bridge was detected,
912 * and only for VIA devices on the motherboard (see quirk_via_bridge
916 static void quirk_via_vlink(struct pci_dev *dev)
920 /* Check if we have VLink at all */
921 if (via_vlink_dev_lo == -1)
926 /* Don't quirk interrupts outside the legacy IRQ range */
927 if (!new_irq || new_irq > 15)
930 /* Internal device ? */
931 if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
932 PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
935 /* This is an internal VLink device on a PIC interrupt. The BIOS
936 ought to have set this but may not have, so we redo it */
938 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
939 if (new_irq != irq) {
940 dev_info(&dev->dev, "VIA VLink IRQ fixup, from %d to %d\n",
942 udelay(15); /* unknown if delay really needed */
943 pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
946 DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
949 * VIA VT82C598 has its device ID settable and many BIOSes
950 * set it to the ID of VT82C597 for backward compatibility.
951 * We need to switch it off to be able to recognize the real
954 static void quirk_vt82c598_id(struct pci_dev *dev)
956 pci_write_config_byte(dev, 0xfc, 0);
957 pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
959 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
962 * CardBus controllers have a legacy base address that enables them
963 * to respond as i82365 pcmcia controllers. We don't want them to
964 * do this even if the Linux CardBus driver is not loaded, because
965 * the Linux i82365 driver does not (and should not) handle CardBus.
967 static void quirk_cardbus_legacy(struct pci_dev *dev)
969 pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
971 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
972 PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
973 DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID,
974 PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
977 * Following the PCI ordering rules is optional on the AMD762. I'm not
978 * sure what the designers were smoking but let's not inhale...
980 * To be fair to AMD, it follows the spec by default, its BIOS people
983 static void quirk_amd_ordering(struct pci_dev *dev)
986 pci_read_config_dword(dev, 0x4C, &pcic);
987 if ((pcic & 6) != 6) {
989 dev_warn(&dev->dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
990 pci_write_config_dword(dev, 0x4C, pcic);
991 pci_read_config_dword(dev, 0x84, &pcic);
992 pcic |= (1 << 23); /* Required in this mode */
993 pci_write_config_dword(dev, 0x84, pcic);
996 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
997 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
1000 * DreamWorks provided workaround for Dunord I-3000 problem
1002 * This card decodes and responds to addresses not apparently
1003 * assigned to it. We force a larger allocation to ensure that
1004 * nothing gets put too close to it.
1006 static void quirk_dunord(struct pci_dev *dev)
1008 struct resource *r = &dev->resource[1];
1010 r->flags |= IORESOURCE_UNSET;
1014 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
1017 * i82380FB mobile docking controller: its PCI-to-PCI bridge
1018 * is subtractive decoding (transparent), and does indicate this
1019 * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
1022 static void quirk_transparent_bridge(struct pci_dev *dev)
1024 dev->transparent = 1;
1026 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
1027 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
1030 * Common misconfiguration of the MediaGX/Geode PCI master that will
1031 * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
1032 * datasheets found at http://www.national.com/analog for info on what
1033 * these bits do. <christer@weinigel.se>
1035 static void quirk_mediagx_master(struct pci_dev *dev)
1039 pci_read_config_byte(dev, 0x41, ®);
1042 dev_info(&dev->dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n",
1044 pci_write_config_byte(dev, 0x41, reg);
1047 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
1048 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
1051 * Ensure C0 rev restreaming is off. This is normally done by
1052 * the BIOS but in the odd case it is not the results are corruption
1053 * hence the presence of a Linux check
1055 static void quirk_disable_pxb(struct pci_dev *pdev)
1059 if (pdev->revision != 0x04) /* Only C0 requires this */
1061 pci_read_config_word(pdev, 0x40, &config);
1062 if (config & (1<<6)) {
1064 pci_write_config_word(pdev, 0x40, config);
1065 dev_info(&pdev->dev, "C0 revision 450NX. Disabling PCI restreaming\n");
1068 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
1069 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
1071 static void quirk_amd_ide_mode(struct pci_dev *pdev)
1073 /* set SBX00/Hudson-2 SATA in IDE mode to AHCI mode */
1076 pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
1078 pci_read_config_byte(pdev, 0x40, &tmp);
1079 pci_write_config_byte(pdev, 0x40, tmp|1);
1080 pci_write_config_byte(pdev, 0x9, 1);
1081 pci_write_config_byte(pdev, 0xa, 6);
1082 pci_write_config_byte(pdev, 0x40, tmp);
1084 pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
1085 dev_info(&pdev->dev, "set SATA to AHCI mode\n");
1088 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
1089 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
1090 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
1091 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
1092 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
1093 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
1094 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
1095 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
1098 * Serverworks CSB5 IDE does not fully support native mode
1100 static void quirk_svwks_csb5ide(struct pci_dev *pdev)
1103 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1107 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
1108 /* PCI layer will sort out resources */
1111 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
1114 * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
1116 static void quirk_ide_samemode(struct pci_dev *pdev)
1120 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1122 if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
1123 dev_info(&pdev->dev, "IDE mode mismatch; forcing legacy mode\n");
1126 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
1129 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
1132 * Some ATA devices break if put into D3
1135 static void quirk_no_ata_d3(struct pci_dev *pdev)
1137 pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
1139 /* Quirk the legacy ATA devices only. The AHCI ones are ok */
1140 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID,
1141 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
1142 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
1143 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
1144 /* ALi loses some register settings that we cannot then restore */
1145 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID,
1146 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
1147 /* VIA comes back fine but we need to keep it alive or ACPI GTM failures
1148 occur when mode detecting */
1149 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_VIA, PCI_ANY_ID,
1150 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
1152 /* This was originally an Alpha specific thing, but it really fits here.
1153 * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
1155 static void quirk_eisa_bridge(struct pci_dev *dev)
1157 dev->class = PCI_CLASS_BRIDGE_EISA << 8;
1159 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
1163 * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
1164 * is not activated. The myth is that Asus said that they do not want the
1165 * users to be irritated by just another PCI Device in the Win98 device
1166 * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
1167 * package 2.7.0 for details)
1169 * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
1170 * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
1171 * becomes necessary to do this tweak in two steps -- the chosen trigger
1172 * is either the Host bridge (preferred) or on-board VGA controller.
1174 * Note that we used to unhide the SMBus that way on Toshiba laptops
1175 * (Satellite A40 and Tecra M2) but then found that the thermal management
1176 * was done by SMM code, which could cause unsynchronized concurrent
1177 * accesses to the SMBus registers, with potentially bad effects. Thus you
1178 * should be very careful when adding new entries: if SMM is accessing the
1179 * Intel SMBus, this is a very good reason to leave it hidden.
1181 * Likewise, many recent laptops use ACPI for thermal management. If the
1182 * ACPI DSDT code accesses the SMBus, then Linux should not access it
1183 * natively, and keeping the SMBus hidden is the right thing to do. If you
1184 * are about to add an entry in the table below, please first disassemble
1185 * the DSDT and double-check that there is no code accessing the SMBus.
1187 static int asus_hides_smbus;
1189 static void asus_hides_smbus_hostbridge(struct pci_dev *dev)
1191 if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1192 if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
1193 switch (dev->subsystem_device) {
1194 case 0x8025: /* P4B-LX */
1195 case 0x8070: /* P4B */
1196 case 0x8088: /* P4B533 */
1197 case 0x1626: /* L3C notebook */
1198 asus_hides_smbus = 1;
1200 else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
1201 switch (dev->subsystem_device) {
1202 case 0x80b1: /* P4GE-V */
1203 case 0x80b2: /* P4PE */
1204 case 0x8093: /* P4B533-V */
1205 asus_hides_smbus = 1;
1207 else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
1208 switch (dev->subsystem_device) {
1209 case 0x8030: /* P4T533 */
1210 asus_hides_smbus = 1;
1212 else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
1213 switch (dev->subsystem_device) {
1214 case 0x8070: /* P4G8X Deluxe */
1215 asus_hides_smbus = 1;
1217 else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
1218 switch (dev->subsystem_device) {
1219 case 0x80c9: /* PU-DLS */
1220 asus_hides_smbus = 1;
1222 else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
1223 switch (dev->subsystem_device) {
1224 case 0x1751: /* M2N notebook */
1225 case 0x1821: /* M5N notebook */
1226 case 0x1897: /* A6L notebook */
1227 asus_hides_smbus = 1;
1229 else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1230 switch (dev->subsystem_device) {
1231 case 0x184b: /* W1N notebook */
1232 case 0x186a: /* M6Ne notebook */
1233 asus_hides_smbus = 1;
1235 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
1236 switch (dev->subsystem_device) {
1237 case 0x80f2: /* P4P800-X */
1238 asus_hides_smbus = 1;
1240 else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
1241 switch (dev->subsystem_device) {
1242 case 0x1882: /* M6V notebook */
1243 case 0x1977: /* A6VA notebook */
1244 asus_hides_smbus = 1;
1246 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
1247 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1248 switch (dev->subsystem_device) {
1249 case 0x088C: /* HP Compaq nc8000 */
1250 case 0x0890: /* HP Compaq nc6000 */
1251 asus_hides_smbus = 1;
1253 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
1254 switch (dev->subsystem_device) {
1255 case 0x12bc: /* HP D330L */
1256 case 0x12bd: /* HP D530 */
1257 case 0x006a: /* HP Compaq nx9500 */
1258 asus_hides_smbus = 1;
1260 else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
1261 switch (dev->subsystem_device) {
1262 case 0x12bf: /* HP xw4100 */
1263 asus_hides_smbus = 1;
1265 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
1266 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1267 switch (dev->subsystem_device) {
1268 case 0xC00C: /* Samsung P35 notebook */
1269 asus_hides_smbus = 1;
1271 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
1272 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1273 switch (dev->subsystem_device) {
1274 case 0x0058: /* Compaq Evo N620c */
1275 asus_hides_smbus = 1;
1277 else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
1278 switch (dev->subsystem_device) {
1279 case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
1280 /* Motherboard doesn't have Host bridge
1281 * subvendor/subdevice IDs, therefore checking
1282 * its on-board VGA controller */
1283 asus_hides_smbus = 1;
1285 else if (dev->device == PCI_DEVICE_ID_INTEL_82801DB_2)
1286 switch (dev->subsystem_device) {
1287 case 0x00b8: /* Compaq Evo D510 CMT */
1288 case 0x00b9: /* Compaq Evo D510 SFF */
1289 case 0x00ba: /* Compaq Evo D510 USDT */
1290 /* Motherboard doesn't have Host bridge
1291 * subvendor/subdevice IDs and on-board VGA
1292 * controller is disabled if an AGP card is
1293 * inserted, therefore checking USB UHCI
1295 asus_hides_smbus = 1;
1297 else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
1298 switch (dev->subsystem_device) {
1299 case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
1300 /* Motherboard doesn't have host bridge
1301 * subvendor/subdevice IDs, therefore checking
1302 * its on-board VGA controller */
1303 asus_hides_smbus = 1;
1307 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
1308 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
1309 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
1310 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
1311 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
1312 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
1313 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
1314 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
1315 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
1316 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
1318 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
1319 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_2, asus_hides_smbus_hostbridge);
1320 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge);
1322 static void asus_hides_smbus_lpc(struct pci_dev *dev)
1326 if (likely(!asus_hides_smbus))
1329 pci_read_config_word(dev, 0xF2, &val);
1331 pci_write_config_word(dev, 0xF2, val & (~0x8));
1332 pci_read_config_word(dev, 0xF2, &val);
1334 dev_info(&dev->dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n",
1337 dev_info(&dev->dev, "Enabled i801 SMBus device\n");
1340 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1341 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1342 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1343 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1344 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1345 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1346 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
1347 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1348 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1349 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1350 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1351 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1352 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1353 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
1355 /* It appears we just have one such device. If not, we have a warning */
1356 static void __iomem *asus_rcba_base;
1357 static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
1361 if (likely(!asus_hides_smbus))
1363 WARN_ON(asus_rcba_base);
1365 pci_read_config_dword(dev, 0xF0, &rcba);
1366 /* use bits 31:14, 16 kB aligned */
1367 asus_rcba_base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000);
1368 if (asus_rcba_base == NULL)
1372 static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
1376 if (likely(!asus_hides_smbus || !asus_rcba_base))
1378 /* read the Function Disable register, dword mode only */
1379 val = readl(asus_rcba_base + 0x3418);
1380 writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418); /* enable the SMBus device */
1383 static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
1385 if (likely(!asus_hides_smbus || !asus_rcba_base))
1387 iounmap(asus_rcba_base);
1388 asus_rcba_base = NULL;
1389 dev_info(&dev->dev, "Enabled ICH6/i801 SMBus device\n");
1392 static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
1394 asus_hides_smbus_lpc_ich6_suspend(dev);
1395 asus_hides_smbus_lpc_ich6_resume_early(dev);
1396 asus_hides_smbus_lpc_ich6_resume(dev);
1398 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
1399 DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend);
1400 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume);
1401 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early);
1404 * SiS 96x south bridge: BIOS typically hides SMBus device...
1406 static void quirk_sis_96x_smbus(struct pci_dev *dev)
1409 pci_read_config_byte(dev, 0x77, &val);
1411 dev_info(&dev->dev, "Enabling SiS 96x SMBus\n");
1412 pci_write_config_byte(dev, 0x77, val & ~0x10);
1415 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1416 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1417 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1418 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
1419 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1420 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1421 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1422 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
1425 * ... This is further complicated by the fact that some SiS96x south
1426 * bridges pretend to be 85C503/5513 instead. In that case see if we
1427 * spotted a compatible north bridge to make sure.
1428 * (pci_find_device doesn't work yet)
1430 * We can also enable the sis96x bit in the discovery register..
1432 #define SIS_DETECT_REGISTER 0x40
1434 static void quirk_sis_503(struct pci_dev *dev)
1439 pci_read_config_byte(dev, SIS_DETECT_REGISTER, ®);
1440 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
1441 pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
1442 if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
1443 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
1448 * Ok, it now shows up as a 96x.. run the 96x quirk by
1449 * hand in case it has already been processed.
1450 * (depends on link order, which is apparently not guaranteed)
1452 dev->device = devid;
1453 quirk_sis_96x_smbus(dev);
1455 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
1456 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
1460 * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
1461 * and MC97 modem controller are disabled when a second PCI soundcard is
1462 * present. This patch, tweaking the VT8237 ISA bridge, enables them.
1465 static void asus_hides_ac97_lpc(struct pci_dev *dev)
1468 int asus_hides_ac97 = 0;
1470 if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1471 if (dev->device == PCI_DEVICE_ID_VIA_8237)
1472 asus_hides_ac97 = 1;
1475 if (!asus_hides_ac97)
1478 pci_read_config_byte(dev, 0x50, &val);
1480 pci_write_config_byte(dev, 0x50, val & (~0xc0));
1481 pci_read_config_byte(dev, 0x50, &val);
1483 dev_info(&dev->dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n",
1486 dev_info(&dev->dev, "Enabled onboard AC97/MC97 devices\n");
1489 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
1490 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
1492 #if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
1495 * If we are using libata we can drive this chip properly but must
1496 * do this early on to make the additional device appear during
1499 static void quirk_jmicron_ata(struct pci_dev *pdev)
1501 u32 conf1, conf5, class;
1504 /* Only poke fn 0 */
1505 if (PCI_FUNC(pdev->devfn))
1508 pci_read_config_dword(pdev, 0x40, &conf1);
1509 pci_read_config_dword(pdev, 0x80, &conf5);
1511 conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
1512 conf5 &= ~(1 << 24); /* Clear bit 24 */
1514 switch (pdev->device) {
1515 case PCI_DEVICE_ID_JMICRON_JMB360: /* SATA single port */
1516 case PCI_DEVICE_ID_JMICRON_JMB362: /* SATA dual ports */
1517 case PCI_DEVICE_ID_JMICRON_JMB364: /* SATA dual ports */
1518 /* The controller should be in single function ahci mode */
1519 conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
1522 case PCI_DEVICE_ID_JMICRON_JMB365:
1523 case PCI_DEVICE_ID_JMICRON_JMB366:
1524 /* Redirect IDE second PATA port to the right spot */
1527 case PCI_DEVICE_ID_JMICRON_JMB361:
1528 case PCI_DEVICE_ID_JMICRON_JMB363:
1529 case PCI_DEVICE_ID_JMICRON_JMB369:
1530 /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
1531 /* Set the class codes correctly and then direct IDE 0 */
1532 conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
1535 case PCI_DEVICE_ID_JMICRON_JMB368:
1536 /* The controller should be in single function IDE mode */
1537 conf1 |= 0x00C00000; /* Set 22, 23 */
1541 pci_write_config_dword(pdev, 0x40, conf1);
1542 pci_write_config_dword(pdev, 0x80, conf5);
1544 /* Update pdev accordingly */
1545 pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
1546 pdev->hdr_type = hdr & 0x7f;
1547 pdev->multifunction = !!(hdr & 0x80);
1549 pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
1550 pdev->class = class >> 8;
1552 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1553 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
1554 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
1555 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
1556 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
1557 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1558 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1559 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
1560 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
1561 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1562 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
1563 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
1564 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
1565 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
1566 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1567 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1568 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
1569 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
1573 static void quirk_jmicron_async_suspend(struct pci_dev *dev)
1575 if (dev->multifunction) {
1576 device_disable_async_suspend(&dev->dev);
1577 dev_info(&dev->dev, "async suspend disabled to avoid multi-function power-on ordering issue\n");
1580 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_CLASS_STORAGE_IDE, 8, quirk_jmicron_async_suspend);
1581 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_CLASS_STORAGE_SATA_AHCI, 0, quirk_jmicron_async_suspend);
1582 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_JMICRON, 0x2362, quirk_jmicron_async_suspend);
1583 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_JMICRON, 0x236f, quirk_jmicron_async_suspend);
1585 #ifdef CONFIG_X86_IO_APIC
1586 static void quirk_alder_ioapic(struct pci_dev *pdev)
1590 if ((pdev->class >> 8) != 0xff00)
1593 /* the first BAR is the location of the IO APIC...we must
1594 * not touch this (and it's already covered by the fixmap), so
1595 * forcibly insert it into the resource tree */
1596 if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
1597 insert_resource(&iomem_resource, &pdev->resource[0]);
1599 /* The next five BARs all seem to be rubbish, so just clean
1601 for (i = 1; i < 6; i++)
1602 memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
1604 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
1607 static void quirk_pcie_mch(struct pci_dev *pdev)
1611 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
1612 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
1613 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
1617 * It's possible for the MSI to get corrupted if shpc and acpi
1618 * are used together on certain PXH-based systems.
1620 static void quirk_pcie_pxh(struct pci_dev *dev)
1623 dev_warn(&dev->dev, "PXH quirk detected; SHPC device MSI disabled\n");
1625 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
1626 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
1627 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
1628 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
1629 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
1632 * Some Intel PCI Express chipsets have trouble with downstream
1633 * device power management.
1635 static void quirk_intel_pcie_pm(struct pci_dev *dev)
1637 pci_pm_d3_delay = 120;
1641 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
1642 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
1643 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
1644 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
1645 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
1646 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
1647 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
1648 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
1649 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
1650 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
1651 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
1652 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
1653 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
1654 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
1655 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
1656 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
1657 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
1658 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
1659 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
1660 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
1661 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
1663 #ifdef CONFIG_X86_IO_APIC
1665 * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
1666 * remap the original interrupt in the linux kernel to the boot interrupt, so
1667 * that a PCI device's interrupt handler is installed on the boot interrupt
1670 static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev)
1672 if (noioapicquirk || noioapicreroute)
1675 dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT;
1676 dev_info(&dev->dev, "rerouting interrupts for [%04x:%04x]\n",
1677 dev->vendor, dev->device);
1679 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
1680 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
1681 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
1682 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
1683 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
1684 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
1685 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
1686 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
1687 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
1688 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
1689 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
1690 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
1691 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
1692 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
1693 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
1694 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
1697 * On some chipsets we can disable the generation of legacy INTx boot
1702 * IO-APIC1 on 6300ESB generates boot interrupts, see intel order no
1703 * 300641-004US, section 5.7.3.
1705 #define INTEL_6300_IOAPIC_ABAR 0x40
1706 #define INTEL_6300_DISABLE_BOOT_IRQ (1<<14)
1708 static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev)
1710 u16 pci_config_word;
1715 pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR, &pci_config_word);
1716 pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ;
1717 pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR, pci_config_word);
1719 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1720 dev->vendor, dev->device);
1722 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
1723 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
1726 * disable boot interrupts on HT-1000
1728 #define BC_HT1000_FEATURE_REG 0x64
1729 #define BC_HT1000_PIC_REGS_ENABLE (1<<0)
1730 #define BC_HT1000_MAP_IDX 0xC00
1731 #define BC_HT1000_MAP_DATA 0xC01
1733 static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev)
1735 u32 pci_config_dword;
1741 pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword);
1742 pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword |
1743 BC_HT1000_PIC_REGS_ENABLE);
1745 for (irq = 0x10; irq < 0x10 + 32; irq++) {
1746 outb(irq, BC_HT1000_MAP_IDX);
1747 outb(0x00, BC_HT1000_MAP_DATA);
1750 pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword);
1752 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1753 dev->vendor, dev->device);
1755 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
1756 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
1759 * disable boot interrupts on AMD and ATI chipsets
1762 * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
1763 * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
1764 * (due to an erratum).
1766 #define AMD_813X_MISC 0x40
1767 #define AMD_813X_NOIOAMODE (1<<0)
1768 #define AMD_813X_REV_B1 0x12
1769 #define AMD_813X_REV_B2 0x13
1771 static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev)
1773 u32 pci_config_dword;
1777 if ((dev->revision == AMD_813X_REV_B1) ||
1778 (dev->revision == AMD_813X_REV_B2))
1781 pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword);
1782 pci_config_dword &= ~AMD_813X_NOIOAMODE;
1783 pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword);
1785 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1786 dev->vendor, dev->device);
1788 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1789 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1790 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1791 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
1793 #define AMD_8111_PCI_IRQ_ROUTING 0x56
1795 static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev)
1797 u16 pci_config_word;
1802 pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word);
1803 if (!pci_config_word) {
1804 dev_info(&dev->dev, "boot interrupts on device [%04x:%04x] already disabled\n",
1805 dev->vendor, dev->device);
1808 pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0);
1809 dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
1810 dev->vendor, dev->device);
1812 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
1813 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
1814 #endif /* CONFIG_X86_IO_APIC */
1817 * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
1818 * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
1819 * Re-allocate the region if needed...
1821 static void quirk_tc86c001_ide(struct pci_dev *dev)
1823 struct resource *r = &dev->resource[0];
1825 if (r->start & 0x8) {
1826 r->flags |= IORESOURCE_UNSET;
1831 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
1832 PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
1833 quirk_tc86c001_ide);
1836 * PLX PCI 9050 PCI Target bridge controller has an errata that prevents the
1837 * local configuration registers accessible via BAR0 (memory) or BAR1 (i/o)
1838 * being read correctly if bit 7 of the base address is set.
1839 * The BAR0 or BAR1 region may be disabled (size 0) or enabled (size 128).
1840 * Re-allocate the regions to a 256-byte boundary if necessary.
1842 static void quirk_plx_pci9050(struct pci_dev *dev)
1846 /* Fixed in revision 2 (PCI 9052). */
1847 if (dev->revision >= 2)
1849 for (bar = 0; bar <= 1; bar++)
1850 if (pci_resource_len(dev, bar) == 0x80 &&
1851 (pci_resource_start(dev, bar) & 0x80)) {
1852 struct resource *r = &dev->resource[bar];
1853 dev_info(&dev->dev, "Re-allocating PLX PCI 9050 BAR %u to length 256 to avoid bit 7 bug\n",
1855 r->flags |= IORESOURCE_UNSET;
1860 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
1863 * The following Meilhaus (vendor ID 0x1402) device IDs (amongst others)
1864 * may be using the PLX PCI 9050: 0x0630, 0x0940, 0x0950, 0x0960, 0x100b,
1865 * 0x1400, 0x140a, 0x140b, 0x14e0, 0x14ea, 0x14eb, 0x1604, 0x1608, 0x160c,
1866 * 0x168f, 0x2000, 0x2600, 0x3000, 0x810a, 0x810b.
1868 * Currently, device IDs 0x2000 and 0x2600 are used by the Comedi "me_daq"
1871 DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2000, quirk_plx_pci9050);
1872 DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2600, quirk_plx_pci9050);
1874 static void quirk_netmos(struct pci_dev *dev)
1876 unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
1877 unsigned int num_serial = dev->subsystem_device & 0xf;
1880 * These Netmos parts are multiport serial devices with optional
1881 * parallel ports. Even when parallel ports are present, they
1882 * are identified as class SERIAL, which means the serial driver
1883 * will claim them. To prevent this, mark them as class OTHER.
1884 * These combo devices should be claimed by parport_serial.
1886 * The subdevice ID is of the form 0x00PS, where <P> is the number
1887 * of parallel ports and <S> is the number of serial ports.
1889 switch (dev->device) {
1890 case PCI_DEVICE_ID_NETMOS_9835:
1891 /* Well, this rule doesn't hold for the following 9835 device */
1892 if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
1893 dev->subsystem_device == 0x0299)
1895 case PCI_DEVICE_ID_NETMOS_9735:
1896 case PCI_DEVICE_ID_NETMOS_9745:
1897 case PCI_DEVICE_ID_NETMOS_9845:
1898 case PCI_DEVICE_ID_NETMOS_9855:
1900 dev_info(&dev->dev, "Netmos %04x (%u parallel, %u serial); changing class SERIAL to OTHER (use parport_serial)\n",
1901 dev->device, num_parallel, num_serial);
1902 dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
1903 (dev->class & 0xff);
1907 DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID,
1908 PCI_CLASS_COMMUNICATION_SERIAL, 8, quirk_netmos);
1911 * Quirk non-zero PCI functions to route VPD access through function 0 for
1912 * devices that share VPD resources between functions. The functions are
1913 * expected to be identical devices.
1915 static void quirk_f0_vpd_link(struct pci_dev *dev)
1919 if (!PCI_FUNC(dev->devfn))
1922 f0 = pci_get_slot(dev->bus, PCI_DEVFN(PCI_SLOT(dev->devfn), 0));
1926 if (f0->vpd && dev->class == f0->class &&
1927 dev->vendor == f0->vendor && dev->device == f0->device)
1928 dev->dev_flags |= PCI_DEV_FLAGS_VPD_REF_F0;
1932 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
1933 PCI_CLASS_NETWORK_ETHERNET, 8, quirk_f0_vpd_link);
1935 static void quirk_e100_interrupt(struct pci_dev *dev)
1941 switch (dev->device) {
1942 /* PCI IDs taken from drivers/net/e100.c */
1944 case 0x1030 ... 0x1034:
1945 case 0x1038 ... 0x103E:
1946 case 0x1050 ... 0x1057:
1948 case 0x1064 ... 0x106B:
1949 case 0x1091 ... 0x1095:
1962 * Some firmware hands off the e100 with interrupts enabled,
1963 * which can cause a flood of interrupts if packets are
1964 * received before the driver attaches to the device. So
1965 * disable all e100 interrupts here. The driver will
1966 * re-enable them when it's ready.
1968 pci_read_config_word(dev, PCI_COMMAND, &command);
1970 if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
1974 * Check that the device is in the D0 power state. If it's not,
1975 * there is no point to look any further.
1978 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1979 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
1983 /* Convert from PCI bus to resource space. */
1984 csr = ioremap(pci_resource_start(dev, 0), 8);
1986 dev_warn(&dev->dev, "Can't map e100 registers\n");
1990 cmd_hi = readb(csr + 3);
1992 dev_warn(&dev->dev, "Firmware left e100 interrupts enabled; disabling\n");
1998 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
1999 PCI_CLASS_NETWORK_ETHERNET, 8, quirk_e100_interrupt);
2002 * The 82575 and 82598 may experience data corruption issues when transitioning
2003 * out of L0S. To prevent this we need to disable L0S on the pci-e link
2005 static void quirk_disable_aspm_l0s(struct pci_dev *dev)
2007 dev_info(&dev->dev, "Disabling L0s\n");
2008 pci_disable_link_state(dev, PCIE_LINK_STATE_L0S);
2010 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a7, quirk_disable_aspm_l0s);
2011 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a9, quirk_disable_aspm_l0s);
2012 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10b6, quirk_disable_aspm_l0s);
2013 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c6, quirk_disable_aspm_l0s);
2014 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c7, quirk_disable_aspm_l0s);
2015 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c8, quirk_disable_aspm_l0s);
2016 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10d6, quirk_disable_aspm_l0s);
2017 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10db, quirk_disable_aspm_l0s);
2018 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10dd, quirk_disable_aspm_l0s);
2019 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10e1, quirk_disable_aspm_l0s);
2020 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10ec, quirk_disable_aspm_l0s);
2021 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f1, quirk_disable_aspm_l0s);
2022 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f4, quirk_disable_aspm_l0s);
2023 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1508, quirk_disable_aspm_l0s);
2025 static void fixup_rev1_53c810(struct pci_dev *dev)
2027 u32 class = dev->class;
2030 * rev 1 ncr53c810 chips don't set the class at all which means
2031 * they don't get their resources remapped. Fix that here.
2036 dev->class = PCI_CLASS_STORAGE_SCSI << 8;
2037 dev_info(&dev->dev, "NCR 53c810 rev 1 PCI class overridden (%#08x -> %#08x)\n",
2040 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
2042 /* Enable 1k I/O space granularity on the Intel P64H2 */
2043 static void quirk_p64h2_1k_io(struct pci_dev *dev)
2047 pci_read_config_word(dev, 0x40, &en1k);
2050 dev_info(&dev->dev, "Enable I/O Space to 1KB granularity\n");
2051 dev->io_window_1k = 1;
2054 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
2056 /* Under some circumstances, AER is not linked with extended capabilities.
2057 * Force it to be linked by setting the corresponding control bit in the
2060 static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
2063 if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
2065 pci_write_config_byte(dev, 0xf41, b | 0x20);
2066 dev_info(&dev->dev, "Linking AER extended capability\n");
2070 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2071 quirk_nvidia_ck804_pcie_aer_ext_cap);
2072 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2073 quirk_nvidia_ck804_pcie_aer_ext_cap);
2075 static void quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
2078 * Disable PCI Bus Parking and PCI Master read caching on CX700
2079 * which causes unspecified timing errors with a VT6212L on the PCI
2080 * bus leading to USB2.0 packet loss.
2082 * This quirk is only enabled if a second (on the external PCI bus)
2083 * VT6212L is found -- the CX700 core itself also contains a USB
2084 * host controller with the same PCI ID as the VT6212L.
2087 /* Count VT6212L instances */
2088 struct pci_dev *p = pci_get_device(PCI_VENDOR_ID_VIA,
2089 PCI_DEVICE_ID_VIA_8235_USB_2, NULL);
2092 /* p should contain the first (internal) VT6212L -- see if we have
2093 an external one by searching again */
2094 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235_USB_2, p);
2099 if (pci_read_config_byte(dev, 0x76, &b) == 0) {
2101 /* Turn off PCI Bus Parking */
2102 pci_write_config_byte(dev, 0x76, b ^ 0x40);
2104 dev_info(&dev->dev, "Disabling VIA CX700 PCI parking\n");
2108 if (pci_read_config_byte(dev, 0x72, &b) == 0) {
2110 /* Turn off PCI Master read caching */
2111 pci_write_config_byte(dev, 0x72, 0x0);
2113 /* Set PCI Master Bus time-out to "1x16 PCLK" */
2114 pci_write_config_byte(dev, 0x75, 0x1);
2116 /* Disable "Read FIFO Timer" */
2117 pci_write_config_byte(dev, 0x77, 0x0);
2119 dev_info(&dev->dev, "Disabling VIA CX700 PCI caching\n");
2123 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
2126 * For Broadcom 5706, 5708, 5709 rev. A nics, any read beyond the
2127 * VPD end tag will hang the device. This problem was initially
2128 * observed when a vpd entry was created in sysfs
2129 * ('/sys/bus/pci/devices/<id>/vpd'). A read to this sysfs entry
2130 * will dump 32k of data. Reading a full 32k will cause an access
2131 * beyond the VPD end tag causing the device to hang. Once the device
2132 * is hung, the bnx2 driver will not be able to reset the device.
2133 * We believe that it is legal to read beyond the end tag and
2134 * therefore the solution is to limit the read/write length.
2136 static void quirk_brcm_570x_limit_vpd(struct pci_dev *dev)
2139 * Only disable the VPD capability for 5706, 5706S, 5708,
2140 * 5708S and 5709 rev. A
2142 if ((dev->device == PCI_DEVICE_ID_NX2_5706) ||
2143 (dev->device == PCI_DEVICE_ID_NX2_5706S) ||
2144 (dev->device == PCI_DEVICE_ID_NX2_5708) ||
2145 (dev->device == PCI_DEVICE_ID_NX2_5708S) ||
2146 ((dev->device == PCI_DEVICE_ID_NX2_5709) &&
2147 (dev->revision & 0xf0) == 0x0)) {
2149 dev->vpd->len = 0x80;
2153 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2154 PCI_DEVICE_ID_NX2_5706,
2155 quirk_brcm_570x_limit_vpd);
2156 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2157 PCI_DEVICE_ID_NX2_5706S,
2158 quirk_brcm_570x_limit_vpd);
2159 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2160 PCI_DEVICE_ID_NX2_5708,
2161 quirk_brcm_570x_limit_vpd);
2162 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2163 PCI_DEVICE_ID_NX2_5708S,
2164 quirk_brcm_570x_limit_vpd);
2165 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2166 PCI_DEVICE_ID_NX2_5709,
2167 quirk_brcm_570x_limit_vpd);
2168 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2169 PCI_DEVICE_ID_NX2_5709S,
2170 quirk_brcm_570x_limit_vpd);
2172 static void quirk_brcm_5719_limit_mrrs(struct pci_dev *dev)
2176 pci_read_config_dword(dev, 0xf4, &rev);
2178 /* Only CAP the MRRS if the device is a 5719 A0 */
2179 if (rev == 0x05719000) {
2180 int readrq = pcie_get_readrq(dev);
2182 pcie_set_readrq(dev, 2048);
2186 DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_BROADCOM,
2187 PCI_DEVICE_ID_TIGON3_5719,
2188 quirk_brcm_5719_limit_mrrs);
2190 /* Originally in EDAC sources for i82875P:
2191 * Intel tells BIOS developers to hide device 6 which
2192 * configures the overflow device access containing
2193 * the DRBs - this is where we expose device 6.
2194 * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
2196 static void quirk_unhide_mch_dev6(struct pci_dev *dev)
2200 if (pci_read_config_byte(dev, 0xF4, ®) == 0 && !(reg & 0x02)) {
2201 dev_info(&dev->dev, "Enabling MCH 'Overflow' Device\n");
2202 pci_write_config_byte(dev, 0xF4, reg | 0x02);
2206 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB,
2207 quirk_unhide_mch_dev6);
2208 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB,
2209 quirk_unhide_mch_dev6);
2211 #ifdef CONFIG_TILEPRO
2213 * The Tilera TILEmpower tilepro platform needs to set the link speed
2214 * to 2.5GT(Giga-Transfers)/s (Gen 1). The default link speed
2215 * setting is 5GT/s (Gen 2). 0x98 is the Link Control2 PCIe
2216 * capability register of the PEX8624 PCIe switch. The switch
2217 * supports link speed auto negotiation, but falsely sets
2218 * the link speed to 5GT/s.
2220 static void quirk_tile_plx_gen1(struct pci_dev *dev)
2222 if (tile_plx_gen1) {
2223 pci_write_config_dword(dev, 0x98, 0x1);
2227 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_PLX, 0x8624, quirk_tile_plx_gen1);
2228 #endif /* CONFIG_TILEPRO */
2230 #ifdef CONFIG_PCI_MSI
2231 /* Some chipsets do not support MSI. We cannot easily rely on setting
2232 * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
2233 * some other buses controlled by the chipset even if Linux is not
2234 * aware of it. Instead of setting the flag on all buses in the
2235 * machine, simply disable MSI globally.
2237 static void quirk_disable_all_msi(struct pci_dev *dev)
2240 dev_warn(&dev->dev, "MSI quirk detected; MSI disabled\n");
2242 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
2243 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
2244 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
2245 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
2246 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
2247 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3364, quirk_disable_all_msi);
2248 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8380_0, quirk_disable_all_msi);
2250 /* Disable MSI on chipsets that are known to not support it */
2251 static void quirk_disable_msi(struct pci_dev *dev)
2253 if (dev->subordinate) {
2254 dev_warn(&dev->dev, "MSI quirk detected; subordinate MSI disabled\n");
2255 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2258 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
2259 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0xa238, quirk_disable_msi);
2260 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x5a3f, quirk_disable_msi);
2263 * The APC bridge device in AMD 780 family northbridges has some random
2264 * OEM subsystem ID in its vendor ID register (erratum 18), so instead
2265 * we use the possible vendor/device IDs of the host bridge for the
2266 * declared quirk, and search for the APC bridge by slot number.
2268 static void quirk_amd_780_apc_msi(struct pci_dev *host_bridge)
2270 struct pci_dev *apc_bridge;
2272 apc_bridge = pci_get_slot(host_bridge->bus, PCI_DEVFN(1, 0));
2274 if (apc_bridge->device == 0x9602)
2275 quirk_disable_msi(apc_bridge);
2276 pci_dev_put(apc_bridge);
2279 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9600, quirk_amd_780_apc_msi);
2280 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9601, quirk_amd_780_apc_msi);
2282 /* Go through the list of Hypertransport capabilities and
2283 * return 1 if a HT MSI capability is found and enabled */
2284 static int msi_ht_cap_enabled(struct pci_dev *dev)
2286 int pos, ttl = PCI_FIND_CAP_TTL;
2288 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2289 while (pos && ttl--) {
2292 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2294 dev_info(&dev->dev, "Found %s HT MSI Mapping\n",
2295 flags & HT_MSI_FLAGS_ENABLE ?
2296 "enabled" : "disabled");
2297 return (flags & HT_MSI_FLAGS_ENABLE) != 0;
2300 pos = pci_find_next_ht_capability(dev, pos,
2301 HT_CAPTYPE_MSI_MAPPING);
2306 /* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
2307 static void quirk_msi_ht_cap(struct pci_dev *dev)
2309 if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
2310 dev_warn(&dev->dev, "MSI quirk detected; subordinate MSI disabled\n");
2311 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2314 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
2317 /* The nVidia CK804 chipset may have 2 HT MSI mappings.
2318 * MSI are supported if the MSI capability set in any of these mappings.
2320 static void quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
2322 struct pci_dev *pdev;
2324 if (!dev->subordinate)
2327 /* check HT MSI cap on this chipset and the root one.
2328 * a single one having MSI is enough to be sure that MSI are supported.
2330 pdev = pci_get_slot(dev->bus, 0);
2333 if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
2334 dev_warn(&dev->dev, "MSI quirk detected; subordinate MSI disabled\n");
2335 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2339 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2340 quirk_nvidia_ck804_msi_ht_cap);
2342 /* Force enable MSI mapping capability on HT bridges */
2343 static void ht_enable_msi_mapping(struct pci_dev *dev)
2345 int pos, ttl = PCI_FIND_CAP_TTL;
2347 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2348 while (pos && ttl--) {
2351 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2353 dev_info(&dev->dev, "Enabling HT MSI Mapping\n");
2355 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2356 flags | HT_MSI_FLAGS_ENABLE);
2358 pos = pci_find_next_ht_capability(dev, pos,
2359 HT_CAPTYPE_MSI_MAPPING);
2362 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
2363 PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
2364 ht_enable_msi_mapping);
2366 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE,
2367 ht_enable_msi_mapping);
2369 /* The P5N32-SLI motherboards from Asus have a problem with msi
2370 * for the MCP55 NIC. It is not yet determined whether the msi problem
2371 * also affects other devices. As for now, turn off msi for this device.
2373 static void nvenet_msi_disable(struct pci_dev *dev)
2375 const char *board_name = dmi_get_system_info(DMI_BOARD_NAME);
2378 (strstr(board_name, "P5N32-SLI PREMIUM") ||
2379 strstr(board_name, "P5N32-E SLI"))) {
2380 dev_info(&dev->dev, "Disabling msi for MCP55 NIC on P5N32-SLI\n");
2384 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2385 PCI_DEVICE_ID_NVIDIA_NVENET_15,
2386 nvenet_msi_disable);
2389 * Some versions of the MCP55 bridge from Nvidia have a legacy IRQ routing
2390 * config register. This register controls the routing of legacy
2391 * interrupts from devices that route through the MCP55. If this register
2392 * is misprogrammed, interrupts are only sent to the BSP, unlike
2393 * conventional systems where the IRQ is broadcast to all online CPUs. Not
2394 * having this register set properly prevents kdump from booting up
2395 * properly, so let's make sure that we have it set correctly.
2396 * Note that this is an undocumented register.
2398 static void nvbridge_check_legacy_irq_routing(struct pci_dev *dev)
2402 if (!pci_find_capability(dev, PCI_CAP_ID_HT))
2405 pci_read_config_dword(dev, 0x74, &cfg);
2407 if (cfg & ((1 << 2) | (1 << 15))) {
2408 printk(KERN_INFO "Rewriting irq routing register on MCP55\n");
2409 cfg &= ~((1 << 2) | (1 << 15));
2410 pci_write_config_dword(dev, 0x74, cfg);
2414 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2415 PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V0,
2416 nvbridge_check_legacy_irq_routing);
2418 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2419 PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V4,
2420 nvbridge_check_legacy_irq_routing);
2422 static int ht_check_msi_mapping(struct pci_dev *dev)
2424 int pos, ttl = PCI_FIND_CAP_TTL;
2427 /* check if there is HT MSI cap or enabled on this device */
2428 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2429 while (pos && ttl--) {
2434 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2436 if (flags & HT_MSI_FLAGS_ENABLE) {
2443 pos = pci_find_next_ht_capability(dev, pos,
2444 HT_CAPTYPE_MSI_MAPPING);
2450 static int host_bridge_with_leaf(struct pci_dev *host_bridge)
2452 struct pci_dev *dev;
2457 dev_no = host_bridge->devfn >> 3;
2458 for (i = dev_no + 1; i < 0x20; i++) {
2459 dev = pci_get_slot(host_bridge->bus, PCI_DEVFN(i, 0));
2463 /* found next host bridge ?*/
2464 pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2470 if (ht_check_msi_mapping(dev)) {
2481 #define PCI_HT_CAP_SLAVE_CTRL0 4 /* link control */
2482 #define PCI_HT_CAP_SLAVE_CTRL1 8 /* link control to */
2484 static int is_end_of_ht_chain(struct pci_dev *dev)
2490 pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2495 pci_read_config_word(dev, pos + PCI_CAP_FLAGS, &flags);
2497 ctrl_off = ((flags >> 10) & 1) ?
2498 PCI_HT_CAP_SLAVE_CTRL0 : PCI_HT_CAP_SLAVE_CTRL1;
2499 pci_read_config_word(dev, pos + ctrl_off, &ctrl);
2501 if (ctrl & (1 << 6))
2508 static void nv_ht_enable_msi_mapping(struct pci_dev *dev)
2510 struct pci_dev *host_bridge;
2515 dev_no = dev->devfn >> 3;
2516 for (i = dev_no; i >= 0; i--) {
2517 host_bridge = pci_get_slot(dev->bus, PCI_DEVFN(i, 0));
2521 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2526 pci_dev_put(host_bridge);
2532 /* don't enable end_device/host_bridge with leaf directly here */
2533 if (host_bridge == dev && is_end_of_ht_chain(host_bridge) &&
2534 host_bridge_with_leaf(host_bridge))
2537 /* root did that ! */
2538 if (msi_ht_cap_enabled(host_bridge))
2541 ht_enable_msi_mapping(dev);
2544 pci_dev_put(host_bridge);
2547 static void ht_disable_msi_mapping(struct pci_dev *dev)
2549 int pos, ttl = PCI_FIND_CAP_TTL;
2551 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2552 while (pos && ttl--) {
2555 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2557 dev_info(&dev->dev, "Disabling HT MSI Mapping\n");
2559 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2560 flags & ~HT_MSI_FLAGS_ENABLE);
2562 pos = pci_find_next_ht_capability(dev, pos,
2563 HT_CAPTYPE_MSI_MAPPING);
2567 static void __nv_msi_ht_cap_quirk(struct pci_dev *dev, int all)
2569 struct pci_dev *host_bridge;
2573 if (!pci_msi_enabled())
2576 /* check if there is HT MSI cap or enabled on this device */
2577 found = ht_check_msi_mapping(dev);
2584 * HT MSI mapping should be disabled on devices that are below
2585 * a non-Hypertransport host bridge. Locate the host bridge...
2587 host_bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
2588 if (host_bridge == NULL) {
2589 dev_warn(&dev->dev, "nv_msi_ht_cap_quirk didn't locate host bridge\n");
2593 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2595 /* Host bridge is to HT */
2597 /* it is not enabled, try to enable it */
2599 ht_enable_msi_mapping(dev);
2601 nv_ht_enable_msi_mapping(dev);
2606 /* HT MSI is not enabled */
2610 /* Host bridge is not to HT, disable HT MSI mapping on this device */
2611 ht_disable_msi_mapping(dev);
2614 pci_dev_put(host_bridge);
2617 static void nv_msi_ht_cap_quirk_all(struct pci_dev *dev)
2619 return __nv_msi_ht_cap_quirk(dev, 1);
2622 static void nv_msi_ht_cap_quirk_leaf(struct pci_dev *dev)
2624 return __nv_msi_ht_cap_quirk(dev, 0);
2627 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
2628 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
2630 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
2631 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
2633 static void quirk_msi_intx_disable_bug(struct pci_dev *dev)
2635 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2637 static void quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
2641 /* SB700 MSI issue will be fixed at HW level from revision A21,
2642 * we need check PCI REVISION ID of SMBus controller to get SB700
2645 p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
2650 if ((p->revision < 0x3B) && (p->revision >= 0x30))
2651 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2654 static void quirk_msi_intx_disable_qca_bug(struct pci_dev *dev)
2656 /* AR816X/AR817X/E210X MSI is fixed at HW level from revision 0x18 */
2657 if (dev->revision < 0x18) {
2658 dev_info(&dev->dev, "set MSI_INTX_DISABLE_BUG flag\n");
2659 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2662 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2663 PCI_DEVICE_ID_TIGON3_5780,
2664 quirk_msi_intx_disable_bug);
2665 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2666 PCI_DEVICE_ID_TIGON3_5780S,
2667 quirk_msi_intx_disable_bug);
2668 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2669 PCI_DEVICE_ID_TIGON3_5714,
2670 quirk_msi_intx_disable_bug);
2671 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2672 PCI_DEVICE_ID_TIGON3_5714S,
2673 quirk_msi_intx_disable_bug);
2674 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2675 PCI_DEVICE_ID_TIGON3_5715,
2676 quirk_msi_intx_disable_bug);
2677 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2678 PCI_DEVICE_ID_TIGON3_5715S,
2679 quirk_msi_intx_disable_bug);
2681 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
2682 quirk_msi_intx_disable_ati_bug);
2683 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
2684 quirk_msi_intx_disable_ati_bug);
2685 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
2686 quirk_msi_intx_disable_ati_bug);
2687 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
2688 quirk_msi_intx_disable_ati_bug);
2689 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
2690 quirk_msi_intx_disable_ati_bug);
2692 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
2693 quirk_msi_intx_disable_bug);
2694 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
2695 quirk_msi_intx_disable_bug);
2696 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
2697 quirk_msi_intx_disable_bug);
2699 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1062,
2700 quirk_msi_intx_disable_bug);
2701 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1063,
2702 quirk_msi_intx_disable_bug);
2703 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2060,
2704 quirk_msi_intx_disable_bug);
2705 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2062,
2706 quirk_msi_intx_disable_bug);
2707 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1073,
2708 quirk_msi_intx_disable_bug);
2709 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1083,
2710 quirk_msi_intx_disable_bug);
2711 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1090,
2712 quirk_msi_intx_disable_qca_bug);
2713 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1091,
2714 quirk_msi_intx_disable_qca_bug);
2715 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a0,
2716 quirk_msi_intx_disable_qca_bug);
2717 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a1,
2718 quirk_msi_intx_disable_qca_bug);
2719 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0xe091,
2720 quirk_msi_intx_disable_qca_bug);
2721 #endif /* CONFIG_PCI_MSI */
2723 /* Allow manual resource allocation for PCI hotplug bridges
2724 * via pci=hpmemsize=nnM and pci=hpiosize=nnM parameters. For
2725 * some PCI-PCI hotplug bridges, like PLX 6254 (former HINT HB6),
2726 * kernel fails to allocate resources when hotplug device is
2727 * inserted and PCI bus is rescanned.
2729 static void quirk_hotplug_bridge(struct pci_dev *dev)
2731 dev->is_hotplug_bridge = 1;
2734 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_HINT, 0x0020, quirk_hotplug_bridge);
2737 * This is a quirk for the Ricoh MMC controller found as a part of
2738 * some mulifunction chips.
2740 * This is very similar and based on the ricoh_mmc driver written by
2741 * Philip Langdale. Thank you for these magic sequences.
2743 * These chips implement the four main memory card controllers (SD, MMC, MS, xD)
2744 * and one or both of cardbus or firewire.
2746 * It happens that they implement SD and MMC
2747 * support as separate controllers (and PCI functions). The linux SDHCI
2748 * driver supports MMC cards but the chip detects MMC cards in hardware
2749 * and directs them to the MMC controller - so the SDHCI driver never sees
2752 * To get around this, we must disable the useless MMC controller.
2753 * At that point, the SDHCI controller will start seeing them
2754 * It seems to be the case that the relevant PCI registers to deactivate the
2755 * MMC controller live on PCI function 0, which might be the cardbus controller
2756 * or the firewire controller, depending on the particular chip in question
2758 * This has to be done early, because as soon as we disable the MMC controller
2759 * other pci functions shift up one level, e.g. function #2 becomes function
2760 * #1, and this will confuse the pci core.
2763 #ifdef CONFIG_MMC_RICOH_MMC
2764 static void ricoh_mmc_fixup_rl5c476(struct pci_dev *dev)
2766 /* disable via cardbus interface */
2771 /* disable must be done via function #0 */
2772 if (PCI_FUNC(dev->devfn))
2775 pci_read_config_byte(dev, 0xB7, &disable);
2779 pci_read_config_byte(dev, 0x8E, &write_enable);
2780 pci_write_config_byte(dev, 0x8E, 0xAA);
2781 pci_read_config_byte(dev, 0x8D, &write_target);
2782 pci_write_config_byte(dev, 0x8D, 0xB7);
2783 pci_write_config_byte(dev, 0xB7, disable | 0x02);
2784 pci_write_config_byte(dev, 0x8E, write_enable);
2785 pci_write_config_byte(dev, 0x8D, write_target);
2787 dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via cardbus function)\n");
2788 dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
2790 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
2791 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
2793 static void ricoh_mmc_fixup_r5c832(struct pci_dev *dev)
2795 /* disable via firewire interface */
2799 /* disable must be done via function #0 */
2800 if (PCI_FUNC(dev->devfn))
2803 * RICOH 0xe822 and 0xe823 SD/MMC card readers fail to recognize
2804 * certain types of SD/MMC cards. Lowering the SD base
2805 * clock frequency from 200Mhz to 50Mhz fixes this issue.
2807 * 0x150 - SD2.0 mode enable for changing base clock
2808 * frequency to 50Mhz
2809 * 0xe1 - Base clock frequency
2810 * 0x32 - 50Mhz new clock frequency
2811 * 0xf9 - Key register for 0x150
2812 * 0xfc - key register for 0xe1
2814 if (dev->device == PCI_DEVICE_ID_RICOH_R5CE822 ||
2815 dev->device == PCI_DEVICE_ID_RICOH_R5CE823) {
2816 pci_write_config_byte(dev, 0xf9, 0xfc);
2817 pci_write_config_byte(dev, 0x150, 0x10);
2818 pci_write_config_byte(dev, 0xf9, 0x00);
2819 pci_write_config_byte(dev, 0xfc, 0x01);
2820 pci_write_config_byte(dev, 0xe1, 0x32);
2821 pci_write_config_byte(dev, 0xfc, 0x00);
2823 dev_notice(&dev->dev, "MMC controller base frequency changed to 50Mhz.\n");
2826 pci_read_config_byte(dev, 0xCB, &disable);
2831 pci_read_config_byte(dev, 0xCA, &write_enable);
2832 pci_write_config_byte(dev, 0xCA, 0x57);
2833 pci_write_config_byte(dev, 0xCB, disable | 0x02);
2834 pci_write_config_byte(dev, 0xCA, write_enable);
2836 dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via firewire function)\n");
2837 dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
2840 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
2841 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
2842 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
2843 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
2844 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
2845 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
2846 #endif /*CONFIG_MMC_RICOH_MMC*/
2848 #ifdef CONFIG_DMAR_TABLE
2849 #define VTUNCERRMSK_REG 0x1ac
2850 #define VTD_MSK_SPEC_ERRORS (1 << 31)
2852 * This is a quirk for masking vt-d spec defined errors to platform error
2853 * handling logic. With out this, platforms using Intel 7500, 5500 chipsets
2854 * (and the derivative chipsets like X58 etc) seem to generate NMI/SMI (based
2855 * on the RAS config settings of the platform) when a vt-d fault happens.
2856 * The resulting SMI caused the system to hang.
2858 * VT-d spec related errors are already handled by the VT-d OS code, so no
2859 * need to report the same error through other channels.
2861 static void vtd_mask_spec_errors(struct pci_dev *dev)
2865 pci_read_config_dword(dev, VTUNCERRMSK_REG, &word);
2866 pci_write_config_dword(dev, VTUNCERRMSK_REG, word | VTD_MSK_SPEC_ERRORS);
2868 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x342e, vtd_mask_spec_errors);
2869 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x3c28, vtd_mask_spec_errors);
2872 static void fixup_ti816x_class(struct pci_dev *dev)
2874 u32 class = dev->class;
2876 /* TI 816x devices do not have class code set when in PCIe boot mode */
2877 dev->class = PCI_CLASS_MULTIMEDIA_VIDEO << 8;
2878 dev_info(&dev->dev, "PCI class overridden (%#08x -> %#08x)\n",
2881 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_TI, 0xb800,
2882 PCI_CLASS_NOT_DEFINED, 8, fixup_ti816x_class);
2884 /* Some PCIe devices do not work reliably with the claimed maximum
2885 * payload size supported.
2887 static void fixup_mpss_256(struct pci_dev *dev)
2889 dev->pcie_mpss = 1; /* 256 bytes */
2891 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
2892 PCI_DEVICE_ID_SOLARFLARE_SFC4000A_0, fixup_mpss_256);
2893 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
2894 PCI_DEVICE_ID_SOLARFLARE_SFC4000A_1, fixup_mpss_256);
2895 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
2896 PCI_DEVICE_ID_SOLARFLARE_SFC4000B, fixup_mpss_256);
2898 /* Intel 5000 and 5100 Memory controllers have an errata with read completion
2899 * coalescing (which is enabled by default on some BIOSes) and MPS of 256B.
2900 * Since there is no way of knowing what the PCIE MPS on each fabric will be
2901 * until all of the devices are discovered and buses walked, read completion
2902 * coalescing must be disabled. Unfortunately, it cannot be re-enabled because
2903 * it is possible to hotplug a device with MPS of 256B.
2905 static void quirk_intel_mc_errata(struct pci_dev *dev)
2910 if (pcie_bus_config == PCIE_BUS_TUNE_OFF ||
2911 pcie_bus_config == PCIE_BUS_DEFAULT)
2914 /* Intel errata specifies bits to change but does not say what they are.
2915 * Keeping them magical until such time as the registers and values can
2918 err = pci_read_config_word(dev, 0x48, &rcc);
2920 dev_err(&dev->dev, "Error attempting to read the read completion coalescing register\n");
2924 if (!(rcc & (1 << 10)))
2929 err = pci_write_config_word(dev, 0x48, rcc);
2931 dev_err(&dev->dev, "Error attempting to write the read completion coalescing register\n");
2935 pr_info_once("Read completion coalescing disabled due to hardware errata relating to 256B MPS\n");
2937 /* Intel 5000 series memory controllers and ports 2-7 */
2938 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25c0, quirk_intel_mc_errata);
2939 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d0, quirk_intel_mc_errata);
2940 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d4, quirk_intel_mc_errata);
2941 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d8, quirk_intel_mc_errata);
2942 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_mc_errata);
2943 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_mc_errata);
2944 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_mc_errata);
2945 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_mc_errata);
2946 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_mc_errata);
2947 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_mc_errata);
2948 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_mc_errata);
2949 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_mc_errata);
2950 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_mc_errata);
2951 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_mc_errata);
2952 /* Intel 5100 series memory controllers and ports 2-7 */
2953 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65c0, quirk_intel_mc_errata);
2954 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e2, quirk_intel_mc_errata);
2955 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e3, quirk_intel_mc_errata);
2956 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e4, quirk_intel_mc_errata);
2957 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e5, quirk_intel_mc_errata);
2958 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e6, quirk_intel_mc_errata);
2959 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e7, quirk_intel_mc_errata);
2960 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f7, quirk_intel_mc_errata);
2961 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f8, quirk_intel_mc_errata);
2962 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f9, quirk_intel_mc_errata);
2963 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65fa, quirk_intel_mc_errata);
2967 * Ivytown NTB BAR sizes are misreported by the hardware due to an erratum. To
2968 * work around this, query the size it should be configured to by the device and
2969 * modify the resource end to correspond to this new size.
2971 static void quirk_intel_ntb(struct pci_dev *dev)
2976 rc = pci_read_config_byte(dev, 0x00D0, &val);
2980 dev->resource[2].end = dev->resource[2].start + ((u64) 1 << val) - 1;
2982 rc = pci_read_config_byte(dev, 0x00D1, &val);
2986 dev->resource[4].end = dev->resource[4].start + ((u64) 1 << val) - 1;
2988 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e08, quirk_intel_ntb);
2989 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e0d, quirk_intel_ntb);
2991 static ktime_t fixup_debug_start(struct pci_dev *dev,
2992 void (*fn)(struct pci_dev *dev))
2994 ktime_t calltime = ktime_set(0, 0);
2996 dev_dbg(&dev->dev, "calling %pF\n", fn);
2997 if (initcall_debug) {
2998 pr_debug("calling %pF @ %i for %s\n",
2999 fn, task_pid_nr(current), dev_name(&dev->dev));
3000 calltime = ktime_get();
3006 static void fixup_debug_report(struct pci_dev *dev, ktime_t calltime,
3007 void (*fn)(struct pci_dev *dev))
3009 ktime_t delta, rettime;
3010 unsigned long long duration;
3012 if (initcall_debug) {
3013 rettime = ktime_get();
3014 delta = ktime_sub(rettime, calltime);
3015 duration = (unsigned long long) ktime_to_ns(delta) >> 10;
3016 pr_debug("pci fixup %pF returned after %lld usecs for %s\n",
3017 fn, duration, dev_name(&dev->dev));
3022 * Some BIOS implementations leave the Intel GPU interrupts enabled,
3023 * even though no one is handling them (f.e. i915 driver is never loaded).
3024 * Additionally the interrupt destination is not set up properly
3025 * and the interrupt ends up -somewhere-.
3027 * These spurious interrupts are "sticky" and the kernel disables
3028 * the (shared) interrupt line after 100.000+ generated interrupts.
3030 * Fix it by disabling the still enabled interrupts.
3031 * This resolves crashes often seen on monitor unplug.
3033 #define I915_DEIER_REG 0x4400c
3034 static void disable_igfx_irq(struct pci_dev *dev)
3036 void __iomem *regs = pci_iomap(dev, 0, 0);
3038 dev_warn(&dev->dev, "igfx quirk: Can't iomap PCI device\n");
3042 /* Check if any interrupt line is still enabled */
3043 if (readl(regs + I915_DEIER_REG) != 0) {
3044 dev_warn(&dev->dev, "BIOS left Intel GPU interrupts enabled; disabling\n");
3046 writel(0, regs + I915_DEIER_REG);
3049 pci_iounmap(dev, regs);
3051 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0102, disable_igfx_irq);
3052 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x010a, disable_igfx_irq);
3053 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0152, disable_igfx_irq);
3056 * PCI devices which are on Intel chips can skip the 10ms delay
3057 * before entering D3 mode.
3059 static void quirk_remove_d3_delay(struct pci_dev *dev)
3063 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c00, quirk_remove_d3_delay);
3064 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0412, quirk_remove_d3_delay);
3065 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c0c, quirk_remove_d3_delay);
3066 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c31, quirk_remove_d3_delay);
3067 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3a, quirk_remove_d3_delay);
3068 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3d, quirk_remove_d3_delay);
3069 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c2d, quirk_remove_d3_delay);
3070 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c20, quirk_remove_d3_delay);
3071 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c18, quirk_remove_d3_delay);
3072 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c1c, quirk_remove_d3_delay);
3073 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c26, quirk_remove_d3_delay);
3074 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c4e, quirk_remove_d3_delay);
3075 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c02, quirk_remove_d3_delay);
3076 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c22, quirk_remove_d3_delay);
3077 /* Intel Cherrytrail devices do not need 10ms d3_delay */
3078 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2280, quirk_remove_d3_delay);
3079 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b0, quirk_remove_d3_delay);
3080 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b8, quirk_remove_d3_delay);
3081 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22d8, quirk_remove_d3_delay);
3082 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22dc, quirk_remove_d3_delay);
3083 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b5, quirk_remove_d3_delay);
3084 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b7, quirk_remove_d3_delay);
3085 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2298, quirk_remove_d3_delay);
3086 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x229c, quirk_remove_d3_delay);
3088 * Some devices may pass our check in pci_intx_mask_supported if
3089 * PCI_COMMAND_INTX_DISABLE works though they actually do not properly
3090 * support this feature.
3092 static void quirk_broken_intx_masking(struct pci_dev *dev)
3094 dev->broken_intx_masking = 1;
3096 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CHELSIO, 0x0030,
3097 quirk_broken_intx_masking);
3098 DECLARE_PCI_FIXUP_HEADER(0x1814, 0x0601, /* Ralink RT2800 802.11n PCI */
3099 quirk_broken_intx_masking);
3101 * Realtek RTL8169 PCI Gigabit Ethernet Controller (rev 10)
3102 * Subsystem: Realtek RTL8169/8110 Family PCI Gigabit Ethernet NIC
3104 * RTL8110SC - Fails under PCI device assignment using DisINTx masking.
3106 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_REALTEK, 0x8169,
3107 quirk_broken_intx_masking);
3108 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MELLANOX, PCI_ANY_ID,
3109 quirk_broken_intx_masking);
3111 static void quirk_no_bus_reset(struct pci_dev *dev)
3113 dev->dev_flags |= PCI_DEV_FLAGS_NO_BUS_RESET;
3117 * Atheros AR93xx chips do not behave after a bus reset. The device will
3118 * throw a Link Down error on AER-capable systems and regardless of AER,
3119 * config space of the device is never accessible again and typically
3120 * causes the system to hang or reset when access is attempted.
3121 * http://www.spinics.net/lists/linux-pci/msg34797.html
3123 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0030, quirk_no_bus_reset);
3125 static void quirk_no_pm_reset(struct pci_dev *dev)
3128 * We can't do a bus reset on root bus devices, but an ineffective
3129 * PM reset may be better than nothing.
3131 if (!pci_is_root_bus(dev->bus))
3132 dev->dev_flags |= PCI_DEV_FLAGS_NO_PM_RESET;
3136 * Some AMD/ATI GPUS (HD8570 - Oland) report that a D3hot->D0 transition
3137 * causes a reset (i.e., they advertise NoSoftRst-). This transition seems
3138 * to have no effect on the device: it retains the framebuffer contents and
3139 * monitor sync. Advertising this support makes other layers, like VFIO,
3140 * assume pci_reset_function() is viable for this device. Mark it as
3141 * unavailable to skip it when testing reset methods.
3143 DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
3144 PCI_CLASS_DISPLAY_VGA, 8, quirk_no_pm_reset);
3148 * Apple: Shutdown Cactus Ridge Thunderbolt controller.
3150 * On Apple hardware the Cactus Ridge Thunderbolt controller needs to be
3151 * shutdown before suspend. Otherwise the native host interface (NHI) will not
3152 * be present after resume if a device was plugged in before suspend.
3154 * The thunderbolt controller consists of a pcie switch with downstream
3155 * bridges leading to the NHI and to the tunnel pci bridges.
3157 * This quirk cuts power to the whole chip. Therefore we have to apply it
3158 * during suspend_noirq of the upstream bridge.
3160 * Power is automagically restored before resume. No action is needed.
3162 static void quirk_apple_poweroff_thunderbolt(struct pci_dev *dev)
3164 acpi_handle bridge, SXIO, SXFP, SXLV;
3166 if (!dmi_match(DMI_BOARD_VENDOR, "Apple Inc."))
3168 if (pci_pcie_type(dev) != PCI_EXP_TYPE_UPSTREAM)
3170 bridge = ACPI_HANDLE(&dev->dev);
3174 * SXIO and SXLV are present only on machines requiring this quirk.
3175 * TB bridges in external devices might have the same device id as those
3176 * on the host, but they will not have the associated ACPI methods. This
3177 * implicitly checks that we are at the right bridge.
3179 if (ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXIO", &SXIO))
3180 || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXFP", &SXFP))
3181 || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXLV", &SXLV)))
3183 dev_info(&dev->dev, "quirk: cutting power to thunderbolt controller...\n");
3185 /* magic sequence */
3186 acpi_execute_simple_method(SXIO, NULL, 1);
3187 acpi_execute_simple_method(SXFP, NULL, 0);
3189 acpi_execute_simple_method(SXLV, NULL, 0);
3190 acpi_execute_simple_method(SXIO, NULL, 0);
3191 acpi_execute_simple_method(SXLV, NULL, 0);
3193 DECLARE_PCI_FIXUP_SUSPEND_LATE(PCI_VENDOR_ID_INTEL, 0x1547,
3194 quirk_apple_poweroff_thunderbolt);
3197 * Apple: Wait for the thunderbolt controller to reestablish pci tunnels.
3199 * During suspend the thunderbolt controller is reset and all pci
3200 * tunnels are lost. The NHI driver will try to reestablish all tunnels
3201 * during resume. We have to manually wait for the NHI since there is
3202 * no parent child relationship between the NHI and the tunneled
3205 static void quirk_apple_wait_for_thunderbolt(struct pci_dev *dev)
3207 struct pci_dev *sibling = NULL;
3208 struct pci_dev *nhi = NULL;
3210 if (!dmi_match(DMI_BOARD_VENDOR, "Apple Inc."))
3212 if (pci_pcie_type(dev) != PCI_EXP_TYPE_DOWNSTREAM)
3215 * Find the NHI and confirm that we are a bridge on the tb host
3216 * controller and not on a tb endpoint.
3218 sibling = pci_get_slot(dev->bus, 0x0);
3220 goto out; /* we are the downstream bridge to the NHI */
3221 if (!sibling || !sibling->subordinate)
3223 nhi = pci_get_slot(sibling->subordinate, 0x0);
3226 if (nhi->vendor != PCI_VENDOR_ID_INTEL
3227 || (nhi->device != 0x1547 && nhi->device != 0x156c)
3228 || nhi->subsystem_vendor != 0x2222
3229 || nhi->subsystem_device != 0x1111)
3231 dev_info(&dev->dev, "quirk: waiting for thunderbolt to reestablish PCI tunnels...\n");
3232 device_pm_wait_for_dev(&dev->dev, &nhi->dev);
3235 pci_dev_put(sibling);
3237 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, 0x1547,
3238 quirk_apple_wait_for_thunderbolt);
3239 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, 0x156d,
3240 quirk_apple_wait_for_thunderbolt);
3243 static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f,
3244 struct pci_fixup *end)
3248 for (; f < end; f++)
3249 if ((f->class == (u32) (dev->class >> f->class_shift) ||
3250 f->class == (u32) PCI_ANY_ID) &&
3251 (f->vendor == dev->vendor ||
3252 f->vendor == (u16) PCI_ANY_ID) &&
3253 (f->device == dev->device ||
3254 f->device == (u16) PCI_ANY_ID)) {
3255 calltime = fixup_debug_start(dev, f->hook);
3257 fixup_debug_report(dev, calltime, f->hook);
3261 extern struct pci_fixup __start_pci_fixups_early[];
3262 extern struct pci_fixup __end_pci_fixups_early[];
3263 extern struct pci_fixup __start_pci_fixups_header[];
3264 extern struct pci_fixup __end_pci_fixups_header[];
3265 extern struct pci_fixup __start_pci_fixups_final[];
3266 extern struct pci_fixup __end_pci_fixups_final[];
3267 extern struct pci_fixup __start_pci_fixups_enable[];
3268 extern struct pci_fixup __end_pci_fixups_enable[];
3269 extern struct pci_fixup __start_pci_fixups_resume[];
3270 extern struct pci_fixup __end_pci_fixups_resume[];
3271 extern struct pci_fixup __start_pci_fixups_resume_early[];
3272 extern struct pci_fixup __end_pci_fixups_resume_early[];
3273 extern struct pci_fixup __start_pci_fixups_suspend[];
3274 extern struct pci_fixup __end_pci_fixups_suspend[];
3275 extern struct pci_fixup __start_pci_fixups_suspend_late[];
3276 extern struct pci_fixup __end_pci_fixups_suspend_late[];
3278 static bool pci_apply_fixup_final_quirks;
3280 void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
3282 struct pci_fixup *start, *end;
3285 case pci_fixup_early:
3286 start = __start_pci_fixups_early;
3287 end = __end_pci_fixups_early;
3290 case pci_fixup_header:
3291 start = __start_pci_fixups_header;
3292 end = __end_pci_fixups_header;
3295 case pci_fixup_final:
3296 if (!pci_apply_fixup_final_quirks)
3298 start = __start_pci_fixups_final;
3299 end = __end_pci_fixups_final;
3302 case pci_fixup_enable:
3303 start = __start_pci_fixups_enable;
3304 end = __end_pci_fixups_enable;
3307 case pci_fixup_resume:
3308 start = __start_pci_fixups_resume;
3309 end = __end_pci_fixups_resume;
3312 case pci_fixup_resume_early:
3313 start = __start_pci_fixups_resume_early;
3314 end = __end_pci_fixups_resume_early;
3317 case pci_fixup_suspend:
3318 start = __start_pci_fixups_suspend;
3319 end = __end_pci_fixups_suspend;
3322 case pci_fixup_suspend_late:
3323 start = __start_pci_fixups_suspend_late;
3324 end = __end_pci_fixups_suspend_late;
3328 /* stupid compiler warning, you would think with an enum... */
3331 pci_do_fixups(dev, start, end);
3333 EXPORT_SYMBOL(pci_fixup_device);
3336 static int __init pci_apply_final_quirks(void)
3338 struct pci_dev *dev = NULL;
3342 if (pci_cache_line_size)
3343 printk(KERN_DEBUG "PCI: CLS %u bytes\n",
3344 pci_cache_line_size << 2);
3346 pci_apply_fixup_final_quirks = true;
3347 for_each_pci_dev(dev) {
3348 pci_fixup_device(pci_fixup_final, dev);
3350 * If arch hasn't set it explicitly yet, use the CLS
3351 * value shared by all PCI devices. If there's a
3352 * mismatch, fall back to the default value.
3354 if (!pci_cache_line_size) {
3355 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &tmp);
3358 if (!tmp || cls == tmp)
3361 printk(KERN_DEBUG "PCI: CLS mismatch (%u != %u), using %u bytes\n",
3363 pci_dfl_cache_line_size << 2);
3364 pci_cache_line_size = pci_dfl_cache_line_size;
3368 if (!pci_cache_line_size) {
3369 printk(KERN_DEBUG "PCI: CLS %u bytes, default %u\n",
3370 cls << 2, pci_dfl_cache_line_size << 2);
3371 pci_cache_line_size = cls ? cls : pci_dfl_cache_line_size;
3377 fs_initcall_sync(pci_apply_final_quirks);
3380 * Followings are device-specific reset methods which can be used to
3381 * reset a single function if other methods (e.g. FLR, PM D0->D3) are
3384 static int reset_intel_82599_sfp_virtfn(struct pci_dev *dev, int probe)
3387 * http://www.intel.com/content/dam/doc/datasheet/82599-10-gbe-controller-datasheet.pdf
3389 * The 82599 supports FLR on VFs, but FLR support is reported only
3390 * in the PF DEVCAP (sec 9.3.10.4), not in the VF DEVCAP (sec 9.5).
3391 * Therefore, we can't use pcie_flr(), which checks the VF DEVCAP.
3397 if (!pci_wait_for_pending_transaction(dev))
3398 dev_err(&dev->dev, "transaction is not cleared; proceeding with reset anyway\n");
3400 pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
3407 #include "../gpu/drm/i915/i915_reg.h"
3408 #define MSG_CTL 0x45010
3409 #define NSDE_PWR_STATE 0xd0100
3410 #define IGD_OPERATION_TIMEOUT 10000 /* set timeout 10 seconds */
3412 static int reset_ivb_igd(struct pci_dev *dev, int probe)
3414 void __iomem *mmio_base;
3415 unsigned long timeout;
3421 mmio_base = pci_iomap(dev, 0, 0);
3425 iowrite32(0x00000002, mmio_base + MSG_CTL);
3428 * Clobbering SOUTH_CHICKEN2 register is fine only if the next
3429 * driver loaded sets the right bits. However, this's a reset and
3430 * the bits have been set by i915 previously, so we clobber
3431 * SOUTH_CHICKEN2 register directly here.
3433 iowrite32(0x00000005, mmio_base + SOUTH_CHICKEN2);
3435 val = ioread32(mmio_base + PCH_PP_CONTROL) & 0xfffffffe;
3436 iowrite32(val, mmio_base + PCH_PP_CONTROL);
3438 timeout = jiffies + msecs_to_jiffies(IGD_OPERATION_TIMEOUT);
3440 val = ioread32(mmio_base + PCH_PP_STATUS);
3441 if ((val & 0xb0000000) == 0)
3442 goto reset_complete;
3444 } while (time_before(jiffies, timeout));
3445 dev_warn(&dev->dev, "timeout during reset\n");
3448 iowrite32(0x00000002, mmio_base + NSDE_PWR_STATE);
3450 pci_iounmap(dev, mmio_base);
3455 * Device-specific reset method for Chelsio T4-based adapters.
3457 static int reset_chelsio_generic_dev(struct pci_dev *dev, int probe)
3463 * If this isn't a Chelsio T4-based device, return -ENOTTY indicating
3464 * that we have no device-specific reset method.
3466 if ((dev->device & 0xf000) != 0x4000)
3470 * If this is the "probe" phase, return 0 indicating that we can
3471 * reset this device.
3477 * T4 can wedge if there are DMAs in flight within the chip and Bus
3478 * Master has been disabled. We need to have it on till the Function
3479 * Level Reset completes. (BUS_MASTER is disabled in
3480 * pci_reset_function()).
3482 pci_read_config_word(dev, PCI_COMMAND, &old_command);
3483 pci_write_config_word(dev, PCI_COMMAND,
3484 old_command | PCI_COMMAND_MASTER);
3487 * Perform the actual device function reset, saving and restoring
3488 * configuration information around the reset.
3490 pci_save_state(dev);
3493 * T4 also suffers a Head-Of-Line blocking problem if MSI-X interrupts
3494 * are disabled when an MSI-X interrupt message needs to be delivered.
3495 * So we briefly re-enable MSI-X interrupts for the duration of the
3496 * FLR. The pci_restore_state() below will restore the original
3499 pci_read_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS, &msix_flags);
3500 if ((msix_flags & PCI_MSIX_FLAGS_ENABLE) == 0)
3501 pci_write_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS,
3503 PCI_MSIX_FLAGS_ENABLE |
3504 PCI_MSIX_FLAGS_MASKALL);
3507 * Start of pcie_flr() code sequence. This reset code is a copy of
3508 * the guts of pcie_flr() because that's not an exported function.
3511 if (!pci_wait_for_pending_transaction(dev))
3512 dev_err(&dev->dev, "transaction is not cleared; proceeding with reset anyway\n");
3514 pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
3518 * End of pcie_flr() code sequence.
3522 * Restore the configuration information (BAR values, etc.) including
3523 * the original PCI Configuration Space Command word, and return
3526 pci_restore_state(dev);
3527 pci_write_config_word(dev, PCI_COMMAND, old_command);
3531 #define PCI_DEVICE_ID_INTEL_82599_SFP_VF 0x10ed
3532 #define PCI_DEVICE_ID_INTEL_IVB_M_VGA 0x0156
3533 #define PCI_DEVICE_ID_INTEL_IVB_M2_VGA 0x0166
3535 static const struct pci_dev_reset_methods pci_dev_reset_methods[] = {
3536 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82599_SFP_VF,
3537 reset_intel_82599_sfp_virtfn },
3538 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M_VGA,
3540 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M2_VGA,
3542 { PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID,
3543 reset_chelsio_generic_dev },
3548 * These device-specific reset methods are here rather than in a driver
3549 * because when a host assigns a device to a guest VM, the host may need
3550 * to reset the device but probably doesn't have a driver for it.
3552 int pci_dev_specific_reset(struct pci_dev *dev, int probe)
3554 const struct pci_dev_reset_methods *i;
3556 for (i = pci_dev_reset_methods; i->reset; i++) {
3557 if ((i->vendor == dev->vendor ||
3558 i->vendor == (u16)PCI_ANY_ID) &&
3559 (i->device == dev->device ||
3560 i->device == (u16)PCI_ANY_ID))
3561 return i->reset(dev, probe);
3567 static void quirk_dma_func0_alias(struct pci_dev *dev)
3569 if (PCI_FUNC(dev->devfn) != 0) {
3570 dev->dma_alias_devfn = PCI_DEVFN(PCI_SLOT(dev->devfn), 0);
3571 dev->dev_flags |= PCI_DEV_FLAGS_DMA_ALIAS_DEVFN;
3576 * https://bugzilla.redhat.com/show_bug.cgi?id=605888
3578 * Some Ricoh devices use function 0 as the PCIe requester ID for DMA.
3580 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe832, quirk_dma_func0_alias);
3581 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe476, quirk_dma_func0_alias);
3583 static void quirk_dma_func1_alias(struct pci_dev *dev)
3585 if (PCI_FUNC(dev->devfn) != 1) {
3586 dev->dma_alias_devfn = PCI_DEVFN(PCI_SLOT(dev->devfn), 1);
3587 dev->dev_flags |= PCI_DEV_FLAGS_DMA_ALIAS_DEVFN;
3592 * Marvell 88SE9123 uses function 1 as the requester ID for DMA. In some
3593 * SKUs function 1 is present and is a legacy IDE controller, in other
3594 * SKUs this function is not present, making this a ghost requester.
3595 * https://bugzilla.kernel.org/show_bug.cgi?id=42679
3597 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9120,
3598 quirk_dma_func1_alias);
3599 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9123,
3600 quirk_dma_func1_alias);
3601 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c14 */
3602 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9130,
3603 quirk_dma_func1_alias);
3604 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c47 + c57 */
3605 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9172,
3606 quirk_dma_func1_alias);
3607 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c59 */
3608 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x917a,
3609 quirk_dma_func1_alias);
3610 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c46 */
3611 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x91a0,
3612 quirk_dma_func1_alias);
3613 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c49 */
3614 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9230,
3615 quirk_dma_func1_alias);
3616 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TTI, 0x0642,
3617 quirk_dma_func1_alias);
3618 /* https://bugs.gentoo.org/show_bug.cgi?id=497630 */
3619 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_JMICRON,
3620 PCI_DEVICE_ID_JMICRON_JMB388_ESD,
3621 quirk_dma_func1_alias);
3624 * Some devices DMA with the wrong devfn, not just the wrong function.
3625 * quirk_fixed_dma_alias() uses this table to create fixed aliases, where
3626 * the alias is "fixed" and independent of the device devfn.
3628 * For example, the Adaptec 3405 is a PCIe card with an Intel 80333 I/O
3629 * processor. To software, this appears as a PCIe-to-PCI/X bridge with a
3630 * single device on the secondary bus. In reality, the single exposed
3631 * device at 0e.0 is the Address Translation Unit (ATU) of the controller
3632 * that provides a bridge to the internal bus of the I/O processor. The
3633 * controller supports private devices, which can be hidden from PCI config
3634 * space. In the case of the Adaptec 3405, a private device at 01.0
3635 * appears to be the DMA engine, which therefore needs to become a DMA
3636 * alias for the device.
3638 static const struct pci_device_id fixed_dma_alias_tbl[] = {
3639 { PCI_DEVICE_SUB(PCI_VENDOR_ID_ADAPTEC2, 0x0285,
3640 PCI_VENDOR_ID_ADAPTEC2, 0x02bb), /* Adaptec 3405 */
3641 .driver_data = PCI_DEVFN(1, 0) },
3645 static void quirk_fixed_dma_alias(struct pci_dev *dev)
3647 const struct pci_device_id *id;
3649 id = pci_match_id(fixed_dma_alias_tbl, dev);
3651 dev->dma_alias_devfn = id->driver_data;
3652 dev->dev_flags |= PCI_DEV_FLAGS_DMA_ALIAS_DEVFN;
3653 dev_info(&dev->dev, "Enabling fixed DMA alias to %02x.%d\n",
3654 PCI_SLOT(dev->dma_alias_devfn),
3655 PCI_FUNC(dev->dma_alias_devfn));
3659 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ADAPTEC2, 0x0285, quirk_fixed_dma_alias);
3662 * A few PCIe-to-PCI bridges fail to expose a PCIe capability, resulting in
3663 * using the wrong DMA alias for the device. Some of these devices can be
3664 * used as either forward or reverse bridges, so we need to test whether the
3665 * device is operating in the correct mode. We could probably apply this
3666 * quirk to PCI_ANY_ID, but for now we'll just use known offenders. The test
3667 * is for a non-root, non-PCIe bridge where the upstream device is PCIe and
3668 * is not a PCIe-to-PCI bridge, then @pdev is actually a PCIe-to-PCI bridge.
3670 static void quirk_use_pcie_bridge_dma_alias(struct pci_dev *pdev)
3672 if (!pci_is_root_bus(pdev->bus) &&
3673 pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
3674 !pci_is_pcie(pdev) && pci_is_pcie(pdev->bus->self) &&
3675 pci_pcie_type(pdev->bus->self) != PCI_EXP_TYPE_PCI_BRIDGE)
3676 pdev->dev_flags |= PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS;
3678 /* ASM1083/1085, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c46 */
3679 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ASMEDIA, 0x1080,
3680 quirk_use_pcie_bridge_dma_alias);
3681 /* Tundra 8113, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c43 */
3682 DECLARE_PCI_FIXUP_HEADER(0x10e3, 0x8113, quirk_use_pcie_bridge_dma_alias);
3683 /* ITE 8892, https://bugzilla.kernel.org/show_bug.cgi?id=73551 */
3684 DECLARE_PCI_FIXUP_HEADER(0x1283, 0x8892, quirk_use_pcie_bridge_dma_alias);
3685 /* Intel 82801, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c49 */
3686 DECLARE_PCI_FIXUP_HEADER(0x8086, 0x244e, quirk_use_pcie_bridge_dma_alias);
3689 * Intersil/Techwell TW686[4589]-based video capture cards have an empty (zero)
3690 * class code. Fix it.
3692 static void quirk_tw686x_class(struct pci_dev *pdev)
3694 u32 class = pdev->class;
3696 /* Use "Multimedia controller" class */
3697 pdev->class = (PCI_CLASS_MULTIMEDIA_OTHER << 8) | 0x01;
3698 dev_info(&pdev->dev, "TW686x PCI class overridden (%#08x -> %#08x)\n",
3699 class, pdev->class);
3701 DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6864, PCI_CLASS_NOT_DEFINED, 8,
3702 quirk_tw686x_class);
3703 DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6865, PCI_CLASS_NOT_DEFINED, 8,
3704 quirk_tw686x_class);
3705 DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6868, PCI_CLASS_NOT_DEFINED, 8,
3706 quirk_tw686x_class);
3707 DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6869, PCI_CLASS_NOT_DEFINED, 8,
3708 quirk_tw686x_class);
3711 * AMD has indicated that the devices below do not support peer-to-peer
3712 * in any system where they are found in the southbridge with an AMD
3713 * IOMMU in the system. Multifunction devices that do not support
3714 * peer-to-peer between functions can claim to support a subset of ACS.
3715 * Such devices effectively enable request redirect (RR) and completion
3716 * redirect (CR) since all transactions are redirected to the upstream
3719 * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94086
3720 * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94102
3721 * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/99402
3723 * 1002:4385 SBx00 SMBus Controller
3724 * 1002:439c SB7x0/SB8x0/SB9x0 IDE Controller
3725 * 1002:4383 SBx00 Azalia (Intel HDA)
3726 * 1002:439d SB7x0/SB8x0/SB9x0 LPC host controller
3727 * 1002:4384 SBx00 PCI to PCI Bridge
3728 * 1002:4399 SB7x0/SB8x0/SB9x0 USB OHCI2 Controller
3730 * https://bugzilla.kernel.org/show_bug.cgi?id=81841#c15
3732 * 1022:780f [AMD] FCH PCI Bridge
3733 * 1022:7809 [AMD] FCH USB OHCI Controller
3735 static int pci_quirk_amd_sb_acs(struct pci_dev *dev, u16 acs_flags)
3738 struct acpi_table_header *header = NULL;
3741 /* Targeting multifunction devices on the SB (appears on root bus) */
3742 if (!dev->multifunction || !pci_is_root_bus(dev->bus))
3745 /* The IVRS table describes the AMD IOMMU */
3746 status = acpi_get_table("IVRS", 0, &header);
3747 if (ACPI_FAILURE(status))
3750 /* Filter out flags not applicable to multifunction */
3751 acs_flags &= (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC | PCI_ACS_DT);
3753 return acs_flags & ~(PCI_ACS_RR | PCI_ACS_CR) ? 0 : 1;
3760 * Many Intel PCH root ports do provide ACS-like features to disable peer
3761 * transactions and validate bus numbers in requests, but do not provide an
3762 * actual PCIe ACS capability. This is the list of device IDs known to fall
3763 * into that category as provided by Intel in Red Hat bugzilla 1037684.
3765 static const u16 pci_quirk_intel_pch_acs_ids[] = {
3767 0x3b42, 0x3b43, 0x3b44, 0x3b45, 0x3b46, 0x3b47, 0x3b48, 0x3b49,
3768 0x3b4a, 0x3b4b, 0x3b4c, 0x3b4d, 0x3b4e, 0x3b4f, 0x3b50, 0x3b51,
3769 /* Cougarpoint PCH */
3770 0x1c10, 0x1c11, 0x1c12, 0x1c13, 0x1c14, 0x1c15, 0x1c16, 0x1c17,
3771 0x1c18, 0x1c19, 0x1c1a, 0x1c1b, 0x1c1c, 0x1c1d, 0x1c1e, 0x1c1f,
3772 /* Pantherpoint PCH */
3773 0x1e10, 0x1e11, 0x1e12, 0x1e13, 0x1e14, 0x1e15, 0x1e16, 0x1e17,
3774 0x1e18, 0x1e19, 0x1e1a, 0x1e1b, 0x1e1c, 0x1e1d, 0x1e1e, 0x1e1f,
3775 /* Lynxpoint-H PCH */
3776 0x8c10, 0x8c11, 0x8c12, 0x8c13, 0x8c14, 0x8c15, 0x8c16, 0x8c17,
3777 0x8c18, 0x8c19, 0x8c1a, 0x8c1b, 0x8c1c, 0x8c1d, 0x8c1e, 0x8c1f,
3778 /* Lynxpoint-LP PCH */
3779 0x9c10, 0x9c11, 0x9c12, 0x9c13, 0x9c14, 0x9c15, 0x9c16, 0x9c17,
3780 0x9c18, 0x9c19, 0x9c1a, 0x9c1b,
3782 0x9c90, 0x9c91, 0x9c92, 0x9c93, 0x9c94, 0x9c95, 0x9c96, 0x9c97,
3783 0x9c98, 0x9c99, 0x9c9a, 0x9c9b,
3784 /* Patsburg (X79) PCH */
3785 0x1d10, 0x1d12, 0x1d14, 0x1d16, 0x1d18, 0x1d1a, 0x1d1c, 0x1d1e,
3786 /* Wellsburg (X99) PCH */
3787 0x8d10, 0x8d11, 0x8d12, 0x8d13, 0x8d14, 0x8d15, 0x8d16, 0x8d17,
3788 0x8d18, 0x8d19, 0x8d1a, 0x8d1b, 0x8d1c, 0x8d1d, 0x8d1e,
3789 /* Lynx Point (9 series) PCH */
3790 0x8c90, 0x8c92, 0x8c94, 0x8c96, 0x8c98, 0x8c9a, 0x8c9c, 0x8c9e,
3793 static bool pci_quirk_intel_pch_acs_match(struct pci_dev *dev)
3797 /* Filter out a few obvious non-matches first */
3798 if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
3801 for (i = 0; i < ARRAY_SIZE(pci_quirk_intel_pch_acs_ids); i++)
3802 if (pci_quirk_intel_pch_acs_ids[i] == dev->device)
3808 #define INTEL_PCH_ACS_FLAGS (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_SV)
3810 static int pci_quirk_intel_pch_acs(struct pci_dev *dev, u16 acs_flags)
3812 u16 flags = dev->dev_flags & PCI_DEV_FLAGS_ACS_ENABLED_QUIRK ?
3813 INTEL_PCH_ACS_FLAGS : 0;
3815 if (!pci_quirk_intel_pch_acs_match(dev))
3818 return acs_flags & ~flags ? 0 : 1;
3821 static int pci_quirk_mf_endpoint_acs(struct pci_dev *dev, u16 acs_flags)
3824 * SV, TB, and UF are not relevant to multifunction endpoints.
3826 * Multifunction devices are only required to implement RR, CR, and DT
3827 * in their ACS capability if they support peer-to-peer transactions.
3828 * Devices matching this quirk have been verified by the vendor to not
3829 * perform peer-to-peer with other functions, allowing us to mask out
3830 * these bits as if they were unimplemented in the ACS capability.
3832 acs_flags &= ~(PCI_ACS_SV | PCI_ACS_TB | PCI_ACS_RR |
3833 PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_DT);
3835 return acs_flags ? 0 : 1;
3838 static const struct pci_dev_acs_enabled {
3841 int (*acs_enabled)(struct pci_dev *dev, u16 acs_flags);
3842 } pci_dev_acs_enabled[] = {
3843 { PCI_VENDOR_ID_ATI, 0x4385, pci_quirk_amd_sb_acs },
3844 { PCI_VENDOR_ID_ATI, 0x439c, pci_quirk_amd_sb_acs },
3845 { PCI_VENDOR_ID_ATI, 0x4383, pci_quirk_amd_sb_acs },
3846 { PCI_VENDOR_ID_ATI, 0x439d, pci_quirk_amd_sb_acs },
3847 { PCI_VENDOR_ID_ATI, 0x4384, pci_quirk_amd_sb_acs },
3848 { PCI_VENDOR_ID_ATI, 0x4399, pci_quirk_amd_sb_acs },
3849 { PCI_VENDOR_ID_AMD, 0x780f, pci_quirk_amd_sb_acs },
3850 { PCI_VENDOR_ID_AMD, 0x7809, pci_quirk_amd_sb_acs },
3851 { PCI_VENDOR_ID_SOLARFLARE, 0x0903, pci_quirk_mf_endpoint_acs },
3852 { PCI_VENDOR_ID_SOLARFLARE, 0x0923, pci_quirk_mf_endpoint_acs },
3853 { PCI_VENDOR_ID_INTEL, 0x10C6, pci_quirk_mf_endpoint_acs },
3854 { PCI_VENDOR_ID_INTEL, 0x10DB, pci_quirk_mf_endpoint_acs },
3855 { PCI_VENDOR_ID_INTEL, 0x10DD, pci_quirk_mf_endpoint_acs },
3856 { PCI_VENDOR_ID_INTEL, 0x10E1, pci_quirk_mf_endpoint_acs },
3857 { PCI_VENDOR_ID_INTEL, 0x10F1, pci_quirk_mf_endpoint_acs },
3858 { PCI_VENDOR_ID_INTEL, 0x10F7, pci_quirk_mf_endpoint_acs },
3859 { PCI_VENDOR_ID_INTEL, 0x10F8, pci_quirk_mf_endpoint_acs },
3860 { PCI_VENDOR_ID_INTEL, 0x10F9, pci_quirk_mf_endpoint_acs },
3861 { PCI_VENDOR_ID_INTEL, 0x10FA, pci_quirk_mf_endpoint_acs },
3862 { PCI_VENDOR_ID_INTEL, 0x10FB, pci_quirk_mf_endpoint_acs },
3863 { PCI_VENDOR_ID_INTEL, 0x10FC, pci_quirk_mf_endpoint_acs },
3864 { PCI_VENDOR_ID_INTEL, 0x1507, pci_quirk_mf_endpoint_acs },
3865 { PCI_VENDOR_ID_INTEL, 0x1514, pci_quirk_mf_endpoint_acs },
3866 { PCI_VENDOR_ID_INTEL, 0x151C, pci_quirk_mf_endpoint_acs },
3867 { PCI_VENDOR_ID_INTEL, 0x1529, pci_quirk_mf_endpoint_acs },
3868 { PCI_VENDOR_ID_INTEL, 0x152A, pci_quirk_mf_endpoint_acs },
3869 { PCI_VENDOR_ID_INTEL, 0x154D, pci_quirk_mf_endpoint_acs },
3870 { PCI_VENDOR_ID_INTEL, 0x154F, pci_quirk_mf_endpoint_acs },
3871 { PCI_VENDOR_ID_INTEL, 0x1551, pci_quirk_mf_endpoint_acs },
3872 { PCI_VENDOR_ID_INTEL, 0x1558, pci_quirk_mf_endpoint_acs },
3874 { PCI_VENDOR_ID_INTEL, 0x1509, pci_quirk_mf_endpoint_acs },
3875 { PCI_VENDOR_ID_INTEL, 0x150E, pci_quirk_mf_endpoint_acs },
3876 { PCI_VENDOR_ID_INTEL, 0x150F, pci_quirk_mf_endpoint_acs },
3877 { PCI_VENDOR_ID_INTEL, 0x1510, pci_quirk_mf_endpoint_acs },
3878 { PCI_VENDOR_ID_INTEL, 0x1511, pci_quirk_mf_endpoint_acs },
3879 { PCI_VENDOR_ID_INTEL, 0x1516, pci_quirk_mf_endpoint_acs },
3880 { PCI_VENDOR_ID_INTEL, 0x1527, pci_quirk_mf_endpoint_acs },
3882 { PCI_VENDOR_ID_INTEL, 0x10C9, pci_quirk_mf_endpoint_acs },
3883 { PCI_VENDOR_ID_INTEL, 0x10E6, pci_quirk_mf_endpoint_acs },
3884 { PCI_VENDOR_ID_INTEL, 0x10E7, pci_quirk_mf_endpoint_acs },
3885 { PCI_VENDOR_ID_INTEL, 0x10E8, pci_quirk_mf_endpoint_acs },
3886 { PCI_VENDOR_ID_INTEL, 0x150A, pci_quirk_mf_endpoint_acs },
3887 { PCI_VENDOR_ID_INTEL, 0x150D, pci_quirk_mf_endpoint_acs },
3888 { PCI_VENDOR_ID_INTEL, 0x1518, pci_quirk_mf_endpoint_acs },
3889 { PCI_VENDOR_ID_INTEL, 0x1526, pci_quirk_mf_endpoint_acs },
3891 { PCI_VENDOR_ID_INTEL, 0x10A7, pci_quirk_mf_endpoint_acs },
3892 { PCI_VENDOR_ID_INTEL, 0x10A9, pci_quirk_mf_endpoint_acs },
3893 { PCI_VENDOR_ID_INTEL, 0x10D6, pci_quirk_mf_endpoint_acs },
3895 { PCI_VENDOR_ID_INTEL, 0x1521, pci_quirk_mf_endpoint_acs },
3896 { PCI_VENDOR_ID_INTEL, 0x1522, pci_quirk_mf_endpoint_acs },
3897 { PCI_VENDOR_ID_INTEL, 0x1523, pci_quirk_mf_endpoint_acs },
3898 { PCI_VENDOR_ID_INTEL, 0x1524, pci_quirk_mf_endpoint_acs },
3899 /* 82571 (Quads omitted due to non-ACS switch) */
3900 { PCI_VENDOR_ID_INTEL, 0x105E, pci_quirk_mf_endpoint_acs },
3901 { PCI_VENDOR_ID_INTEL, 0x105F, pci_quirk_mf_endpoint_acs },
3902 { PCI_VENDOR_ID_INTEL, 0x1060, pci_quirk_mf_endpoint_acs },
3903 { PCI_VENDOR_ID_INTEL, 0x10D9, pci_quirk_mf_endpoint_acs },
3905 { PCI_VENDOR_ID_INTEL, 0x15b7, pci_quirk_mf_endpoint_acs },
3906 { PCI_VENDOR_ID_INTEL, 0x15b8, pci_quirk_mf_endpoint_acs },
3907 /* Intel PCH root ports */
3908 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_intel_pch_acs },
3909 { 0x19a2, 0x710, pci_quirk_mf_endpoint_acs }, /* Emulex BE3-R */
3910 { 0x10df, 0x720, pci_quirk_mf_endpoint_acs }, /* Emulex Skyhawk-R */
3914 int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags)
3916 const struct pci_dev_acs_enabled *i;
3920 * Allow devices that do not expose standard PCIe ACS capabilities
3921 * or control to indicate their support here. Multi-function express
3922 * devices which do not allow internal peer-to-peer between functions,
3923 * but do not implement PCIe ACS may wish to return true here.
3925 for (i = pci_dev_acs_enabled; i->acs_enabled; i++) {
3926 if ((i->vendor == dev->vendor ||
3927 i->vendor == (u16)PCI_ANY_ID) &&
3928 (i->device == dev->device ||
3929 i->device == (u16)PCI_ANY_ID)) {
3930 ret = i->acs_enabled(dev, acs_flags);
3939 /* Config space offset of Root Complex Base Address register */
3940 #define INTEL_LPC_RCBA_REG 0xf0
3941 /* 31:14 RCBA address */
3942 #define INTEL_LPC_RCBA_MASK 0xffffc000
3944 #define INTEL_LPC_RCBA_ENABLE (1 << 0)
3946 /* Backbone Scratch Pad Register */
3947 #define INTEL_BSPR_REG 0x1104
3948 /* Backbone Peer Non-Posted Disable */
3949 #define INTEL_BSPR_REG_BPNPD (1 << 8)
3950 /* Backbone Peer Posted Disable */
3951 #define INTEL_BSPR_REG_BPPD (1 << 9)
3953 /* Upstream Peer Decode Configuration Register */
3954 #define INTEL_UPDCR_REG 0x1114
3955 /* 5:0 Peer Decode Enable bits */
3956 #define INTEL_UPDCR_REG_MASK 0x3f
3958 static int pci_quirk_enable_intel_lpc_acs(struct pci_dev *dev)
3960 u32 rcba, bspr, updcr;
3961 void __iomem *rcba_mem;
3964 * Read the RCBA register from the LPC (D31:F0). PCH root ports
3965 * are D28:F* and therefore get probed before LPC, thus we can't
3966 * use pci_get_slot/pci_read_config_dword here.
3968 pci_bus_read_config_dword(dev->bus, PCI_DEVFN(31, 0),
3969 INTEL_LPC_RCBA_REG, &rcba);
3970 if (!(rcba & INTEL_LPC_RCBA_ENABLE))
3973 rcba_mem = ioremap_nocache(rcba & INTEL_LPC_RCBA_MASK,
3974 PAGE_ALIGN(INTEL_UPDCR_REG));
3979 * The BSPR can disallow peer cycles, but it's set by soft strap and
3980 * therefore read-only. If both posted and non-posted peer cycles are
3981 * disallowed, we're ok. If either are allowed, then we need to use
3982 * the UPDCR to disable peer decodes for each port. This provides the
3983 * PCIe ACS equivalent of PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF
3985 bspr = readl(rcba_mem + INTEL_BSPR_REG);
3986 bspr &= INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD;
3987 if (bspr != (INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD)) {
3988 updcr = readl(rcba_mem + INTEL_UPDCR_REG);
3989 if (updcr & INTEL_UPDCR_REG_MASK) {
3990 dev_info(&dev->dev, "Disabling UPDCR peer decodes\n");
3991 updcr &= ~INTEL_UPDCR_REG_MASK;
3992 writel(updcr, rcba_mem + INTEL_UPDCR_REG);
4000 /* Miscellaneous Port Configuration register */
4001 #define INTEL_MPC_REG 0xd8
4002 /* MPC: Invalid Receive Bus Number Check Enable */
4003 #define INTEL_MPC_REG_IRBNCE (1 << 26)
4005 static void pci_quirk_enable_intel_rp_mpc_acs(struct pci_dev *dev)
4010 * When enabled, the IRBNCE bit of the MPC register enables the
4011 * equivalent of PCI ACS Source Validation (PCI_ACS_SV), which
4012 * ensures that requester IDs fall within the bus number range
4013 * of the bridge. Enable if not already.
4015 pci_read_config_dword(dev, INTEL_MPC_REG, &mpc);
4016 if (!(mpc & INTEL_MPC_REG_IRBNCE)) {
4017 dev_info(&dev->dev, "Enabling MPC IRBNCE\n");
4018 mpc |= INTEL_MPC_REG_IRBNCE;
4019 pci_write_config_word(dev, INTEL_MPC_REG, mpc);
4023 static int pci_quirk_enable_intel_pch_acs(struct pci_dev *dev)
4025 if (!pci_quirk_intel_pch_acs_match(dev))
4028 if (pci_quirk_enable_intel_lpc_acs(dev)) {
4029 dev_warn(&dev->dev, "Failed to enable Intel PCH ACS quirk\n");
4033 pci_quirk_enable_intel_rp_mpc_acs(dev);
4035 dev->dev_flags |= PCI_DEV_FLAGS_ACS_ENABLED_QUIRK;
4037 dev_info(&dev->dev, "Intel PCH root port ACS workaround enabled\n");
4042 static const struct pci_dev_enable_acs {
4045 int (*enable_acs)(struct pci_dev *dev);
4046 } pci_dev_enable_acs[] = {
4047 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_enable_intel_pch_acs },
4051 void pci_dev_specific_enable_acs(struct pci_dev *dev)
4053 const struct pci_dev_enable_acs *i;
4056 for (i = pci_dev_enable_acs; i->enable_acs; i++) {
4057 if ((i->vendor == dev->vendor ||
4058 i->vendor == (u16)PCI_ANY_ID) &&
4059 (i->device == dev->device ||
4060 i->device == (u16)PCI_ANY_ID)) {
4061 ret = i->enable_acs(dev);
4069 * The PCI capabilities list for Intel DH895xCC VFs (device id 0x0443) with
4070 * QuickAssist Technology (QAT) is prematurely terminated in hardware. The
4071 * Next Capability pointer in the MSI Capability Structure should point to
4072 * the PCIe Capability Structure but is incorrectly hardwired as 0 terminating
4075 static void quirk_intel_qat_vf_cap(struct pci_dev *pdev)
4080 struct pci_cap_saved_state *state;
4082 /* Bail if the hardware bug is fixed */
4083 if (pdev->pcie_cap || pci_find_capability(pdev, PCI_CAP_ID_EXP))
4086 /* Bail if MSI Capability Structure is not found for some reason */
4087 pos = pci_find_capability(pdev, PCI_CAP_ID_MSI);
4092 * Bail if Next Capability pointer in the MSI Capability Structure
4093 * is not the expected incorrect 0x00.
4095 pci_read_config_byte(pdev, pos + 1, &next_cap);
4100 * PCIe Capability Structure is expected to be at 0x50 and should
4101 * terminate the list (Next Capability pointer is 0x00). Verify
4102 * Capability Id and Next Capability pointer is as expected.
4103 * Open-code some of set_pcie_port_type() and pci_cfg_space_size_ext()
4104 * to correctly set kernel data structures which have already been
4105 * set incorrectly due to the hardware bug.
4108 pci_read_config_word(pdev, pos, ®16);
4109 if (reg16 == (0x0000 | PCI_CAP_ID_EXP)) {
4111 #ifndef PCI_EXP_SAVE_REGS
4112 #define PCI_EXP_SAVE_REGS 7
4114 int size = PCI_EXP_SAVE_REGS * sizeof(u16);
4116 pdev->pcie_cap = pos;
4117 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, ®16);
4118 pdev->pcie_flags_reg = reg16;
4119 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, ®16);
4120 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
4122 pdev->cfg_size = PCI_CFG_SPACE_EXP_SIZE;
4123 if (pci_read_config_dword(pdev, PCI_CFG_SPACE_SIZE, &status) !=
4124 PCIBIOS_SUCCESSFUL || (status == 0xffffffff))
4125 pdev->cfg_size = PCI_CFG_SPACE_SIZE;
4127 if (pci_find_saved_cap(pdev, PCI_CAP_ID_EXP))
4133 state = kzalloc(sizeof(*state) + size, GFP_KERNEL);
4137 state->cap.cap_nr = PCI_CAP_ID_EXP;
4138 state->cap.cap_extended = 0;
4139 state->cap.size = size;
4140 cap = (u16 *)&state->cap.data[0];
4141 pcie_capability_read_word(pdev, PCI_EXP_DEVCTL, &cap[i++]);
4142 pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &cap[i++]);
4143 pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &cap[i++]);
4144 pcie_capability_read_word(pdev, PCI_EXP_RTCTL, &cap[i++]);
4145 pcie_capability_read_word(pdev, PCI_EXP_DEVCTL2, &cap[i++]);
4146 pcie_capability_read_word(pdev, PCI_EXP_LNKCTL2, &cap[i++]);
4147 pcie_capability_read_word(pdev, PCI_EXP_SLTCTL2, &cap[i++]);
4148 hlist_add_head(&state->next, &pdev->saved_cap_space);
4151 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x443, quirk_intel_qat_vf_cap);