1 /* SPDX-License-Identifier: GPL-2.0 */
7 /* Number of possible devfns: 0.0 to 1f.7 inclusive */
8 #define MAX_NR_DEVFNS 256
10 #define PCI_FIND_CAP_TTL 48
12 #define PCI_VSEC_ID_INTEL_TBT 0x1234 /* Thunderbolt */
14 #define PCIE_LINK_RETRAIN_TIMEOUT_MS 1000
17 * PCIe r6.0, sec 5.3.3.2.1 <PME Synchronization>
18 * Recommends 1ms to 10ms timeout to check L2 ready.
20 #define PCIE_PME_TO_L2_TIMEOUT_US 10000
22 extern const unsigned char pcie_link_speed[];
23 extern bool pci_early_dump;
25 bool pcie_cap_has_lnkctl(const struct pci_dev *dev);
26 bool pcie_cap_has_lnkctl2(const struct pci_dev *dev);
27 bool pcie_cap_has_rtctl(const struct pci_dev *dev);
29 /* Functions internal to the PCI core code */
31 int pci_create_sysfs_dev_files(struct pci_dev *pdev);
32 void pci_remove_sysfs_dev_files(struct pci_dev *pdev);
33 void pci_cleanup_rom(struct pci_dev *dev);
35 extern const struct attribute_group pci_dev_smbios_attr_group;
39 PCI_MMAP_SYSFS, /* mmap on /sys/bus/pci/devices/<BDF>/resource<N> */
40 PCI_MMAP_PROCFS /* mmap on /proc/bus/pci/<BDF> */
42 int pci_mmap_fits(struct pci_dev *pdev, int resno, struct vm_area_struct *vmai,
43 enum pci_mmap_api mmap_api);
45 bool pci_reset_supported(struct pci_dev *dev);
46 void pci_init_reset_methods(struct pci_dev *dev);
47 int pci_bridge_secondary_bus_reset(struct pci_dev *dev);
48 int pci_bus_error_reset(struct pci_dev *dev);
50 struct pci_cap_saved_data {
57 struct pci_cap_saved_state {
58 struct hlist_node next;
59 struct pci_cap_saved_data cap;
62 void pci_allocate_cap_save_buffers(struct pci_dev *dev);
63 void pci_free_cap_save_buffers(struct pci_dev *dev);
64 int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size);
65 int pci_add_ext_cap_save_buffer(struct pci_dev *dev,
66 u16 cap, unsigned int size);
67 struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap);
68 struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev,
71 #define PCI_PM_D2_DELAY 200 /* usec; see PCIe r4.0, sec 5.9.1 */
72 #define PCI_PM_D3HOT_WAIT 10 /* msec */
73 #define PCI_PM_D3COLD_WAIT 100 /* msec */
75 void pci_update_current_state(struct pci_dev *dev, pci_power_t state);
76 void pci_refresh_power_state(struct pci_dev *dev);
77 int pci_power_up(struct pci_dev *dev);
78 void pci_disable_enabled_device(struct pci_dev *dev);
79 int pci_finish_runtime_suspend(struct pci_dev *dev);
80 void pcie_clear_device_status(struct pci_dev *dev);
81 void pcie_clear_root_pme_status(struct pci_dev *dev);
82 bool pci_check_pme_status(struct pci_dev *dev);
83 void pci_pme_wakeup_bus(struct pci_bus *bus);
84 int __pci_pme_wakeup(struct pci_dev *dev, void *ign);
85 void pci_pme_restore(struct pci_dev *dev);
86 bool pci_dev_need_resume(struct pci_dev *dev);
87 void pci_dev_adjust_pme(struct pci_dev *dev);
88 void pci_dev_complete_resume(struct pci_dev *pci_dev);
89 void pci_config_pm_runtime_get(struct pci_dev *dev);
90 void pci_config_pm_runtime_put(struct pci_dev *dev);
91 void pci_pm_init(struct pci_dev *dev);
92 void pci_ea_init(struct pci_dev *dev);
93 void pci_msi_init(struct pci_dev *dev);
94 void pci_msix_init(struct pci_dev *dev);
95 bool pci_bridge_d3_possible(struct pci_dev *dev);
96 void pci_bridge_d3_update(struct pci_dev *dev);
97 void pci_bridge_reconfigure_ltr(struct pci_dev *dev);
98 int pci_bridge_wait_for_secondary_bus(struct pci_dev *dev, char *reset_type);
100 static inline void pci_wakeup_event(struct pci_dev *dev)
102 /* Wait 100 ms before the system can be put into a sleep state. */
103 pm_wakeup_event(&dev->dev, 100);
106 static inline bool pci_has_subordinate(struct pci_dev *pci_dev)
108 return !!(pci_dev->subordinate);
111 static inline bool pci_power_manageable(struct pci_dev *pci_dev)
114 * Currently we allow normal PCI devices and PCI bridges transition
115 * into D3 if their bridge_d3 is set.
117 return !pci_has_subordinate(pci_dev) || pci_dev->bridge_d3;
120 static inline bool pcie_downstream_port(const struct pci_dev *dev)
122 int type = pci_pcie_type(dev);
124 return type == PCI_EXP_TYPE_ROOT_PORT ||
125 type == PCI_EXP_TYPE_DOWNSTREAM ||
126 type == PCI_EXP_TYPE_PCIE_BRIDGE;
129 void pci_vpd_init(struct pci_dev *dev);
130 void pci_vpd_release(struct pci_dev *dev);
131 extern const struct attribute_group pci_dev_vpd_attr_group;
133 /* PCI Virtual Channel */
134 int pci_save_vc_state(struct pci_dev *dev);
135 void pci_restore_vc_state(struct pci_dev *dev);
136 void pci_allocate_vc_save_buffers(struct pci_dev *dev);
138 /* PCI /proc functions */
139 #ifdef CONFIG_PROC_FS
140 int pci_proc_attach_device(struct pci_dev *dev);
141 int pci_proc_detach_device(struct pci_dev *dev);
142 int pci_proc_detach_bus(struct pci_bus *bus);
144 static inline int pci_proc_attach_device(struct pci_dev *dev) { return 0; }
145 static inline int pci_proc_detach_device(struct pci_dev *dev) { return 0; }
146 static inline int pci_proc_detach_bus(struct pci_bus *bus) { return 0; }
149 /* Functions for PCI Hotplug drivers to use */
150 int pci_hp_add_bridge(struct pci_dev *dev);
152 #ifdef HAVE_PCI_LEGACY
153 void pci_create_legacy_files(struct pci_bus *bus);
154 void pci_remove_legacy_files(struct pci_bus *bus);
156 static inline void pci_create_legacy_files(struct pci_bus *bus) { }
157 static inline void pci_remove_legacy_files(struct pci_bus *bus) { }
160 /* Lock for read/write access to pci device and bus lists */
161 extern struct rw_semaphore pci_bus_sem;
162 extern struct mutex pci_slot_mutex;
164 extern raw_spinlock_t pci_lock;
166 extern unsigned int pci_pm_d3hot_delay;
168 #ifdef CONFIG_PCI_MSI
169 void pci_no_msi(void);
171 static inline void pci_no_msi(void) { }
174 void pci_realloc_get_opt(char *);
176 static inline int pci_no_d1d2(struct pci_dev *dev)
178 unsigned int parent_dstates = 0;
181 parent_dstates = dev->bus->self->no_d1d2;
182 return (dev->no_d1d2 || parent_dstates);
185 extern const struct attribute_group *pci_dev_groups[];
186 extern const struct attribute_group *pcibus_groups[];
187 extern const struct device_type pci_dev_type;
188 extern const struct attribute_group *pci_bus_groups[];
190 extern unsigned long pci_hotplug_io_size;
191 extern unsigned long pci_hotplug_mmio_size;
192 extern unsigned long pci_hotplug_mmio_pref_size;
193 extern unsigned long pci_hotplug_bus_size;
196 * pci_match_one_device - Tell if a PCI device structure has a matching
197 * PCI device id structure
198 * @id: single PCI device id structure to match
199 * @dev: the PCI device structure to match against
201 * Returns the matching pci_device_id structure or %NULL if there is no match.
203 static inline const struct pci_device_id *
204 pci_match_one_device(const struct pci_device_id *id, const struct pci_dev *dev)
206 if ((id->vendor == PCI_ANY_ID || id->vendor == dev->vendor) &&
207 (id->device == PCI_ANY_ID || id->device == dev->device) &&
208 (id->subvendor == PCI_ANY_ID || id->subvendor == dev->subsystem_vendor) &&
209 (id->subdevice == PCI_ANY_ID || id->subdevice == dev->subsystem_device) &&
210 !((id->class ^ dev->class) & id->class_mask))
215 /* PCI slot sysfs helper code */
216 #define to_pci_slot(s) container_of(s, struct pci_slot, kobj)
218 extern struct kset *pci_slots_kset;
220 struct pci_slot_attribute {
221 struct attribute attr;
222 ssize_t (*show)(struct pci_slot *, char *);
223 ssize_t (*store)(struct pci_slot *, const char *, size_t);
225 #define to_pci_slot_attr(s) container_of(s, struct pci_slot_attribute, attr)
228 pci_bar_unknown, /* Standard PCI BAR probe */
229 pci_bar_io, /* An I/O port BAR */
230 pci_bar_mem32, /* A 32-bit memory BAR */
231 pci_bar_mem64, /* A 64-bit memory BAR */
234 struct device *pci_get_host_bridge_device(struct pci_dev *dev);
235 void pci_put_host_bridge_device(struct device *dev);
237 int pci_configure_extended_tags(struct pci_dev *dev, void *ign);
238 bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *pl,
240 bool pci_bus_generic_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *pl,
242 int pci_idt_bus_quirk(struct pci_bus *bus, int devfn, u32 *pl, int crs_timeout);
244 int pci_setup_device(struct pci_dev *dev);
245 int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
246 struct resource *res, unsigned int reg);
247 void pci_configure_ari(struct pci_dev *dev);
248 void __pci_bus_size_bridges(struct pci_bus *bus,
249 struct list_head *realloc_head);
250 void __pci_bus_assign_resources(const struct pci_bus *bus,
251 struct list_head *realloc_head,
252 struct list_head *fail_head);
253 bool pci_bus_clip_resource(struct pci_dev *dev, int idx);
255 void pci_reassigndev_resource_alignment(struct pci_dev *dev);
256 void pci_disable_bridge_window(struct pci_dev *dev);
257 struct pci_bus *pci_bus_get(struct pci_bus *bus);
258 void pci_bus_put(struct pci_bus *bus);
260 /* PCIe link information from Link Capabilities 2 */
261 #define PCIE_LNKCAP2_SLS2SPEED(lnkcap2) \
262 ((lnkcap2) & PCI_EXP_LNKCAP2_SLS_64_0GB ? PCIE_SPEED_64_0GT : \
263 (lnkcap2) & PCI_EXP_LNKCAP2_SLS_32_0GB ? PCIE_SPEED_32_0GT : \
264 (lnkcap2) & PCI_EXP_LNKCAP2_SLS_16_0GB ? PCIE_SPEED_16_0GT : \
265 (lnkcap2) & PCI_EXP_LNKCAP2_SLS_8_0GB ? PCIE_SPEED_8_0GT : \
266 (lnkcap2) & PCI_EXP_LNKCAP2_SLS_5_0GB ? PCIE_SPEED_5_0GT : \
267 (lnkcap2) & PCI_EXP_LNKCAP2_SLS_2_5GB ? PCIE_SPEED_2_5GT : \
270 /* PCIe speed to Mb/s reduced by encoding overhead */
271 #define PCIE_SPEED2MBS_ENC(speed) \
272 ((speed) == PCIE_SPEED_64_0GT ? 64000*128/130 : \
273 (speed) == PCIE_SPEED_32_0GT ? 32000*128/130 : \
274 (speed) == PCIE_SPEED_16_0GT ? 16000*128/130 : \
275 (speed) == PCIE_SPEED_8_0GT ? 8000*128/130 : \
276 (speed) == PCIE_SPEED_5_0GT ? 5000*8/10 : \
277 (speed) == PCIE_SPEED_2_5GT ? 2500*8/10 : \
280 const char *pci_speed_string(enum pci_bus_speed speed);
281 enum pci_bus_speed pcie_get_speed_cap(struct pci_dev *dev);
282 enum pcie_link_width pcie_get_width_cap(struct pci_dev *dev);
283 u32 pcie_bandwidth_capable(struct pci_dev *dev, enum pci_bus_speed *speed,
284 enum pcie_link_width *width);
285 void __pcie_print_link_status(struct pci_dev *dev, bool verbose);
286 void pcie_report_downtraining(struct pci_dev *dev);
287 void pcie_update_link_speed(struct pci_bus *bus, u16 link_status);
289 /* Single Root I/O Virtualization */
291 int pos; /* Capability position */
292 int nres; /* Number of resources */
293 u32 cap; /* SR-IOV Capabilities */
294 u16 ctrl; /* SR-IOV Control */
295 u16 total_VFs; /* Total VFs associated with the PF */
296 u16 initial_VFs; /* Initial VFs associated with the PF */
297 u16 num_VFs; /* Number of VFs available */
298 u16 offset; /* First VF Routing ID offset */
299 u16 stride; /* Following VF stride */
300 u16 vf_device; /* VF device ID */
301 u32 pgsz; /* Page size for BAR alignment */
302 u8 link; /* Function Dependency Link */
303 u8 max_VF_buses; /* Max buses consumed by VFs */
304 u16 driver_max_VFs; /* Max num VFs driver supports */
305 struct pci_dev *dev; /* Lowest numbered PF */
306 struct pci_dev *self; /* This PF */
307 u32 class; /* VF device */
308 u8 hdr_type; /* VF header type */
309 u16 subsystem_vendor; /* VF subsystem vendor */
310 u16 subsystem_device; /* VF subsystem device */
311 resource_size_t barsz[PCI_SRIOV_NUM_BARS]; /* VF BAR size */
312 bool drivers_autoprobe; /* Auto probing of VFs by driver */
315 #ifdef CONFIG_PCI_DOE
316 void pci_doe_init(struct pci_dev *pdev);
317 void pci_doe_destroy(struct pci_dev *pdev);
318 void pci_doe_disconnected(struct pci_dev *pdev);
320 static inline void pci_doe_init(struct pci_dev *pdev) { }
321 static inline void pci_doe_destroy(struct pci_dev *pdev) { }
322 static inline void pci_doe_disconnected(struct pci_dev *pdev) { }
326 * pci_dev_set_io_state - Set the new error state if possible.
328 * @dev: PCI device to set new error_state
329 * @new: the state we want dev to be in
331 * If the device is experiencing perm_failure, it has to remain in that state.
332 * Any other transition is allowed.
334 * Returns true if state has been changed to the requested state.
336 static inline bool pci_dev_set_io_state(struct pci_dev *dev,
337 pci_channel_state_t new)
339 pci_channel_state_t old;
342 case pci_channel_io_perm_failure:
343 xchg(&dev->error_state, pci_channel_io_perm_failure);
345 case pci_channel_io_frozen:
346 old = cmpxchg(&dev->error_state, pci_channel_io_normal,
347 pci_channel_io_frozen);
348 return old != pci_channel_io_perm_failure;
349 case pci_channel_io_normal:
350 old = cmpxchg(&dev->error_state, pci_channel_io_frozen,
351 pci_channel_io_normal);
352 return old != pci_channel_io_perm_failure;
358 static inline int pci_dev_set_disconnected(struct pci_dev *dev, void *unused)
360 pci_dev_set_io_state(dev, pci_channel_io_perm_failure);
361 pci_doe_disconnected(dev);
366 static inline bool pci_dev_is_disconnected(const struct pci_dev *dev)
368 return dev->error_state == pci_channel_io_perm_failure;
371 /* pci_dev priv_flags */
372 #define PCI_DEV_ADDED 0
373 #define PCI_DPC_RECOVERED 1
374 #define PCI_DPC_RECOVERING 2
376 static inline void pci_dev_assign_added(struct pci_dev *dev, bool added)
378 assign_bit(PCI_DEV_ADDED, &dev->priv_flags, added);
381 static inline bool pci_dev_is_added(const struct pci_dev *dev)
383 return test_bit(PCI_DEV_ADDED, &dev->priv_flags);
386 #ifdef CONFIG_PCIEAER
387 #include <linux/aer.h>
389 #define AER_MAX_MULTI_ERR_DEVICES 5 /* Not likely to have more */
391 struct aer_err_info {
392 struct pci_dev *dev[AER_MAX_MULTI_ERR_DEVICES];
397 unsigned int severity:2; /* 0:NONFATAL | 1:FATAL | 2:COR */
398 unsigned int __pad1:5;
399 unsigned int multi_error_valid:1;
401 unsigned int first_error:5;
402 unsigned int __pad2:2;
403 unsigned int tlp_header_valid:1;
405 unsigned int status; /* COR/UNCOR Error Status */
406 unsigned int mask; /* COR/UNCOR Error Mask */
407 struct aer_header_log_regs tlp; /* TLP Header */
410 int aer_get_device_error_info(struct pci_dev *dev, struct aer_err_info *info);
411 void aer_print_error(struct pci_dev *dev, struct aer_err_info *info);
412 #endif /* CONFIG_PCIEAER */
414 #ifdef CONFIG_PCIEPORTBUS
415 /* Cached RCEC Endpoint Association */
423 #ifdef CONFIG_PCIE_DPC
424 void pci_save_dpc_state(struct pci_dev *dev);
425 void pci_restore_dpc_state(struct pci_dev *dev);
426 void pci_dpc_init(struct pci_dev *pdev);
427 void dpc_process_error(struct pci_dev *pdev);
428 pci_ers_result_t dpc_reset_link(struct pci_dev *pdev);
429 bool pci_dpc_recovered(struct pci_dev *pdev);
431 static inline void pci_save_dpc_state(struct pci_dev *dev) { }
432 static inline void pci_restore_dpc_state(struct pci_dev *dev) { }
433 static inline void pci_dpc_init(struct pci_dev *pdev) { }
434 static inline bool pci_dpc_recovered(struct pci_dev *pdev) { return false; }
437 #ifdef CONFIG_PCIEPORTBUS
438 void pci_rcec_init(struct pci_dev *dev);
439 void pci_rcec_exit(struct pci_dev *dev);
440 void pcie_link_rcec(struct pci_dev *rcec);
441 void pcie_walk_rcec(struct pci_dev *rcec,
442 int (*cb)(struct pci_dev *, void *),
445 static inline void pci_rcec_init(struct pci_dev *dev) { }
446 static inline void pci_rcec_exit(struct pci_dev *dev) { }
447 static inline void pcie_link_rcec(struct pci_dev *rcec) { }
448 static inline void pcie_walk_rcec(struct pci_dev *rcec,
449 int (*cb)(struct pci_dev *, void *),
453 #ifdef CONFIG_PCI_ATS
454 /* Address Translation Service */
455 void pci_ats_init(struct pci_dev *dev);
456 void pci_restore_ats_state(struct pci_dev *dev);
458 static inline void pci_ats_init(struct pci_dev *d) { }
459 static inline void pci_restore_ats_state(struct pci_dev *dev) { }
460 #endif /* CONFIG_PCI_ATS */
462 #ifdef CONFIG_PCI_PRI
463 void pci_pri_init(struct pci_dev *dev);
464 void pci_restore_pri_state(struct pci_dev *pdev);
466 static inline void pci_pri_init(struct pci_dev *dev) { }
467 static inline void pci_restore_pri_state(struct pci_dev *pdev) { }
470 #ifdef CONFIG_PCI_PASID
471 void pci_pasid_init(struct pci_dev *dev);
472 void pci_restore_pasid_state(struct pci_dev *pdev);
474 static inline void pci_pasid_init(struct pci_dev *dev) { }
475 static inline void pci_restore_pasid_state(struct pci_dev *pdev) { }
478 #ifdef CONFIG_PCI_IOV
479 int pci_iov_init(struct pci_dev *dev);
480 void pci_iov_release(struct pci_dev *dev);
481 void pci_iov_remove(struct pci_dev *dev);
482 void pci_iov_update_resource(struct pci_dev *dev, int resno);
483 resource_size_t pci_sriov_resource_alignment(struct pci_dev *dev, int resno);
484 void pci_restore_iov_state(struct pci_dev *dev);
485 int pci_iov_bus_range(struct pci_bus *bus);
486 extern const struct attribute_group sriov_pf_dev_attr_group;
487 extern const struct attribute_group sriov_vf_dev_attr_group;
489 static inline int pci_iov_init(struct pci_dev *dev)
493 static inline void pci_iov_release(struct pci_dev *dev) { }
494 static inline void pci_iov_remove(struct pci_dev *dev) { }
495 static inline void pci_restore_iov_state(struct pci_dev *dev) { }
496 static inline int pci_iov_bus_range(struct pci_bus *bus)
501 #endif /* CONFIG_PCI_IOV */
503 #ifdef CONFIG_PCIE_PTM
504 void pci_ptm_init(struct pci_dev *dev);
505 void pci_save_ptm_state(struct pci_dev *dev);
506 void pci_restore_ptm_state(struct pci_dev *dev);
507 void pci_suspend_ptm(struct pci_dev *dev);
508 void pci_resume_ptm(struct pci_dev *dev);
510 static inline void pci_ptm_init(struct pci_dev *dev) { }
511 static inline void pci_save_ptm_state(struct pci_dev *dev) { }
512 static inline void pci_restore_ptm_state(struct pci_dev *dev) { }
513 static inline void pci_suspend_ptm(struct pci_dev *dev) { }
514 static inline void pci_resume_ptm(struct pci_dev *dev) { }
517 unsigned long pci_cardbus_resource_alignment(struct resource *);
519 static inline resource_size_t pci_resource_alignment(struct pci_dev *dev,
520 struct resource *res)
522 #ifdef CONFIG_PCI_IOV
523 int resno = res - dev->resource;
525 if (resno >= PCI_IOV_RESOURCES && resno <= PCI_IOV_RESOURCE_END)
526 return pci_sriov_resource_alignment(dev, resno);
528 if (dev->class >> 8 == PCI_CLASS_BRIDGE_CARDBUS)
529 return pci_cardbus_resource_alignment(res);
530 return resource_alignment(res);
533 void pci_acs_init(struct pci_dev *dev);
534 #ifdef CONFIG_PCI_QUIRKS
535 int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags);
536 int pci_dev_specific_enable_acs(struct pci_dev *dev);
537 int pci_dev_specific_disable_acs_redir(struct pci_dev *dev);
538 bool pcie_failed_link_retrain(struct pci_dev *dev);
540 static inline int pci_dev_specific_acs_enabled(struct pci_dev *dev,
545 static inline int pci_dev_specific_enable_acs(struct pci_dev *dev)
549 static inline int pci_dev_specific_disable_acs_redir(struct pci_dev *dev)
553 static inline bool pcie_failed_link_retrain(struct pci_dev *dev)
559 /* PCI error reporting and recovery */
560 pci_ers_result_t pcie_do_recovery(struct pci_dev *dev,
561 pci_channel_state_t state,
562 pci_ers_result_t (*reset_subordinates)(struct pci_dev *pdev));
564 bool pcie_wait_for_link(struct pci_dev *pdev, bool active);
565 int pcie_retrain_link(struct pci_dev *pdev, bool use_lt);
566 #ifdef CONFIG_PCIEASPM
567 void pcie_aspm_init_link_state(struct pci_dev *pdev);
568 void pcie_aspm_exit_link_state(struct pci_dev *pdev);
569 void pcie_aspm_powersave_config_link(struct pci_dev *pdev);
571 static inline void pcie_aspm_init_link_state(struct pci_dev *pdev) { }
572 static inline void pcie_aspm_exit_link_state(struct pci_dev *pdev) { }
573 static inline void pcie_aspm_powersave_config_link(struct pci_dev *pdev) { }
576 #ifdef CONFIG_PCIE_ECRC
577 void pcie_set_ecrc_checking(struct pci_dev *dev);
578 void pcie_ecrc_get_policy(char *str);
580 static inline void pcie_set_ecrc_checking(struct pci_dev *dev) { }
581 static inline void pcie_ecrc_get_policy(char *str) { }
584 struct pci_dev_reset_methods {
587 int (*reset)(struct pci_dev *dev, bool probe);
590 struct pci_reset_fn_method {
591 int (*reset_fn)(struct pci_dev *pdev, bool probe);
595 #ifdef CONFIG_PCI_QUIRKS
596 int pci_dev_specific_reset(struct pci_dev *dev, bool probe);
598 static inline int pci_dev_specific_reset(struct pci_dev *dev, bool probe)
604 #if defined(CONFIG_PCI_QUIRKS) && defined(CONFIG_ARM64)
605 int acpi_get_rc_resources(struct device *dev, const char *hid, u16 segment,
606 struct resource *res);
608 static inline int acpi_get_rc_resources(struct device *dev, const char *hid,
609 u16 segment, struct resource *res)
615 int pci_rebar_get_current_size(struct pci_dev *pdev, int bar);
616 int pci_rebar_set_size(struct pci_dev *pdev, int bar, int size);
617 static inline u64 pci_rebar_size_to_bytes(int size)
619 return 1ULL << (size + 20);
625 int of_pci_parse_bus_range(struct device_node *node, struct resource *res);
626 int of_get_pci_domain_nr(struct device_node *node);
627 int of_pci_get_max_link_speed(struct device_node *node);
628 u32 of_pci_get_slot_power_limit(struct device_node *node,
629 u8 *slot_power_limit_value,
630 u8 *slot_power_limit_scale);
631 int pci_set_of_node(struct pci_dev *dev);
632 void pci_release_of_node(struct pci_dev *dev);
633 void pci_set_bus_of_node(struct pci_bus *bus);
634 void pci_release_bus_of_node(struct pci_bus *bus);
636 int devm_of_pci_bridge_init(struct device *dev, struct pci_host_bridge *bridge);
640 of_pci_parse_bus_range(struct device_node *node, struct resource *res)
646 of_get_pci_domain_nr(struct device_node *node)
652 of_pci_get_max_link_speed(struct device_node *node)
658 of_pci_get_slot_power_limit(struct device_node *node,
659 u8 *slot_power_limit_value,
660 u8 *slot_power_limit_scale)
662 if (slot_power_limit_value)
663 *slot_power_limit_value = 0;
664 if (slot_power_limit_scale)
665 *slot_power_limit_scale = 0;
669 static inline int pci_set_of_node(struct pci_dev *dev) { return 0; }
670 static inline void pci_release_of_node(struct pci_dev *dev) { }
671 static inline void pci_set_bus_of_node(struct pci_bus *bus) { }
672 static inline void pci_release_bus_of_node(struct pci_bus *bus) { }
674 static inline int devm_of_pci_bridge_init(struct device *dev, struct pci_host_bridge *bridge)
679 #endif /* CONFIG_OF */
683 #ifdef CONFIG_PCI_DYNAMIC_OF_NODES
684 void of_pci_make_dev_node(struct pci_dev *pdev);
685 void of_pci_remove_node(struct pci_dev *pdev);
686 int of_pci_add_properties(struct pci_dev *pdev, struct of_changeset *ocs,
687 struct device_node *np);
689 static inline void of_pci_make_dev_node(struct pci_dev *pdev) { }
690 static inline void of_pci_remove_node(struct pci_dev *pdev) { }
693 #ifdef CONFIG_PCIEAER
694 void pci_no_aer(void);
695 void pci_aer_init(struct pci_dev *dev);
696 void pci_aer_exit(struct pci_dev *dev);
697 extern const struct attribute_group aer_stats_attr_group;
698 void pci_aer_clear_fatal_status(struct pci_dev *dev);
699 int pci_aer_clear_status(struct pci_dev *dev);
700 int pci_aer_raw_clear_status(struct pci_dev *dev);
701 void pci_save_aer_state(struct pci_dev *dev);
702 void pci_restore_aer_state(struct pci_dev *dev);
704 static inline void pci_no_aer(void) { }
705 static inline void pci_aer_init(struct pci_dev *d) { }
706 static inline void pci_aer_exit(struct pci_dev *d) { }
707 static inline void pci_aer_clear_fatal_status(struct pci_dev *dev) { }
708 static inline int pci_aer_clear_status(struct pci_dev *dev) { return -EINVAL; }
709 static inline int pci_aer_raw_clear_status(struct pci_dev *dev) { return -EINVAL; }
710 static inline void pci_save_aer_state(struct pci_dev *dev) { }
711 static inline void pci_restore_aer_state(struct pci_dev *dev) { }
715 int pci_acpi_program_hp_params(struct pci_dev *dev);
716 extern const struct attribute_group pci_dev_acpi_attr_group;
717 void pci_set_acpi_fwnode(struct pci_dev *dev);
718 int pci_dev_acpi_reset(struct pci_dev *dev, bool probe);
719 bool acpi_pci_power_manageable(struct pci_dev *dev);
720 bool acpi_pci_bridge_d3(struct pci_dev *dev);
721 int acpi_pci_set_power_state(struct pci_dev *dev, pci_power_t state);
722 pci_power_t acpi_pci_get_power_state(struct pci_dev *dev);
723 void acpi_pci_refresh_power_state(struct pci_dev *dev);
724 int acpi_pci_wakeup(struct pci_dev *dev, bool enable);
725 bool acpi_pci_need_resume(struct pci_dev *dev);
726 pci_power_t acpi_pci_choose_state(struct pci_dev *pdev);
728 static inline int pci_dev_acpi_reset(struct pci_dev *dev, bool probe)
732 static inline void pci_set_acpi_fwnode(struct pci_dev *dev) { }
733 static inline int pci_acpi_program_hp_params(struct pci_dev *dev)
737 static inline bool acpi_pci_power_manageable(struct pci_dev *dev)
741 static inline bool acpi_pci_bridge_d3(struct pci_dev *dev)
745 static inline int acpi_pci_set_power_state(struct pci_dev *dev, pci_power_t state)
749 static inline pci_power_t acpi_pci_get_power_state(struct pci_dev *dev)
753 static inline void acpi_pci_refresh_power_state(struct pci_dev *dev) { }
754 static inline int acpi_pci_wakeup(struct pci_dev *dev, bool enable)
758 static inline bool acpi_pci_need_resume(struct pci_dev *dev)
762 static inline pci_power_t acpi_pci_choose_state(struct pci_dev *pdev)
764 return PCI_POWER_ERROR;
768 #ifdef CONFIG_PCIEASPM
769 extern const struct attribute_group aspm_ctrl_attr_group;
772 extern const struct attribute_group pci_dev_reset_method_attr_group;
774 #ifdef CONFIG_X86_INTEL_MID
775 bool pci_use_mid_pm(void);
776 int mid_pci_set_power_state(struct pci_dev *pdev, pci_power_t state);
777 pci_power_t mid_pci_get_power_state(struct pci_dev *pdev);
779 static inline bool pci_use_mid_pm(void)
783 static inline int mid_pci_set_power_state(struct pci_dev *pdev, pci_power_t state)
787 static inline pci_power_t mid_pci_get_power_state(struct pci_dev *pdev)
794 * Config Address for PCI Configuration Mechanism #1
796 * See PCI Local Bus Specification, Revision 3.0,
797 * Section 3.2.2.3.2, Figure 3-2, p. 50.
800 #define PCI_CONF1_BUS_SHIFT 16 /* Bus number */
801 #define PCI_CONF1_DEV_SHIFT 11 /* Device number */
802 #define PCI_CONF1_FUNC_SHIFT 8 /* Function number */
804 #define PCI_CONF1_BUS_MASK 0xff
805 #define PCI_CONF1_DEV_MASK 0x1f
806 #define PCI_CONF1_FUNC_MASK 0x7
807 #define PCI_CONF1_REG_MASK 0xfc /* Limit aligned offset to a maximum of 256B */
809 #define PCI_CONF1_ENABLE BIT(31)
810 #define PCI_CONF1_BUS(x) (((x) & PCI_CONF1_BUS_MASK) << PCI_CONF1_BUS_SHIFT)
811 #define PCI_CONF1_DEV(x) (((x) & PCI_CONF1_DEV_MASK) << PCI_CONF1_DEV_SHIFT)
812 #define PCI_CONF1_FUNC(x) (((x) & PCI_CONF1_FUNC_MASK) << PCI_CONF1_FUNC_SHIFT)
813 #define PCI_CONF1_REG(x) ((x) & PCI_CONF1_REG_MASK)
815 #define PCI_CONF1_ADDRESS(bus, dev, func, reg) \
816 (PCI_CONF1_ENABLE | \
817 PCI_CONF1_BUS(bus) | \
818 PCI_CONF1_DEV(dev) | \
819 PCI_CONF1_FUNC(func) | \
823 * Extension of PCI Config Address for accessing extended PCIe registers
825 * No standardized specification, but used on lot of non-ECAM-compliant ARM SoCs
826 * or on AMD Barcelona and new CPUs. Reserved bits [27:24] of PCI Config Address
827 * are used for specifying additional 4 high bits of PCI Express register.
830 #define PCI_CONF1_EXT_REG_SHIFT 16
831 #define PCI_CONF1_EXT_REG_MASK 0xf00
832 #define PCI_CONF1_EXT_REG(x) (((x) & PCI_CONF1_EXT_REG_MASK) << PCI_CONF1_EXT_REG_SHIFT)
834 #define PCI_CONF1_EXT_ADDRESS(bus, dev, func, reg) \
835 (PCI_CONF1_ADDRESS(bus, dev, func, reg) | \
836 PCI_CONF1_EXT_REG(reg))
838 #endif /* DRIVERS_PCI_H */