1 // SPDX-License-Identifier: GPL-2.0
3 * PCI Bus Services, see include/linux/pci.h for further explanation.
5 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
8 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
11 #include <linux/acpi.h>
12 #include <linux/kernel.h>
13 #include <linux/delay.h>
14 #include <linux/dmi.h>
15 #include <linux/init.h>
16 #include <linux/msi.h>
18 #include <linux/pci.h>
20 #include <linux/slab.h>
21 #include <linux/module.h>
22 #include <linux/spinlock.h>
23 #include <linux/string.h>
24 #include <linux/log2.h>
25 #include <linux/logic_pio.h>
26 #include <linux/pm_wakeup.h>
27 #include <linux/interrupt.h>
28 #include <linux/device.h>
29 #include <linux/pm_runtime.h>
30 #include <linux/pci_hotplug.h>
31 #include <linux/vmalloc.h>
33 #include <linux/aer.h>
34 #include <linux/bitfield.h>
37 DEFINE_MUTEX(pci_slot_mutex);
39 const char *pci_power_names[] = {
40 "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
42 EXPORT_SYMBOL_GPL(pci_power_names);
44 int isa_dma_bridge_buggy;
45 EXPORT_SYMBOL(isa_dma_bridge_buggy);
48 EXPORT_SYMBOL(pci_pci_problems);
50 unsigned int pci_pm_d3hot_delay;
52 static void pci_pme_list_scan(struct work_struct *work);
54 static LIST_HEAD(pci_pme_list);
55 static DEFINE_MUTEX(pci_pme_list_mutex);
56 static DECLARE_DELAYED_WORK(pci_pme_work, pci_pme_list_scan);
58 struct pci_pme_device {
59 struct list_head list;
63 #define PME_TIMEOUT 1000 /* How long between PME checks */
65 static void pci_dev_d3_sleep(struct pci_dev *dev)
67 unsigned int delay = dev->d3hot_delay;
69 if (delay < pci_pm_d3hot_delay)
70 delay = pci_pm_d3hot_delay;
76 bool pci_reset_supported(struct pci_dev *dev)
78 return dev->reset_methods[0] != 0;
81 #ifdef CONFIG_PCI_DOMAINS
82 int pci_domains_supported = 1;
85 #define DEFAULT_CARDBUS_IO_SIZE (256)
86 #define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
87 /* pci=cbmemsize=nnM,cbiosize=nn can override this */
88 unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
89 unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
91 #define DEFAULT_HOTPLUG_IO_SIZE (256)
92 #define DEFAULT_HOTPLUG_MMIO_SIZE (2*1024*1024)
93 #define DEFAULT_HOTPLUG_MMIO_PREF_SIZE (2*1024*1024)
94 /* hpiosize=nn can override this */
95 unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
97 * pci=hpmmiosize=nnM overrides non-prefetchable MMIO size,
98 * pci=hpmmioprefsize=nnM overrides prefetchable MMIO size;
99 * pci=hpmemsize=nnM overrides both
101 unsigned long pci_hotplug_mmio_size = DEFAULT_HOTPLUG_MMIO_SIZE;
102 unsigned long pci_hotplug_mmio_pref_size = DEFAULT_HOTPLUG_MMIO_PREF_SIZE;
104 #define DEFAULT_HOTPLUG_BUS_SIZE 1
105 unsigned long pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
108 /* PCIe MPS/MRRS strategy; can be overridden by kernel command-line param */
109 #ifdef CONFIG_PCIE_BUS_TUNE_OFF
110 enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_TUNE_OFF;
111 #elif defined CONFIG_PCIE_BUS_SAFE
112 enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_SAFE;
113 #elif defined CONFIG_PCIE_BUS_PERFORMANCE
114 enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_PERFORMANCE;
115 #elif defined CONFIG_PCIE_BUS_PEER2PEER
116 enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_PEER2PEER;
118 enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_DEFAULT;
122 * The default CLS is used if arch didn't set CLS explicitly and not
123 * all pci devices agree on the same value. Arch can override either
124 * the dfl or actual value as it sees fit. Don't forget this is
125 * measured in 32-bit words, not bytes.
127 u8 pci_dfl_cache_line_size = L1_CACHE_BYTES >> 2;
128 u8 pci_cache_line_size;
131 * If we set up a device for bus mastering, we need to check the latency
132 * timer as certain BIOSes forget to set it properly.
134 unsigned int pcibios_max_latency = 255;
136 /* If set, the PCIe ARI capability will not be used. */
137 static bool pcie_ari_disabled;
139 /* If set, the PCIe ATS capability will not be used. */
140 static bool pcie_ats_disabled;
142 /* If set, the PCI config space of each device is printed during boot. */
145 bool pci_ats_disabled(void)
147 return pcie_ats_disabled;
149 EXPORT_SYMBOL_GPL(pci_ats_disabled);
151 /* Disable bridge_d3 for all PCIe ports */
152 static bool pci_bridge_d3_disable;
153 /* Force bridge_d3 for all PCIe ports */
154 static bool pci_bridge_d3_force;
156 static int __init pcie_port_pm_setup(char *str)
158 if (!strcmp(str, "off"))
159 pci_bridge_d3_disable = true;
160 else if (!strcmp(str, "force"))
161 pci_bridge_d3_force = true;
164 __setup("pcie_port_pm=", pcie_port_pm_setup);
166 /* Time to wait after a reset for device to become responsive */
167 #define PCIE_RESET_READY_POLL_MS 60000
170 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
171 * @bus: pointer to PCI bus structure to search
173 * Given a PCI bus, returns the highest PCI bus number present in the set
174 * including the given PCI bus and its list of child PCI buses.
176 unsigned char pci_bus_max_busnr(struct pci_bus *bus)
179 unsigned char max, n;
181 max = bus->busn_res.end;
182 list_for_each_entry(tmp, &bus->children, node) {
183 n = pci_bus_max_busnr(tmp);
189 EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
192 * pci_status_get_and_clear_errors - return and clear error bits in PCI_STATUS
193 * @pdev: the PCI device
195 * Returns error bits set in PCI_STATUS and clears them.
197 int pci_status_get_and_clear_errors(struct pci_dev *pdev)
202 ret = pci_read_config_word(pdev, PCI_STATUS, &status);
203 if (ret != PCIBIOS_SUCCESSFUL)
206 status &= PCI_STATUS_ERROR_BITS;
208 pci_write_config_word(pdev, PCI_STATUS, status);
212 EXPORT_SYMBOL_GPL(pci_status_get_and_clear_errors);
214 #ifdef CONFIG_HAS_IOMEM
215 static void __iomem *__pci_ioremap_resource(struct pci_dev *pdev, int bar,
218 struct resource *res = &pdev->resource[bar];
219 resource_size_t start = res->start;
220 resource_size_t size = resource_size(res);
223 * Make sure the BAR is actually a memory resource, not an IO resource
225 if (res->flags & IORESOURCE_UNSET || !(res->flags & IORESOURCE_MEM)) {
226 pci_err(pdev, "can't ioremap BAR %d: %pR\n", bar, res);
231 return ioremap_wc(start, size);
233 return ioremap(start, size);
236 void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
238 return __pci_ioremap_resource(pdev, bar, false);
240 EXPORT_SYMBOL_GPL(pci_ioremap_bar);
242 void __iomem *pci_ioremap_wc_bar(struct pci_dev *pdev, int bar)
244 return __pci_ioremap_resource(pdev, bar, true);
246 EXPORT_SYMBOL_GPL(pci_ioremap_wc_bar);
250 * pci_dev_str_match_path - test if a path string matches a device
251 * @dev: the PCI device to test
252 * @path: string to match the device against
253 * @endptr: pointer to the string after the match
255 * Test if a string (typically from a kernel parameter) formatted as a
256 * path of device/function addresses matches a PCI device. The string must
259 * [<domain>:]<bus>:<device>.<func>[/<device>.<func>]*
261 * A path for a device can be obtained using 'lspci -t'. Using a path
262 * is more robust against bus renumbering than using only a single bus,
263 * device and function address.
265 * Returns 1 if the string matches the device, 0 if it does not and
266 * a negative error code if it fails to parse the string.
268 static int pci_dev_str_match_path(struct pci_dev *dev, const char *path,
272 unsigned int seg, bus, slot, func;
276 *endptr = strchrnul(path, ';');
278 wpath = kmemdup_nul(path, *endptr - path, GFP_ATOMIC);
283 p = strrchr(wpath, '/');
286 ret = sscanf(p, "/%x.%x%c", &slot, &func, &end);
292 if (dev->devfn != PCI_DEVFN(slot, func)) {
298 * Note: we don't need to get a reference to the upstream
299 * bridge because we hold a reference to the top level
300 * device which should hold a reference to the bridge,
303 dev = pci_upstream_bridge(dev);
312 ret = sscanf(wpath, "%x:%x:%x.%x%c", &seg, &bus, &slot,
316 ret = sscanf(wpath, "%x:%x.%x%c", &bus, &slot, &func, &end);
323 ret = (seg == pci_domain_nr(dev->bus) &&
324 bus == dev->bus->number &&
325 dev->devfn == PCI_DEVFN(slot, func));
333 * pci_dev_str_match - test if a string matches a device
334 * @dev: the PCI device to test
335 * @p: string to match the device against
336 * @endptr: pointer to the string after the match
338 * Test if a string (typically from a kernel parameter) matches a specified
339 * PCI device. The string may be of one of the following formats:
341 * [<domain>:]<bus>:<device>.<func>[/<device>.<func>]*
342 * pci:<vendor>:<device>[:<subvendor>:<subdevice>]
344 * The first format specifies a PCI bus/device/function address which
345 * may change if new hardware is inserted, if motherboard firmware changes,
346 * or due to changes caused in kernel parameters. If the domain is
347 * left unspecified, it is taken to be 0. In order to be robust against
348 * bus renumbering issues, a path of PCI device/function numbers may be used
349 * to address the specific device. The path for a device can be determined
350 * through the use of 'lspci -t'.
352 * The second format matches devices using IDs in the configuration
353 * space which may match multiple devices in the system. A value of 0
354 * for any field will match all devices. (Note: this differs from
355 * in-kernel code that uses PCI_ANY_ID which is ~0; this is for
356 * legacy reasons and convenience so users don't have to specify
357 * FFFFFFFFs on the command line.)
359 * Returns 1 if the string matches the device, 0 if it does not and
360 * a negative error code if the string cannot be parsed.
362 static int pci_dev_str_match(struct pci_dev *dev, const char *p,
367 unsigned short vendor, device, subsystem_vendor, subsystem_device;
369 if (strncmp(p, "pci:", 4) == 0) {
370 /* PCI vendor/device (subvendor/subdevice) IDs are specified */
372 ret = sscanf(p, "%hx:%hx:%hx:%hx%n", &vendor, &device,
373 &subsystem_vendor, &subsystem_device, &count);
375 ret = sscanf(p, "%hx:%hx%n", &vendor, &device, &count);
379 subsystem_vendor = 0;
380 subsystem_device = 0;
385 if ((!vendor || vendor == dev->vendor) &&
386 (!device || device == dev->device) &&
387 (!subsystem_vendor ||
388 subsystem_vendor == dev->subsystem_vendor) &&
389 (!subsystem_device ||
390 subsystem_device == dev->subsystem_device))
394 * PCI Bus, Device, Function IDs are specified
395 * (optionally, may include a path of devfns following it)
397 ret = pci_dev_str_match_path(dev, p, &p);
412 static u8 __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
413 u8 pos, int cap, int *ttl)
418 pci_bus_read_config_byte(bus, devfn, pos, &pos);
424 pci_bus_read_config_word(bus, devfn, pos, &ent);
436 static u8 __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
439 int ttl = PCI_FIND_CAP_TTL;
441 return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
444 u8 pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
446 return __pci_find_next_cap(dev->bus, dev->devfn,
447 pos + PCI_CAP_LIST_NEXT, cap);
449 EXPORT_SYMBOL_GPL(pci_find_next_capability);
451 static u8 __pci_bus_find_cap_start(struct pci_bus *bus,
452 unsigned int devfn, u8 hdr_type)
456 pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
457 if (!(status & PCI_STATUS_CAP_LIST))
461 case PCI_HEADER_TYPE_NORMAL:
462 case PCI_HEADER_TYPE_BRIDGE:
463 return PCI_CAPABILITY_LIST;
464 case PCI_HEADER_TYPE_CARDBUS:
465 return PCI_CB_CAPABILITY_LIST;
472 * pci_find_capability - query for devices' capabilities
473 * @dev: PCI device to query
474 * @cap: capability code
476 * Tell if a device supports a given PCI capability.
477 * Returns the address of the requested capability structure within the
478 * device's PCI configuration space or 0 in case the device does not
479 * support it. Possible values for @cap include:
481 * %PCI_CAP_ID_PM Power Management
482 * %PCI_CAP_ID_AGP Accelerated Graphics Port
483 * %PCI_CAP_ID_VPD Vital Product Data
484 * %PCI_CAP_ID_SLOTID Slot Identification
485 * %PCI_CAP_ID_MSI Message Signalled Interrupts
486 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
487 * %PCI_CAP_ID_PCIX PCI-X
488 * %PCI_CAP_ID_EXP PCI Express
490 u8 pci_find_capability(struct pci_dev *dev, int cap)
494 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
496 pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
500 EXPORT_SYMBOL(pci_find_capability);
503 * pci_bus_find_capability - query for devices' capabilities
504 * @bus: the PCI bus to query
505 * @devfn: PCI device to query
506 * @cap: capability code
508 * Like pci_find_capability() but works for PCI devices that do not have a
509 * pci_dev structure set up yet.
511 * Returns the address of the requested capability structure within the
512 * device's PCI configuration space or 0 in case the device does not
515 u8 pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
519 pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
521 pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
523 pos = __pci_find_next_cap(bus, devfn, pos, cap);
527 EXPORT_SYMBOL(pci_bus_find_capability);
530 * pci_find_next_ext_capability - Find an extended capability
531 * @dev: PCI device to query
532 * @start: address at which to start looking (0 to start at beginning of list)
533 * @cap: capability code
535 * Returns the address of the next matching extended capability structure
536 * within the device's PCI configuration space or 0 if the device does
537 * not support it. Some capabilities can occur several times, e.g., the
538 * vendor-specific capability, and this provides a way to find them all.
540 u16 pci_find_next_ext_capability(struct pci_dev *dev, u16 start, int cap)
544 u16 pos = PCI_CFG_SPACE_SIZE;
546 /* minimum 8 bytes per capability */
547 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
549 if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
555 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
559 * If we have no capabilities, this is indicated by cap ID,
560 * cap version and next pointer all being 0.
566 if (PCI_EXT_CAP_ID(header) == cap && pos != start)
569 pos = PCI_EXT_CAP_NEXT(header);
570 if (pos < PCI_CFG_SPACE_SIZE)
573 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
579 EXPORT_SYMBOL_GPL(pci_find_next_ext_capability);
582 * pci_find_ext_capability - Find an extended capability
583 * @dev: PCI device to query
584 * @cap: capability code
586 * Returns the address of the requested extended capability structure
587 * within the device's PCI configuration space or 0 if the device does
588 * not support it. Possible values for @cap include:
590 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
591 * %PCI_EXT_CAP_ID_VC Virtual Channel
592 * %PCI_EXT_CAP_ID_DSN Device Serial Number
593 * %PCI_EXT_CAP_ID_PWR Power Budgeting
595 u16 pci_find_ext_capability(struct pci_dev *dev, int cap)
597 return pci_find_next_ext_capability(dev, 0, cap);
599 EXPORT_SYMBOL_GPL(pci_find_ext_capability);
602 * pci_get_dsn - Read and return the 8-byte Device Serial Number
603 * @dev: PCI device to query
605 * Looks up the PCI_EXT_CAP_ID_DSN and reads the 8 bytes of the Device Serial
608 * Returns the DSN, or zero if the capability does not exist.
610 u64 pci_get_dsn(struct pci_dev *dev)
616 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_DSN);
621 * The Device Serial Number is two dwords offset 4 bytes from the
622 * capability position. The specification says that the first dword is
623 * the lower half, and the second dword is the upper half.
626 pci_read_config_dword(dev, pos, &dword);
628 pci_read_config_dword(dev, pos + 4, &dword);
629 dsn |= ((u64)dword) << 32;
633 EXPORT_SYMBOL_GPL(pci_get_dsn);
635 static u8 __pci_find_next_ht_cap(struct pci_dev *dev, u8 pos, int ht_cap)
637 int rc, ttl = PCI_FIND_CAP_TTL;
640 if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
641 mask = HT_3BIT_CAP_MASK;
643 mask = HT_5BIT_CAP_MASK;
645 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
646 PCI_CAP_ID_HT, &ttl);
648 rc = pci_read_config_byte(dev, pos + 3, &cap);
649 if (rc != PCIBIOS_SUCCESSFUL)
652 if ((cap & mask) == ht_cap)
655 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
656 pos + PCI_CAP_LIST_NEXT,
657 PCI_CAP_ID_HT, &ttl);
664 * pci_find_next_ht_capability - query a device's HyperTransport capabilities
665 * @dev: PCI device to query
666 * @pos: Position from which to continue searching
667 * @ht_cap: HyperTransport capability code
669 * To be used in conjunction with pci_find_ht_capability() to search for
670 * all capabilities matching @ht_cap. @pos should always be a value returned
671 * from pci_find_ht_capability().
673 * NB. To be 100% safe against broken PCI devices, the caller should take
674 * steps to avoid an infinite loop.
676 u8 pci_find_next_ht_capability(struct pci_dev *dev, u8 pos, int ht_cap)
678 return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
680 EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
683 * pci_find_ht_capability - query a device's HyperTransport capabilities
684 * @dev: PCI device to query
685 * @ht_cap: HyperTransport capability code
687 * Tell if a device supports a given HyperTransport capability.
688 * Returns an address within the device's PCI configuration space
689 * or 0 in case the device does not support the request capability.
690 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
691 * which has a HyperTransport capability matching @ht_cap.
693 u8 pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
697 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
699 pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
703 EXPORT_SYMBOL_GPL(pci_find_ht_capability);
706 * pci_find_vsec_capability - Find a vendor-specific extended capability
707 * @dev: PCI device to query
708 * @vendor: Vendor ID for which capability is defined
709 * @cap: Vendor-specific capability ID
711 * If @dev has Vendor ID @vendor, search for a VSEC capability with
712 * VSEC ID @cap. If found, return the capability offset in
713 * config space; otherwise return 0.
715 u16 pci_find_vsec_capability(struct pci_dev *dev, u16 vendor, int cap)
720 if (vendor != dev->vendor)
723 while ((vsec = pci_find_next_ext_capability(dev, vsec,
724 PCI_EXT_CAP_ID_VNDR))) {
725 if (pci_read_config_dword(dev, vsec + PCI_VNDR_HEADER,
726 &header) == PCIBIOS_SUCCESSFUL &&
727 PCI_VNDR_HEADER_ID(header) == cap)
733 EXPORT_SYMBOL_GPL(pci_find_vsec_capability);
736 * pci_find_parent_resource - return resource region of parent bus of given
738 * @dev: PCI device structure contains resources to be searched
739 * @res: child resource record for which parent is sought
741 * For given resource region of given device, return the resource region of
742 * parent bus the given region is contained in.
744 struct resource *pci_find_parent_resource(const struct pci_dev *dev,
745 struct resource *res)
747 const struct pci_bus *bus = dev->bus;
751 pci_bus_for_each_resource(bus, r, i) {
754 if (resource_contains(r, res)) {
757 * If the window is prefetchable but the BAR is
758 * not, the allocator made a mistake.
760 if (r->flags & IORESOURCE_PREFETCH &&
761 !(res->flags & IORESOURCE_PREFETCH))
765 * If we're below a transparent bridge, there may
766 * be both a positively-decoded aperture and a
767 * subtractively-decoded region that contain the BAR.
768 * We want the positively-decoded one, so this depends
769 * on pci_bus_for_each_resource() giving us those
777 EXPORT_SYMBOL(pci_find_parent_resource);
780 * pci_find_resource - Return matching PCI device resource
781 * @dev: PCI device to query
782 * @res: Resource to look for
784 * Goes over standard PCI resources (BARs) and checks if the given resource
785 * is partially or fully contained in any of them. In that case the
786 * matching resource is returned, %NULL otherwise.
788 struct resource *pci_find_resource(struct pci_dev *dev, struct resource *res)
792 for (i = 0; i < PCI_STD_NUM_BARS; i++) {
793 struct resource *r = &dev->resource[i];
795 if (r->start && resource_contains(r, res))
801 EXPORT_SYMBOL(pci_find_resource);
804 * pci_wait_for_pending - wait for @mask bit(s) to clear in status word @pos
805 * @dev: the PCI device to operate on
806 * @pos: config space offset of status word
807 * @mask: mask of bit(s) to care about in status word
809 * Return 1 when mask bit(s) in status word clear, 0 otherwise.
811 int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask)
815 /* Wait for Transaction Pending bit clean */
816 for (i = 0; i < 4; i++) {
819 msleep((1 << (i - 1)) * 100);
821 pci_read_config_word(dev, pos, &status);
822 if (!(status & mask))
829 static int pci_acs_enable;
832 * pci_request_acs - ask for ACS to be enabled if supported
834 void pci_request_acs(void)
839 static const char *disable_acs_redir_param;
842 * pci_disable_acs_redir - disable ACS redirect capabilities
843 * @dev: the PCI device
845 * For only devices specified in the disable_acs_redir parameter.
847 static void pci_disable_acs_redir(struct pci_dev *dev)
854 if (!disable_acs_redir_param)
857 p = disable_acs_redir_param;
859 ret = pci_dev_str_match(dev, p, &p);
861 pr_info_once("PCI: Can't parse disable_acs_redir parameter: %s\n",
862 disable_acs_redir_param);
865 } else if (ret == 1) {
870 if (*p != ';' && *p != ',') {
871 /* End of param or invalid format */
880 if (!pci_dev_specific_disable_acs_redir(dev))
885 pci_warn(dev, "cannot disable ACS redirect for this hardware as it does not have ACS capabilities\n");
889 pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
891 /* P2P Request & Completion Redirect */
892 ctrl &= ~(PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC);
894 pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
896 pci_info(dev, "disabled ACS redirect\n");
900 * pci_std_enable_acs - enable ACS on devices using standard ACS capabilities
901 * @dev: the PCI device
903 static void pci_std_enable_acs(struct pci_dev *dev)
913 pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
914 pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
916 /* Source Validation */
917 ctrl |= (cap & PCI_ACS_SV);
919 /* P2P Request Redirect */
920 ctrl |= (cap & PCI_ACS_RR);
922 /* P2P Completion Redirect */
923 ctrl |= (cap & PCI_ACS_CR);
925 /* Upstream Forwarding */
926 ctrl |= (cap & PCI_ACS_UF);
928 /* Enable Translation Blocking for external devices and noats */
929 if (pci_ats_disabled() || dev->external_facing || dev->untrusted)
930 ctrl |= (cap & PCI_ACS_TB);
932 pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
936 * pci_enable_acs - enable ACS if hardware support it
937 * @dev: the PCI device
939 static void pci_enable_acs(struct pci_dev *dev)
942 goto disable_acs_redir;
944 if (!pci_dev_specific_enable_acs(dev))
945 goto disable_acs_redir;
947 pci_std_enable_acs(dev);
951 * Note: pci_disable_acs_redir() must be called even if ACS was not
952 * enabled by the kernel because it may have been enabled by
953 * platform firmware. So if we are told to disable it, we should
954 * always disable it after setting the kernel's default
957 pci_disable_acs_redir(dev);
961 * pci_restore_bars - restore a device's BAR values (e.g. after wake-up)
962 * @dev: PCI device to have its BARs restored
964 * Restore the BAR values for a given device, so as to make it
965 * accessible by its driver.
967 static void pci_restore_bars(struct pci_dev *dev)
971 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
972 pci_update_resource(dev, i);
975 static inline bool platform_pci_power_manageable(struct pci_dev *dev)
977 if (pci_use_mid_pm())
980 return acpi_pci_power_manageable(dev);
983 static inline int platform_pci_set_power_state(struct pci_dev *dev,
986 if (pci_use_mid_pm())
987 return mid_pci_set_power_state(dev, t);
989 return acpi_pci_set_power_state(dev, t);
992 static inline pci_power_t platform_pci_get_power_state(struct pci_dev *dev)
994 if (pci_use_mid_pm())
995 return mid_pci_get_power_state(dev);
997 return acpi_pci_get_power_state(dev);
1000 static inline void platform_pci_refresh_power_state(struct pci_dev *dev)
1002 if (!pci_use_mid_pm())
1003 acpi_pci_refresh_power_state(dev);
1006 static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
1008 if (pci_use_mid_pm())
1009 return PCI_POWER_ERROR;
1011 return acpi_pci_choose_state(dev);
1014 static inline int platform_pci_set_wakeup(struct pci_dev *dev, bool enable)
1016 if (pci_use_mid_pm())
1017 return PCI_POWER_ERROR;
1019 return acpi_pci_wakeup(dev, enable);
1022 static inline bool platform_pci_need_resume(struct pci_dev *dev)
1024 if (pci_use_mid_pm())
1027 return acpi_pci_need_resume(dev);
1030 static inline bool platform_pci_bridge_d3(struct pci_dev *dev)
1032 if (pci_use_mid_pm())
1035 return acpi_pci_bridge_d3(dev);
1039 * pci_raw_set_power_state - Use PCI PM registers to set the power state of
1041 * @dev: PCI device to handle.
1042 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
1045 * -EINVAL if the requested state is invalid.
1046 * -EIO if device does not support PCI PM or its PM capabilities register has a
1047 * wrong version, or device doesn't support the requested state.
1048 * 0 if device already is in the requested state.
1049 * 0 if device's power state has been successfully changed.
1051 static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
1054 bool need_restore = false;
1056 /* Check if we're already there */
1057 if (dev->current_state == state)
1063 if (state < PCI_D0 || state > PCI_D3hot)
1067 * Validate transition: We can enter D0 from any state, but if
1068 * we're already in a low-power state, we can only go deeper. E.g.,
1069 * we can go from D1 to D3, but we can't go directly from D3 to D1;
1070 * we'd have to go from D3 to D0, then to D1.
1072 if (state != PCI_D0 && dev->current_state <= PCI_D3cold
1073 && dev->current_state > state) {
1074 pci_err(dev, "invalid power transition (from %s to %s)\n",
1075 pci_power_name(dev->current_state),
1076 pci_power_name(state));
1080 /* Check if this device supports the desired state */
1081 if ((state == PCI_D1 && !dev->d1_support)
1082 || (state == PCI_D2 && !dev->d2_support))
1085 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1086 if (pmcsr == (u16) ~0) {
1087 pci_err(dev, "can't change power state from %s to %s (config space inaccessible)\n",
1088 pci_power_name(dev->current_state),
1089 pci_power_name(state));
1094 * If we're (effectively) in D3, force entire word to 0.
1095 * This doesn't affect PME_Status, disables PME_En, and
1096 * sets PowerState to 0.
1098 switch (dev->current_state) {
1102 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
1107 case PCI_UNKNOWN: /* Boot-up */
1108 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
1109 && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
1110 need_restore = true;
1111 fallthrough; /* force to D0 */
1117 /* Enter specified state */
1118 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
1121 * Mandatory power management transition delays; see PCI PM 1.1
1124 if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
1125 pci_dev_d3_sleep(dev);
1126 else if (state == PCI_D2 || dev->current_state == PCI_D2)
1127 udelay(PCI_PM_D2_DELAY);
1129 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1130 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
1131 if (dev->current_state != state)
1132 pci_info_ratelimited(dev, "refused to change power state from %s to %s\n",
1133 pci_power_name(dev->current_state),
1134 pci_power_name(state));
1137 * According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
1138 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
1139 * from D3hot to D0 _may_ perform an internal reset, thereby
1140 * going to "D0 Uninitialized" rather than "D0 Initialized".
1141 * For example, at least some versions of the 3c905B and the
1142 * 3c556B exhibit this behaviour.
1144 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
1145 * devices in a D3hot state at boot. Consequently, we need to
1146 * restore at least the BARs so that the device will be
1147 * accessible to its driver.
1150 pci_restore_bars(dev);
1153 pcie_aspm_pm_state_change(dev->bus->self);
1159 * pci_update_current_state - Read power state of given device and cache it
1160 * @dev: PCI device to handle.
1161 * @state: State to cache in case the device doesn't have the PM capability
1163 * The power state is read from the PMCSR register, which however is
1164 * inaccessible in D3cold. The platform firmware is therefore queried first
1165 * to detect accessibility of the register. In case the platform firmware
1166 * reports an incorrect state or the device isn't power manageable by the
1167 * platform at all, we try to detect D3cold by testing accessibility of the
1168 * vendor ID in config space.
1170 void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
1172 if (platform_pci_get_power_state(dev) == PCI_D3cold ||
1173 !pci_device_is_present(dev)) {
1174 dev->current_state = PCI_D3cold;
1175 } else if (dev->pm_cap) {
1178 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1179 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
1181 dev->current_state = state;
1186 * pci_refresh_power_state - Refresh the given device's power state data
1187 * @dev: Target PCI device.
1189 * Ask the platform to refresh the devices power state information and invoke
1190 * pci_update_current_state() to update its current PCI power state.
1192 void pci_refresh_power_state(struct pci_dev *dev)
1194 platform_pci_refresh_power_state(dev);
1195 pci_update_current_state(dev, dev->current_state);
1199 * pci_platform_power_transition - Use platform to change device power state
1200 * @dev: PCI device to handle.
1201 * @state: State to put the device into.
1203 int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
1207 error = platform_pci_set_power_state(dev, state);
1209 pci_update_current_state(dev, state);
1210 else if (!dev->pm_cap) /* Fall back to PCI_D0 */
1211 dev->current_state = PCI_D0;
1215 EXPORT_SYMBOL_GPL(pci_platform_power_transition);
1217 static int pci_resume_one(struct pci_dev *pci_dev, void *ign)
1219 pm_request_resume(&pci_dev->dev);
1224 * pci_resume_bus - Walk given bus and runtime resume devices on it
1225 * @bus: Top bus of the subtree to walk.
1227 void pci_resume_bus(struct pci_bus *bus)
1230 pci_walk_bus(bus, pci_resume_one, NULL);
1233 static int pci_dev_wait(struct pci_dev *dev, char *reset_type, int timeout)
1239 * After reset, the device should not silently discard config
1240 * requests, but it may still indicate that it needs more time by
1241 * responding to them with CRS completions. The Root Port will
1242 * generally synthesize ~0 data to complete the read (except when
1243 * CRS SV is enabled and the read was for the Vendor ID; in that
1244 * case it synthesizes 0x0001 data).
1246 * Wait for the device to return a non-CRS completion. Read the
1247 * Command register instead of Vendor ID so we don't have to
1248 * contend with the CRS SV value.
1250 pci_read_config_dword(dev, PCI_COMMAND, &id);
1252 if (delay > timeout) {
1253 pci_warn(dev, "not ready %dms after %s; giving up\n",
1254 delay - 1, reset_type);
1259 pci_info(dev, "not ready %dms after %s; waiting\n",
1260 delay - 1, reset_type);
1264 pci_read_config_dword(dev, PCI_COMMAND, &id);
1268 pci_info(dev, "ready %dms after %s\n", delay - 1,
1275 * pci_power_up - Put the given device into D0
1276 * @dev: PCI device to power up
1278 int pci_power_up(struct pci_dev *dev)
1280 pci_platform_power_transition(dev, PCI_D0);
1283 * Mandatory power management transition delays are handled in
1284 * pci_pm_resume_noirq() and pci_pm_runtime_resume() of the
1285 * corresponding bridge.
1287 if (dev->runtime_d3cold) {
1289 * When powering on a bridge from D3cold, the whole hierarchy
1290 * may be powered on into D0uninitialized state, resume them to
1291 * give them a chance to suspend again
1293 pci_resume_bus(dev->subordinate);
1296 return pci_raw_set_power_state(dev, PCI_D0);
1300 * __pci_dev_set_current_state - Set current state of a PCI device
1301 * @dev: Device to handle
1302 * @data: pointer to state to be set
1304 static int __pci_dev_set_current_state(struct pci_dev *dev, void *data)
1306 pci_power_t state = *(pci_power_t *)data;
1308 dev->current_state = state;
1313 * pci_bus_set_current_state - Walk given bus and set current state of devices
1314 * @bus: Top bus of the subtree to walk.
1315 * @state: state to be set
1317 void pci_bus_set_current_state(struct pci_bus *bus, pci_power_t state)
1320 pci_walk_bus(bus, __pci_dev_set_current_state, &state);
1324 * pci_set_power_state - Set the power state of a PCI device
1325 * @dev: PCI device to handle.
1326 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
1328 * Transition a device to a new power state, using the platform firmware and/or
1329 * the device's PCI PM registers.
1332 * -EINVAL if the requested state is invalid.
1333 * -EIO if device does not support PCI PM or its PM capabilities register has a
1334 * wrong version, or device doesn't support the requested state.
1335 * 0 if the transition is to D1 or D2 but D1 and D2 are not supported.
1336 * 0 if device already is in the requested state.
1337 * 0 if the transition is to D3 but D3 is not supported.
1338 * 0 if device's power state has been successfully changed.
1340 int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
1344 /* Bound the state we're entering */
1345 if (state > PCI_D3cold)
1347 else if (state < PCI_D0)
1349 else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
1352 * If the device or the parent bridge do not support PCI
1353 * PM, ignore the request if we're doing anything other
1354 * than putting it into D0 (which would only happen on
1359 /* Check if we're already there */
1360 if (dev->current_state == state)
1363 if (state == PCI_D0)
1364 return pci_power_up(dev);
1367 * This device is quirked not to be put into D3, so don't put it in
1370 if (state >= PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
1374 * To put device in D3cold, we put device into D3hot in native
1375 * way, then put device into D3cold with platform ops
1377 error = pci_raw_set_power_state(dev, state > PCI_D3hot ?
1380 if (pci_platform_power_transition(dev, state))
1383 /* Powering off a bridge may power off the whole hierarchy */
1384 if (state == PCI_D3cold)
1385 pci_bus_set_current_state(dev->subordinate, PCI_D3cold);
1389 EXPORT_SYMBOL(pci_set_power_state);
1391 #define PCI_EXP_SAVE_REGS 7
1393 static struct pci_cap_saved_state *_pci_find_saved_cap(struct pci_dev *pci_dev,
1394 u16 cap, bool extended)
1396 struct pci_cap_saved_state *tmp;
1398 hlist_for_each_entry(tmp, &pci_dev->saved_cap_space, next) {
1399 if (tmp->cap.cap_extended == extended && tmp->cap.cap_nr == cap)
1405 struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap)
1407 return _pci_find_saved_cap(dev, cap, false);
1410 struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev, u16 cap)
1412 return _pci_find_saved_cap(dev, cap, true);
1415 static int pci_save_pcie_state(struct pci_dev *dev)
1418 struct pci_cap_saved_state *save_state;
1421 if (!pci_is_pcie(dev))
1424 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
1426 pci_err(dev, "buffer not found in %s\n", __func__);
1430 cap = (u16 *)&save_state->cap.data[0];
1431 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &cap[i++]);
1432 pcie_capability_read_word(dev, PCI_EXP_LNKCTL, &cap[i++]);
1433 pcie_capability_read_word(dev, PCI_EXP_SLTCTL, &cap[i++]);
1434 pcie_capability_read_word(dev, PCI_EXP_RTCTL, &cap[i++]);
1435 pcie_capability_read_word(dev, PCI_EXP_DEVCTL2, &cap[i++]);
1436 pcie_capability_read_word(dev, PCI_EXP_LNKCTL2, &cap[i++]);
1437 pcie_capability_read_word(dev, PCI_EXP_SLTCTL2, &cap[i++]);
1442 void pci_bridge_reconfigure_ltr(struct pci_dev *dev)
1444 #ifdef CONFIG_PCIEASPM
1445 struct pci_dev *bridge;
1448 bridge = pci_upstream_bridge(dev);
1449 if (bridge && bridge->ltr_path) {
1450 pcie_capability_read_dword(bridge, PCI_EXP_DEVCTL2, &ctl);
1451 if (!(ctl & PCI_EXP_DEVCTL2_LTR_EN)) {
1452 pci_dbg(bridge, "re-enabling LTR\n");
1453 pcie_capability_set_word(bridge, PCI_EXP_DEVCTL2,
1454 PCI_EXP_DEVCTL2_LTR_EN);
1460 static void pci_restore_pcie_state(struct pci_dev *dev)
1463 struct pci_cap_saved_state *save_state;
1466 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
1471 * Downstream ports reset the LTR enable bit when link goes down.
1472 * Check and re-configure the bit here before restoring device.
1473 * PCIe r5.0, sec 7.5.3.16.
1475 pci_bridge_reconfigure_ltr(dev);
1477 cap = (u16 *)&save_state->cap.data[0];
1478 pcie_capability_write_word(dev, PCI_EXP_DEVCTL, cap[i++]);
1479 pcie_capability_write_word(dev, PCI_EXP_LNKCTL, cap[i++]);
1480 pcie_capability_write_word(dev, PCI_EXP_SLTCTL, cap[i++]);
1481 pcie_capability_write_word(dev, PCI_EXP_RTCTL, cap[i++]);
1482 pcie_capability_write_word(dev, PCI_EXP_DEVCTL2, cap[i++]);
1483 pcie_capability_write_word(dev, PCI_EXP_LNKCTL2, cap[i++]);
1484 pcie_capability_write_word(dev, PCI_EXP_SLTCTL2, cap[i++]);
1487 static int pci_save_pcix_state(struct pci_dev *dev)
1490 struct pci_cap_saved_state *save_state;
1492 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1496 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
1498 pci_err(dev, "buffer not found in %s\n", __func__);
1502 pci_read_config_word(dev, pos + PCI_X_CMD,
1503 (u16 *)save_state->cap.data);
1508 static void pci_restore_pcix_state(struct pci_dev *dev)
1511 struct pci_cap_saved_state *save_state;
1514 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
1515 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1516 if (!save_state || !pos)
1518 cap = (u16 *)&save_state->cap.data[0];
1520 pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
1523 static void pci_save_ltr_state(struct pci_dev *dev)
1526 struct pci_cap_saved_state *save_state;
1529 if (!pci_is_pcie(dev))
1532 ltr = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_LTR);
1536 save_state = pci_find_saved_ext_cap(dev, PCI_EXT_CAP_ID_LTR);
1538 pci_err(dev, "no suspend buffer for LTR; ASPM issues possible after resume\n");
1542 cap = (u16 *)&save_state->cap.data[0];
1543 pci_read_config_word(dev, ltr + PCI_LTR_MAX_SNOOP_LAT, cap++);
1544 pci_read_config_word(dev, ltr + PCI_LTR_MAX_NOSNOOP_LAT, cap++);
1547 static void pci_restore_ltr_state(struct pci_dev *dev)
1549 struct pci_cap_saved_state *save_state;
1553 save_state = pci_find_saved_ext_cap(dev, PCI_EXT_CAP_ID_LTR);
1554 ltr = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_LTR);
1555 if (!save_state || !ltr)
1558 cap = (u16 *)&save_state->cap.data[0];
1559 pci_write_config_word(dev, ltr + PCI_LTR_MAX_SNOOP_LAT, *cap++);
1560 pci_write_config_word(dev, ltr + PCI_LTR_MAX_NOSNOOP_LAT, *cap++);
1564 * pci_save_state - save the PCI configuration space of a device before
1566 * @dev: PCI device that we're dealing with
1568 int pci_save_state(struct pci_dev *dev)
1571 /* XXX: 100% dword access ok here? */
1572 for (i = 0; i < 16; i++) {
1573 pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
1574 pci_dbg(dev, "saving config space at offset %#x (reading %#x)\n",
1575 i * 4, dev->saved_config_space[i]);
1577 dev->state_saved = true;
1579 i = pci_save_pcie_state(dev);
1583 i = pci_save_pcix_state(dev);
1587 pci_save_ltr_state(dev);
1588 pci_save_dpc_state(dev);
1589 pci_save_aer_state(dev);
1590 pci_save_ptm_state(dev);
1591 return pci_save_vc_state(dev);
1593 EXPORT_SYMBOL(pci_save_state);
1595 static void pci_restore_config_dword(struct pci_dev *pdev, int offset,
1596 u32 saved_val, int retry, bool force)
1600 pci_read_config_dword(pdev, offset, &val);
1601 if (!force && val == saved_val)
1605 pci_dbg(pdev, "restoring config space at offset %#x (was %#x, writing %#x)\n",
1606 offset, val, saved_val);
1607 pci_write_config_dword(pdev, offset, saved_val);
1611 pci_read_config_dword(pdev, offset, &val);
1612 if (val == saved_val)
1619 static void pci_restore_config_space_range(struct pci_dev *pdev,
1620 int start, int end, int retry,
1625 for (index = end; index >= start; index--)
1626 pci_restore_config_dword(pdev, 4 * index,
1627 pdev->saved_config_space[index],
1631 static void pci_restore_config_space(struct pci_dev *pdev)
1633 if (pdev->hdr_type == PCI_HEADER_TYPE_NORMAL) {
1634 pci_restore_config_space_range(pdev, 10, 15, 0, false);
1635 /* Restore BARs before the command register. */
1636 pci_restore_config_space_range(pdev, 4, 9, 10, false);
1637 pci_restore_config_space_range(pdev, 0, 3, 0, false);
1638 } else if (pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
1639 pci_restore_config_space_range(pdev, 12, 15, 0, false);
1642 * Force rewriting of prefetch registers to avoid S3 resume
1643 * issues on Intel PCI bridges that occur when these
1644 * registers are not explicitly written.
1646 pci_restore_config_space_range(pdev, 9, 11, 0, true);
1647 pci_restore_config_space_range(pdev, 0, 8, 0, false);
1649 pci_restore_config_space_range(pdev, 0, 15, 0, false);
1653 static void pci_restore_rebar_state(struct pci_dev *pdev)
1655 unsigned int pos, nbars, i;
1658 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_REBAR);
1662 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
1663 nbars = (ctrl & PCI_REBAR_CTRL_NBAR_MASK) >>
1664 PCI_REBAR_CTRL_NBAR_SHIFT;
1666 for (i = 0; i < nbars; i++, pos += 8) {
1667 struct resource *res;
1670 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
1671 bar_idx = ctrl & PCI_REBAR_CTRL_BAR_IDX;
1672 res = pdev->resource + bar_idx;
1673 size = pci_rebar_bytes_to_size(resource_size(res));
1674 ctrl &= ~PCI_REBAR_CTRL_BAR_SIZE;
1675 ctrl |= size << PCI_REBAR_CTRL_BAR_SHIFT;
1676 pci_write_config_dword(pdev, pos + PCI_REBAR_CTRL, ctrl);
1681 * pci_restore_state - Restore the saved state of a PCI device
1682 * @dev: PCI device that we're dealing with
1684 void pci_restore_state(struct pci_dev *dev)
1686 if (!dev->state_saved)
1690 * Restore max latencies (in the LTR capability) before enabling
1691 * LTR itself (in the PCIe capability).
1693 pci_restore_ltr_state(dev);
1695 pci_restore_pcie_state(dev);
1696 pci_restore_pasid_state(dev);
1697 pci_restore_pri_state(dev);
1698 pci_restore_ats_state(dev);
1699 pci_restore_vc_state(dev);
1700 pci_restore_rebar_state(dev);
1701 pci_restore_dpc_state(dev);
1702 pci_restore_ptm_state(dev);
1704 pci_aer_clear_status(dev);
1705 pci_restore_aer_state(dev);
1707 pci_restore_config_space(dev);
1709 pci_restore_pcix_state(dev);
1710 pci_restore_msi_state(dev);
1712 /* Restore ACS and IOV configuration state */
1713 pci_enable_acs(dev);
1714 pci_restore_iov_state(dev);
1716 dev->state_saved = false;
1718 EXPORT_SYMBOL(pci_restore_state);
1720 struct pci_saved_state {
1721 u32 config_space[16];
1722 struct pci_cap_saved_data cap[];
1726 * pci_store_saved_state - Allocate and return an opaque struct containing
1727 * the device saved state.
1728 * @dev: PCI device that we're dealing with
1730 * Return NULL if no state or error.
1732 struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev)
1734 struct pci_saved_state *state;
1735 struct pci_cap_saved_state *tmp;
1736 struct pci_cap_saved_data *cap;
1739 if (!dev->state_saved)
1742 size = sizeof(*state) + sizeof(struct pci_cap_saved_data);
1744 hlist_for_each_entry(tmp, &dev->saved_cap_space, next)
1745 size += sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1747 state = kzalloc(size, GFP_KERNEL);
1751 memcpy(state->config_space, dev->saved_config_space,
1752 sizeof(state->config_space));
1755 hlist_for_each_entry(tmp, &dev->saved_cap_space, next) {
1756 size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1757 memcpy(cap, &tmp->cap, len);
1758 cap = (struct pci_cap_saved_data *)((u8 *)cap + len);
1760 /* Empty cap_save terminates list */
1764 EXPORT_SYMBOL_GPL(pci_store_saved_state);
1767 * pci_load_saved_state - Reload the provided save state into struct pci_dev.
1768 * @dev: PCI device that we're dealing with
1769 * @state: Saved state returned from pci_store_saved_state()
1771 int pci_load_saved_state(struct pci_dev *dev,
1772 struct pci_saved_state *state)
1774 struct pci_cap_saved_data *cap;
1776 dev->state_saved = false;
1781 memcpy(dev->saved_config_space, state->config_space,
1782 sizeof(state->config_space));
1786 struct pci_cap_saved_state *tmp;
1788 tmp = _pci_find_saved_cap(dev, cap->cap_nr, cap->cap_extended);
1789 if (!tmp || tmp->cap.size != cap->size)
1792 memcpy(tmp->cap.data, cap->data, tmp->cap.size);
1793 cap = (struct pci_cap_saved_data *)((u8 *)cap +
1794 sizeof(struct pci_cap_saved_data) + cap->size);
1797 dev->state_saved = true;
1800 EXPORT_SYMBOL_GPL(pci_load_saved_state);
1803 * pci_load_and_free_saved_state - Reload the save state pointed to by state,
1804 * and free the memory allocated for it.
1805 * @dev: PCI device that we're dealing with
1806 * @state: Pointer to saved state returned from pci_store_saved_state()
1808 int pci_load_and_free_saved_state(struct pci_dev *dev,
1809 struct pci_saved_state **state)
1811 int ret = pci_load_saved_state(dev, *state);
1816 EXPORT_SYMBOL_GPL(pci_load_and_free_saved_state);
1818 int __weak pcibios_enable_device(struct pci_dev *dev, int bars)
1820 return pci_enable_resources(dev, bars);
1823 static int do_pci_enable_device(struct pci_dev *dev, int bars)
1826 struct pci_dev *bridge;
1830 err = pci_set_power_state(dev, PCI_D0);
1831 if (err < 0 && err != -EIO)
1834 bridge = pci_upstream_bridge(dev);
1836 pcie_aspm_powersave_config_link(bridge);
1838 err = pcibios_enable_device(dev, bars);
1841 pci_fixup_device(pci_fixup_enable, dev);
1843 if (dev->msi_enabled || dev->msix_enabled)
1846 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
1848 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1849 if (cmd & PCI_COMMAND_INTX_DISABLE)
1850 pci_write_config_word(dev, PCI_COMMAND,
1851 cmd & ~PCI_COMMAND_INTX_DISABLE);
1858 * pci_reenable_device - Resume abandoned device
1859 * @dev: PCI device to be resumed
1861 * NOTE: This function is a backend of pci_default_resume() and is not supposed
1862 * to be called by normal code, write proper resume handler and use it instead.
1864 int pci_reenable_device(struct pci_dev *dev)
1866 if (pci_is_enabled(dev))
1867 return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
1870 EXPORT_SYMBOL(pci_reenable_device);
1872 static void pci_enable_bridge(struct pci_dev *dev)
1874 struct pci_dev *bridge;
1877 bridge = pci_upstream_bridge(dev);
1879 pci_enable_bridge(bridge);
1881 if (pci_is_enabled(dev)) {
1882 if (!dev->is_busmaster)
1883 pci_set_master(dev);
1887 retval = pci_enable_device(dev);
1889 pci_err(dev, "Error enabling bridge (%d), continuing\n",
1891 pci_set_master(dev);
1894 static int pci_enable_device_flags(struct pci_dev *dev, unsigned long flags)
1896 struct pci_dev *bridge;
1901 * Power state could be unknown at this point, either due to a fresh
1902 * boot or a device removal call. So get the current power state
1903 * so that things like MSI message writing will behave as expected
1904 * (e.g. if the device really is in D0 at enable time).
1906 pci_update_current_state(dev, dev->current_state);
1908 if (atomic_inc_return(&dev->enable_cnt) > 1)
1909 return 0; /* already enabled */
1911 bridge = pci_upstream_bridge(dev);
1913 pci_enable_bridge(bridge);
1915 /* only skip sriov related */
1916 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
1917 if (dev->resource[i].flags & flags)
1919 for (i = PCI_BRIDGE_RESOURCES; i < DEVICE_COUNT_RESOURCE; i++)
1920 if (dev->resource[i].flags & flags)
1923 err = do_pci_enable_device(dev, bars);
1925 atomic_dec(&dev->enable_cnt);
1930 * pci_enable_device_io - Initialize a device for use with IO space
1931 * @dev: PCI device to be initialized
1933 * Initialize device before it's used by a driver. Ask low-level code
1934 * to enable I/O resources. Wake up the device if it was suspended.
1935 * Beware, this function can fail.
1937 int pci_enable_device_io(struct pci_dev *dev)
1939 return pci_enable_device_flags(dev, IORESOURCE_IO);
1941 EXPORT_SYMBOL(pci_enable_device_io);
1944 * pci_enable_device_mem - Initialize a device for use with Memory space
1945 * @dev: PCI device to be initialized
1947 * Initialize device before it's used by a driver. Ask low-level code
1948 * to enable Memory resources. Wake up the device if it was suspended.
1949 * Beware, this function can fail.
1951 int pci_enable_device_mem(struct pci_dev *dev)
1953 return pci_enable_device_flags(dev, IORESOURCE_MEM);
1955 EXPORT_SYMBOL(pci_enable_device_mem);
1958 * pci_enable_device - Initialize device before it's used by a driver.
1959 * @dev: PCI device to be initialized
1961 * Initialize device before it's used by a driver. Ask low-level code
1962 * to enable I/O and memory. Wake up the device if it was suspended.
1963 * Beware, this function can fail.
1965 * Note we don't actually enable the device many times if we call
1966 * this function repeatedly (we just increment the count).
1968 int pci_enable_device(struct pci_dev *dev)
1970 return pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
1972 EXPORT_SYMBOL(pci_enable_device);
1975 * Managed PCI resources. This manages device on/off, INTx/MSI/MSI-X
1976 * on/off and BAR regions. pci_dev itself records MSI/MSI-X status, so
1977 * there's no need to track it separately. pci_devres is initialized
1978 * when a device is enabled using managed PCI device enable interface.
1981 unsigned int enabled:1;
1982 unsigned int pinned:1;
1983 unsigned int orig_intx:1;
1984 unsigned int restore_intx:1;
1989 static void pcim_release(struct device *gendev, void *res)
1991 struct pci_dev *dev = to_pci_dev(gendev);
1992 struct pci_devres *this = res;
1995 if (dev->msi_enabled)
1996 pci_disable_msi(dev);
1997 if (dev->msix_enabled)
1998 pci_disable_msix(dev);
2000 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
2001 if (this->region_mask & (1 << i))
2002 pci_release_region(dev, i);
2007 if (this->restore_intx)
2008 pci_intx(dev, this->orig_intx);
2010 if (this->enabled && !this->pinned)
2011 pci_disable_device(dev);
2014 static struct pci_devres *get_pci_dr(struct pci_dev *pdev)
2016 struct pci_devres *dr, *new_dr;
2018 dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
2022 new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
2025 return devres_get(&pdev->dev, new_dr, NULL, NULL);
2028 static struct pci_devres *find_pci_dr(struct pci_dev *pdev)
2030 if (pci_is_managed(pdev))
2031 return devres_find(&pdev->dev, pcim_release, NULL, NULL);
2036 * pcim_enable_device - Managed pci_enable_device()
2037 * @pdev: PCI device to be initialized
2039 * Managed pci_enable_device().
2041 int pcim_enable_device(struct pci_dev *pdev)
2043 struct pci_devres *dr;
2046 dr = get_pci_dr(pdev);
2052 rc = pci_enable_device(pdev);
2054 pdev->is_managed = 1;
2059 EXPORT_SYMBOL(pcim_enable_device);
2062 * pcim_pin_device - Pin managed PCI device
2063 * @pdev: PCI device to pin
2065 * Pin managed PCI device @pdev. Pinned device won't be disabled on
2066 * driver detach. @pdev must have been enabled with
2067 * pcim_enable_device().
2069 void pcim_pin_device(struct pci_dev *pdev)
2071 struct pci_devres *dr;
2073 dr = find_pci_dr(pdev);
2074 WARN_ON(!dr || !dr->enabled);
2078 EXPORT_SYMBOL(pcim_pin_device);
2081 * pcibios_device_add - provide arch specific hooks when adding device dev
2082 * @dev: the PCI device being added
2084 * Permits the platform to provide architecture specific functionality when
2085 * devices are added. This is the default implementation. Architecture
2086 * implementations can override this.
2088 int __weak pcibios_device_add(struct pci_dev *dev)
2094 * pcibios_release_device - provide arch specific hooks when releasing
2096 * @dev: the PCI device being released
2098 * Permits the platform to provide architecture specific functionality when
2099 * devices are released. This is the default implementation. Architecture
2100 * implementations can override this.
2102 void __weak pcibios_release_device(struct pci_dev *dev) {}
2105 * pcibios_disable_device - disable arch specific PCI resources for device dev
2106 * @dev: the PCI device to disable
2108 * Disables architecture specific PCI resources for the device. This
2109 * is the default implementation. Architecture implementations can
2112 void __weak pcibios_disable_device(struct pci_dev *dev) {}
2115 * pcibios_penalize_isa_irq - penalize an ISA IRQ
2116 * @irq: ISA IRQ to penalize
2117 * @active: IRQ active or not
2119 * Permits the platform to provide architecture-specific functionality when
2120 * penalizing ISA IRQs. This is the default implementation. Architecture
2121 * implementations can override this.
2123 void __weak pcibios_penalize_isa_irq(int irq, int active) {}
2125 static void do_pci_disable_device(struct pci_dev *dev)
2129 pci_read_config_word(dev, PCI_COMMAND, &pci_command);
2130 if (pci_command & PCI_COMMAND_MASTER) {
2131 pci_command &= ~PCI_COMMAND_MASTER;
2132 pci_write_config_word(dev, PCI_COMMAND, pci_command);
2135 pcibios_disable_device(dev);
2139 * pci_disable_enabled_device - Disable device without updating enable_cnt
2140 * @dev: PCI device to disable
2142 * NOTE: This function is a backend of PCI power management routines and is
2143 * not supposed to be called drivers.
2145 void pci_disable_enabled_device(struct pci_dev *dev)
2147 if (pci_is_enabled(dev))
2148 do_pci_disable_device(dev);
2152 * pci_disable_device - Disable PCI device after use
2153 * @dev: PCI device to be disabled
2155 * Signal to the system that the PCI device is not in use by the system
2156 * anymore. This only involves disabling PCI bus-mastering, if active.
2158 * Note we don't actually disable the device until all callers of
2159 * pci_enable_device() have called pci_disable_device().
2161 void pci_disable_device(struct pci_dev *dev)
2163 struct pci_devres *dr;
2165 dr = find_pci_dr(dev);
2169 dev_WARN_ONCE(&dev->dev, atomic_read(&dev->enable_cnt) <= 0,
2170 "disabling already-disabled device");
2172 if (atomic_dec_return(&dev->enable_cnt) != 0)
2175 do_pci_disable_device(dev);
2177 dev->is_busmaster = 0;
2179 EXPORT_SYMBOL(pci_disable_device);
2182 * pcibios_set_pcie_reset_state - set reset state for device dev
2183 * @dev: the PCIe device reset
2184 * @state: Reset state to enter into
2186 * Set the PCIe reset state for the device. This is the default
2187 * implementation. Architecture implementations can override this.
2189 int __weak pcibios_set_pcie_reset_state(struct pci_dev *dev,
2190 enum pcie_reset_state state)
2196 * pci_set_pcie_reset_state - set reset state for device dev
2197 * @dev: the PCIe device reset
2198 * @state: Reset state to enter into
2200 * Sets the PCI reset state for the device.
2202 int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
2204 return pcibios_set_pcie_reset_state(dev, state);
2206 EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);
2208 #ifdef CONFIG_PCIEAER
2209 void pcie_clear_device_status(struct pci_dev *dev)
2213 pcie_capability_read_word(dev, PCI_EXP_DEVSTA, &sta);
2214 pcie_capability_write_word(dev, PCI_EXP_DEVSTA, sta);
2219 * pcie_clear_root_pme_status - Clear root port PME interrupt status.
2220 * @dev: PCIe root port or event collector.
2222 void pcie_clear_root_pme_status(struct pci_dev *dev)
2224 pcie_capability_set_dword(dev, PCI_EXP_RTSTA, PCI_EXP_RTSTA_PME);
2228 * pci_check_pme_status - Check if given device has generated PME.
2229 * @dev: Device to check.
2231 * Check the PME status of the device and if set, clear it and clear PME enable
2232 * (if set). Return 'true' if PME status and PME enable were both set or
2233 * 'false' otherwise.
2235 bool pci_check_pme_status(struct pci_dev *dev)
2244 pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
2245 pci_read_config_word(dev, pmcsr_pos, &pmcsr);
2246 if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
2249 /* Clear PME status. */
2250 pmcsr |= PCI_PM_CTRL_PME_STATUS;
2251 if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
2252 /* Disable PME to avoid interrupt flood. */
2253 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
2257 pci_write_config_word(dev, pmcsr_pos, pmcsr);
2263 * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
2264 * @dev: Device to handle.
2265 * @pme_poll_reset: Whether or not to reset the device's pme_poll flag.
2267 * Check if @dev has generated PME and queue a resume request for it in that
2270 static int pci_pme_wakeup(struct pci_dev *dev, void *pme_poll_reset)
2272 if (pme_poll_reset && dev->pme_poll)
2273 dev->pme_poll = false;
2275 if (pci_check_pme_status(dev)) {
2276 pci_wakeup_event(dev);
2277 pm_request_resume(&dev->dev);
2283 * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
2284 * @bus: Top bus of the subtree to walk.
2286 void pci_pme_wakeup_bus(struct pci_bus *bus)
2289 pci_walk_bus(bus, pci_pme_wakeup, (void *)true);
2294 * pci_pme_capable - check the capability of PCI device to generate PME#
2295 * @dev: PCI device to handle.
2296 * @state: PCI state from which device will issue PME#.
2298 bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
2303 return !!(dev->pme_support & (1 << state));
2305 EXPORT_SYMBOL(pci_pme_capable);
2307 static void pci_pme_list_scan(struct work_struct *work)
2309 struct pci_pme_device *pme_dev, *n;
2311 mutex_lock(&pci_pme_list_mutex);
2312 list_for_each_entry_safe(pme_dev, n, &pci_pme_list, list) {
2313 if (pme_dev->dev->pme_poll) {
2314 struct pci_dev *bridge;
2316 bridge = pme_dev->dev->bus->self;
2318 * If bridge is in low power state, the
2319 * configuration space of subordinate devices
2320 * may be not accessible
2322 if (bridge && bridge->current_state != PCI_D0)
2325 * If the device is in D3cold it should not be
2328 if (pme_dev->dev->current_state == PCI_D3cold)
2331 pci_pme_wakeup(pme_dev->dev, NULL);
2333 list_del(&pme_dev->list);
2337 if (!list_empty(&pci_pme_list))
2338 queue_delayed_work(system_freezable_wq, &pci_pme_work,
2339 msecs_to_jiffies(PME_TIMEOUT));
2340 mutex_unlock(&pci_pme_list_mutex);
2343 static void __pci_pme_active(struct pci_dev *dev, bool enable)
2347 if (!dev->pme_support)
2350 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
2351 /* Clear PME_Status by writing 1 to it and enable PME# */
2352 pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
2354 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
2356 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
2360 * pci_pme_restore - Restore PME configuration after config space restore.
2361 * @dev: PCI device to update.
2363 void pci_pme_restore(struct pci_dev *dev)
2367 if (!dev->pme_support)
2370 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
2371 if (dev->wakeup_prepared) {
2372 pmcsr |= PCI_PM_CTRL_PME_ENABLE;
2373 pmcsr &= ~PCI_PM_CTRL_PME_STATUS;
2375 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
2376 pmcsr |= PCI_PM_CTRL_PME_STATUS;
2378 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
2382 * pci_pme_active - enable or disable PCI device's PME# function
2383 * @dev: PCI device to handle.
2384 * @enable: 'true' to enable PME# generation; 'false' to disable it.
2386 * The caller must verify that the device is capable of generating PME# before
2387 * calling this function with @enable equal to 'true'.
2389 void pci_pme_active(struct pci_dev *dev, bool enable)
2391 __pci_pme_active(dev, enable);
2394 * PCI (as opposed to PCIe) PME requires that the device have
2395 * its PME# line hooked up correctly. Not all hardware vendors
2396 * do this, so the PME never gets delivered and the device
2397 * remains asleep. The easiest way around this is to
2398 * periodically walk the list of suspended devices and check
2399 * whether any have their PME flag set. The assumption is that
2400 * we'll wake up often enough anyway that this won't be a huge
2401 * hit, and the power savings from the devices will still be a
2404 * Although PCIe uses in-band PME message instead of PME# line
2405 * to report PME, PME does not work for some PCIe devices in
2406 * reality. For example, there are devices that set their PME
2407 * status bits, but don't really bother to send a PME message;
2408 * there are PCI Express Root Ports that don't bother to
2409 * trigger interrupts when they receive PME messages from the
2410 * devices below. So PME poll is used for PCIe devices too.
2413 if (dev->pme_poll) {
2414 struct pci_pme_device *pme_dev;
2416 pme_dev = kmalloc(sizeof(struct pci_pme_device),
2419 pci_warn(dev, "can't enable PME#\n");
2423 mutex_lock(&pci_pme_list_mutex);
2424 list_add(&pme_dev->list, &pci_pme_list);
2425 if (list_is_singular(&pci_pme_list))
2426 queue_delayed_work(system_freezable_wq,
2428 msecs_to_jiffies(PME_TIMEOUT));
2429 mutex_unlock(&pci_pme_list_mutex);
2431 mutex_lock(&pci_pme_list_mutex);
2432 list_for_each_entry(pme_dev, &pci_pme_list, list) {
2433 if (pme_dev->dev == dev) {
2434 list_del(&pme_dev->list);
2439 mutex_unlock(&pci_pme_list_mutex);
2443 pci_dbg(dev, "PME# %s\n", enable ? "enabled" : "disabled");
2445 EXPORT_SYMBOL(pci_pme_active);
2448 * __pci_enable_wake - enable PCI device as wakeup event source
2449 * @dev: PCI device affected
2450 * @state: PCI state from which device will issue wakeup events
2451 * @enable: True to enable event generation; false to disable
2453 * This enables the device as a wakeup event source, or disables it.
2454 * When such events involves platform-specific hooks, those hooks are
2455 * called automatically by this routine.
2457 * Devices with legacy power management (no standard PCI PM capabilities)
2458 * always require such platform hooks.
2461 * 0 is returned on success
2462 * -EINVAL is returned if device is not supposed to wake up the system
2463 * Error code depending on the platform is returned if both the platform and
2464 * the native mechanism fail to enable the generation of wake-up events
2466 static int __pci_enable_wake(struct pci_dev *dev, pci_power_t state, bool enable)
2471 * Bridges that are not power-manageable directly only signal
2472 * wakeup on behalf of subordinate devices which is set up
2473 * elsewhere, so skip them. However, bridges that are
2474 * power-manageable may signal wakeup for themselves (for example,
2475 * on a hotplug event) and they need to be covered here.
2477 if (!pci_power_manageable(dev))
2480 /* Don't do the same thing twice in a row for one device. */
2481 if (!!enable == !!dev->wakeup_prepared)
2485 * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
2486 * Anderson we should be doing PME# wake enable followed by ACPI wake
2487 * enable. To disable wake-up we call the platform first, for symmetry.
2494 * Enable PME signaling if the device can signal PME from
2495 * D3cold regardless of whether or not it can signal PME from
2496 * the current target state, because that will allow it to
2497 * signal PME when the hierarchy above it goes into D3cold and
2498 * the device itself ends up in D3cold as a result of that.
2500 if (pci_pme_capable(dev, state) || pci_pme_capable(dev, PCI_D3cold))
2501 pci_pme_active(dev, true);
2504 error = platform_pci_set_wakeup(dev, true);
2508 dev->wakeup_prepared = true;
2510 platform_pci_set_wakeup(dev, false);
2511 pci_pme_active(dev, false);
2512 dev->wakeup_prepared = false;
2519 * pci_enable_wake - change wakeup settings for a PCI device
2520 * @pci_dev: Target device
2521 * @state: PCI state from which device will issue wakeup events
2522 * @enable: Whether or not to enable event generation
2524 * If @enable is set, check device_may_wakeup() for the device before calling
2525 * __pci_enable_wake() for it.
2527 int pci_enable_wake(struct pci_dev *pci_dev, pci_power_t state, bool enable)
2529 if (enable && !device_may_wakeup(&pci_dev->dev))
2532 return __pci_enable_wake(pci_dev, state, enable);
2534 EXPORT_SYMBOL(pci_enable_wake);
2537 * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
2538 * @dev: PCI device to prepare
2539 * @enable: True to enable wake-up event generation; false to disable
2541 * Many drivers want the device to wake up the system from D3_hot or D3_cold
2542 * and this function allows them to set that up cleanly - pci_enable_wake()
2543 * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
2544 * ordering constraints.
2546 * This function only returns error code if the device is not allowed to wake
2547 * up the system from sleep or it is not capable of generating PME# from both
2548 * D3_hot and D3_cold and the platform is unable to enable wake-up power for it.
2550 int pci_wake_from_d3(struct pci_dev *dev, bool enable)
2552 return pci_pme_capable(dev, PCI_D3cold) ?
2553 pci_enable_wake(dev, PCI_D3cold, enable) :
2554 pci_enable_wake(dev, PCI_D3hot, enable);
2556 EXPORT_SYMBOL(pci_wake_from_d3);
2559 * pci_target_state - find an appropriate low power state for a given PCI dev
2561 * @wakeup: Whether or not wakeup functionality will be enabled for the device.
2563 * Use underlying platform code to find a supported low power state for @dev.
2564 * If the platform can't manage @dev, return the deepest state from which it
2565 * can generate wake events, based on any available PME info.
2567 static pci_power_t pci_target_state(struct pci_dev *dev, bool wakeup)
2569 if (platform_pci_power_manageable(dev)) {
2571 * Call the platform to find the target state for the device.
2573 pci_power_t state = platform_pci_choose_state(dev);
2576 case PCI_POWER_ERROR:
2582 if (pci_no_d1d2(dev))
2590 * If the device is in D3cold even though it's not power-manageable by
2591 * the platform, it may have been powered down by non-standard means.
2592 * Best to let it slumber.
2594 if (dev->current_state == PCI_D3cold)
2596 else if (!dev->pm_cap)
2599 if (wakeup && dev->pme_support) {
2600 pci_power_t state = PCI_D3hot;
2603 * Find the deepest state from which the device can generate
2606 while (state && !(dev->pme_support & (1 << state)))
2611 else if (dev->pme_support & 1)
2619 * pci_prepare_to_sleep - prepare PCI device for system-wide transition
2620 * into a sleep state
2621 * @dev: Device to handle.
2623 * Choose the power state appropriate for the device depending on whether
2624 * it can wake up the system and/or is power manageable by the platform
2625 * (PCI_D3hot is the default) and put the device into that state.
2627 int pci_prepare_to_sleep(struct pci_dev *dev)
2629 bool wakeup = device_may_wakeup(&dev->dev);
2630 pci_power_t target_state = pci_target_state(dev, wakeup);
2633 if (target_state == PCI_POWER_ERROR)
2637 * There are systems (for example, Intel mobile chips since Coffee
2638 * Lake) where the power drawn while suspended can be significantly
2639 * reduced by disabling PTM on PCIe root ports as this allows the
2640 * port to enter a lower-power PM state and the SoC to reach a
2641 * lower-power idle state as a whole.
2643 if (pci_pcie_type(dev) == PCI_EXP_TYPE_ROOT_PORT)
2644 pci_disable_ptm(dev);
2646 pci_enable_wake(dev, target_state, wakeup);
2648 error = pci_set_power_state(dev, target_state);
2651 pci_enable_wake(dev, target_state, false);
2652 pci_restore_ptm_state(dev);
2657 EXPORT_SYMBOL(pci_prepare_to_sleep);
2660 * pci_back_from_sleep - turn PCI device on during system-wide transition
2661 * into working state
2662 * @dev: Device to handle.
2664 * Disable device's system wake-up capability and put it into D0.
2666 int pci_back_from_sleep(struct pci_dev *dev)
2668 int ret = pci_set_power_state(dev, PCI_D0);
2673 pci_enable_wake(dev, PCI_D0, false);
2676 EXPORT_SYMBOL(pci_back_from_sleep);
2679 * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
2680 * @dev: PCI device being suspended.
2682 * Prepare @dev to generate wake-up events at run time and put it into a low
2685 int pci_finish_runtime_suspend(struct pci_dev *dev)
2687 pci_power_t target_state;
2690 target_state = pci_target_state(dev, device_can_wakeup(&dev->dev));
2691 if (target_state == PCI_POWER_ERROR)
2694 dev->runtime_d3cold = target_state == PCI_D3cold;
2697 * There are systems (for example, Intel mobile chips since Coffee
2698 * Lake) where the power drawn while suspended can be significantly
2699 * reduced by disabling PTM on PCIe root ports as this allows the
2700 * port to enter a lower-power PM state and the SoC to reach a
2701 * lower-power idle state as a whole.
2703 if (pci_pcie_type(dev) == PCI_EXP_TYPE_ROOT_PORT)
2704 pci_disable_ptm(dev);
2706 __pci_enable_wake(dev, target_state, pci_dev_run_wake(dev));
2708 error = pci_set_power_state(dev, target_state);
2711 pci_enable_wake(dev, target_state, false);
2712 pci_restore_ptm_state(dev);
2713 dev->runtime_d3cold = false;
2720 * pci_dev_run_wake - Check if device can generate run-time wake-up events.
2721 * @dev: Device to check.
2723 * Return true if the device itself is capable of generating wake-up events
2724 * (through the platform or using the native PCIe PME) or if the device supports
2725 * PME and one of its upstream bridges can generate wake-up events.
2727 bool pci_dev_run_wake(struct pci_dev *dev)
2729 struct pci_bus *bus = dev->bus;
2731 if (!dev->pme_support)
2734 /* PME-capable in principle, but not from the target power state */
2735 if (!pci_pme_capable(dev, pci_target_state(dev, true)))
2738 if (device_can_wakeup(&dev->dev))
2741 while (bus->parent) {
2742 struct pci_dev *bridge = bus->self;
2744 if (device_can_wakeup(&bridge->dev))
2750 /* We have reached the root bus. */
2752 return device_can_wakeup(bus->bridge);
2756 EXPORT_SYMBOL_GPL(pci_dev_run_wake);
2759 * pci_dev_need_resume - Check if it is necessary to resume the device.
2760 * @pci_dev: Device to check.
2762 * Return 'true' if the device is not runtime-suspended or it has to be
2763 * reconfigured due to wakeup settings difference between system and runtime
2764 * suspend, or the current power state of it is not suitable for the upcoming
2765 * (system-wide) transition.
2767 bool pci_dev_need_resume(struct pci_dev *pci_dev)
2769 struct device *dev = &pci_dev->dev;
2770 pci_power_t target_state;
2772 if (!pm_runtime_suspended(dev) || platform_pci_need_resume(pci_dev))
2775 target_state = pci_target_state(pci_dev, device_may_wakeup(dev));
2778 * If the earlier platform check has not triggered, D3cold is just power
2779 * removal on top of D3hot, so no need to resume the device in that
2782 return target_state != pci_dev->current_state &&
2783 target_state != PCI_D3cold &&
2784 pci_dev->current_state != PCI_D3hot;
2788 * pci_dev_adjust_pme - Adjust PME setting for a suspended device.
2789 * @pci_dev: Device to check.
2791 * If the device is suspended and it is not configured for system wakeup,
2792 * disable PME for it to prevent it from waking up the system unnecessarily.
2794 * Note that if the device's power state is D3cold and the platform check in
2795 * pci_dev_need_resume() has not triggered, the device's configuration need not
2798 void pci_dev_adjust_pme(struct pci_dev *pci_dev)
2800 struct device *dev = &pci_dev->dev;
2802 spin_lock_irq(&dev->power.lock);
2804 if (pm_runtime_suspended(dev) && !device_may_wakeup(dev) &&
2805 pci_dev->current_state < PCI_D3cold)
2806 __pci_pme_active(pci_dev, false);
2808 spin_unlock_irq(&dev->power.lock);
2812 * pci_dev_complete_resume - Finalize resume from system sleep for a device.
2813 * @pci_dev: Device to handle.
2815 * If the device is runtime suspended and wakeup-capable, enable PME for it as
2816 * it might have been disabled during the prepare phase of system suspend if
2817 * the device was not configured for system wakeup.
2819 void pci_dev_complete_resume(struct pci_dev *pci_dev)
2821 struct device *dev = &pci_dev->dev;
2823 if (!pci_dev_run_wake(pci_dev))
2826 spin_lock_irq(&dev->power.lock);
2828 if (pm_runtime_suspended(dev) && pci_dev->current_state < PCI_D3cold)
2829 __pci_pme_active(pci_dev, true);
2831 spin_unlock_irq(&dev->power.lock);
2835 * pci_choose_state - Choose the power state of a PCI device.
2836 * @dev: Target PCI device.
2837 * @state: Target state for the whole system.
2839 * Returns PCI power state suitable for @dev and @state.
2841 pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
2843 if (state.event == PM_EVENT_ON)
2846 return pci_target_state(dev, false);
2848 EXPORT_SYMBOL(pci_choose_state);
2850 void pci_config_pm_runtime_get(struct pci_dev *pdev)
2852 struct device *dev = &pdev->dev;
2853 struct device *parent = dev->parent;
2856 pm_runtime_get_sync(parent);
2857 pm_runtime_get_noresume(dev);
2859 * pdev->current_state is set to PCI_D3cold during suspending,
2860 * so wait until suspending completes
2862 pm_runtime_barrier(dev);
2864 * Only need to resume devices in D3cold, because config
2865 * registers are still accessible for devices suspended but
2868 if (pdev->current_state == PCI_D3cold)
2869 pm_runtime_resume(dev);
2872 void pci_config_pm_runtime_put(struct pci_dev *pdev)
2874 struct device *dev = &pdev->dev;
2875 struct device *parent = dev->parent;
2877 pm_runtime_put(dev);
2879 pm_runtime_put_sync(parent);
2882 static const struct dmi_system_id bridge_d3_blacklist[] = {
2886 * Gigabyte X299 root port is not marked as hotplug capable
2887 * which allows Linux to power manage it. However, this
2888 * confuses the BIOS SMI handler so don't power manage root
2889 * ports on that system.
2891 .ident = "X299 DESIGNARE EX-CF",
2893 DMI_MATCH(DMI_BOARD_VENDOR, "Gigabyte Technology Co., Ltd."),
2894 DMI_MATCH(DMI_BOARD_NAME, "X299 DESIGNARE EX-CF"),
2902 * pci_bridge_d3_possible - Is it possible to put the bridge into D3
2903 * @bridge: Bridge to check
2905 * This function checks if it is possible to move the bridge to D3.
2906 * Currently we only allow D3 for recent enough PCIe ports and Thunderbolt.
2908 bool pci_bridge_d3_possible(struct pci_dev *bridge)
2910 if (!pci_is_pcie(bridge))
2913 switch (pci_pcie_type(bridge)) {
2914 case PCI_EXP_TYPE_ROOT_PORT:
2915 case PCI_EXP_TYPE_UPSTREAM:
2916 case PCI_EXP_TYPE_DOWNSTREAM:
2917 if (pci_bridge_d3_disable)
2921 * Hotplug ports handled by firmware in System Management Mode
2922 * may not be put into D3 by the OS (Thunderbolt on non-Macs).
2924 if (bridge->is_hotplug_bridge && !pciehp_is_native(bridge))
2927 if (pci_bridge_d3_force)
2930 /* Even the oldest 2010 Thunderbolt controller supports D3. */
2931 if (bridge->is_thunderbolt)
2934 /* Platform might know better if the bridge supports D3 */
2935 if (platform_pci_bridge_d3(bridge))
2939 * Hotplug ports handled natively by the OS were not validated
2940 * by vendors for runtime D3 at least until 2018 because there
2941 * was no OS support.
2943 if (bridge->is_hotplug_bridge)
2946 if (dmi_check_system(bridge_d3_blacklist))
2950 * It should be safe to put PCIe ports from 2015 or newer
2953 if (dmi_get_bios_year() >= 2015)
2961 static int pci_dev_check_d3cold(struct pci_dev *dev, void *data)
2963 bool *d3cold_ok = data;
2965 if (/* The device needs to be allowed to go D3cold ... */
2966 dev->no_d3cold || !dev->d3cold_allowed ||
2968 /* ... and if it is wakeup capable to do so from D3cold. */
2969 (device_may_wakeup(&dev->dev) &&
2970 !pci_pme_capable(dev, PCI_D3cold)) ||
2972 /* If it is a bridge it must be allowed to go to D3. */
2973 !pci_power_manageable(dev))
2981 * pci_bridge_d3_update - Update bridge D3 capabilities
2982 * @dev: PCI device which is changed
2984 * Update upstream bridge PM capabilities accordingly depending on if the
2985 * device PM configuration was changed or the device is being removed. The
2986 * change is also propagated upstream.
2988 void pci_bridge_d3_update(struct pci_dev *dev)
2990 bool remove = !device_is_registered(&dev->dev);
2991 struct pci_dev *bridge;
2992 bool d3cold_ok = true;
2994 bridge = pci_upstream_bridge(dev);
2995 if (!bridge || !pci_bridge_d3_possible(bridge))
2999 * If D3 is currently allowed for the bridge, removing one of its
3000 * children won't change that.
3002 if (remove && bridge->bridge_d3)
3006 * If D3 is currently allowed for the bridge and a child is added or
3007 * changed, disallowance of D3 can only be caused by that child, so
3008 * we only need to check that single device, not any of its siblings.
3010 * If D3 is currently not allowed for the bridge, checking the device
3011 * first may allow us to skip checking its siblings.
3014 pci_dev_check_d3cold(dev, &d3cold_ok);
3017 * If D3 is currently not allowed for the bridge, this may be caused
3018 * either by the device being changed/removed or any of its siblings,
3019 * so we need to go through all children to find out if one of them
3020 * continues to block D3.
3022 if (d3cold_ok && !bridge->bridge_d3)
3023 pci_walk_bus(bridge->subordinate, pci_dev_check_d3cold,
3026 if (bridge->bridge_d3 != d3cold_ok) {
3027 bridge->bridge_d3 = d3cold_ok;
3028 /* Propagate change to upstream bridges */
3029 pci_bridge_d3_update(bridge);
3034 * pci_d3cold_enable - Enable D3cold for device
3035 * @dev: PCI device to handle
3037 * This function can be used in drivers to enable D3cold from the device
3038 * they handle. It also updates upstream PCI bridge PM capabilities
3041 void pci_d3cold_enable(struct pci_dev *dev)
3043 if (dev->no_d3cold) {
3044 dev->no_d3cold = false;
3045 pci_bridge_d3_update(dev);
3048 EXPORT_SYMBOL_GPL(pci_d3cold_enable);
3051 * pci_d3cold_disable - Disable D3cold for device
3052 * @dev: PCI device to handle
3054 * This function can be used in drivers to disable D3cold from the device
3055 * they handle. It also updates upstream PCI bridge PM capabilities
3058 void pci_d3cold_disable(struct pci_dev *dev)
3060 if (!dev->no_d3cold) {
3061 dev->no_d3cold = true;
3062 pci_bridge_d3_update(dev);
3065 EXPORT_SYMBOL_GPL(pci_d3cold_disable);
3068 * pci_pm_init - Initialize PM functions of given PCI device
3069 * @dev: PCI device to handle.
3071 void pci_pm_init(struct pci_dev *dev)
3077 pm_runtime_forbid(&dev->dev);
3078 pm_runtime_set_active(&dev->dev);
3079 pm_runtime_enable(&dev->dev);
3080 device_enable_async_suspend(&dev->dev);
3081 dev->wakeup_prepared = false;
3084 dev->pme_support = 0;
3086 /* find PCI PM capability in list */
3087 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
3090 /* Check device's ability to generate PME# */
3091 pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
3093 if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
3094 pci_err(dev, "unsupported PM cap regs version (%u)\n",
3095 pmc & PCI_PM_CAP_VER_MASK);
3100 dev->d3hot_delay = PCI_PM_D3HOT_WAIT;
3101 dev->d3cold_delay = PCI_PM_D3COLD_WAIT;
3102 dev->bridge_d3 = pci_bridge_d3_possible(dev);
3103 dev->d3cold_allowed = true;
3105 dev->d1_support = false;
3106 dev->d2_support = false;
3107 if (!pci_no_d1d2(dev)) {
3108 if (pmc & PCI_PM_CAP_D1)
3109 dev->d1_support = true;
3110 if (pmc & PCI_PM_CAP_D2)
3111 dev->d2_support = true;
3113 if (dev->d1_support || dev->d2_support)
3114 pci_info(dev, "supports%s%s\n",
3115 dev->d1_support ? " D1" : "",
3116 dev->d2_support ? " D2" : "");
3119 pmc &= PCI_PM_CAP_PME_MASK;
3121 pci_info(dev, "PME# supported from%s%s%s%s%s\n",
3122 (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
3123 (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
3124 (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
3125 (pmc & PCI_PM_CAP_PME_D3hot) ? " D3hot" : "",
3126 (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
3127 dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
3128 dev->pme_poll = true;
3130 * Make device's PM flags reflect the wake-up capability, but
3131 * let the user space enable it to wake up the system as needed.
3133 device_set_wakeup_capable(&dev->dev, true);
3134 /* Disable the PME# generation functionality */
3135 pci_pme_active(dev, false);
3138 pci_read_config_word(dev, PCI_STATUS, &status);
3139 if (status & PCI_STATUS_IMM_READY)
3143 static unsigned long pci_ea_flags(struct pci_dev *dev, u8 prop)
3145 unsigned long flags = IORESOURCE_PCI_FIXED | IORESOURCE_PCI_EA_BEI;
3149 case PCI_EA_P_VF_MEM:
3150 flags |= IORESOURCE_MEM;
3152 case PCI_EA_P_MEM_PREFETCH:
3153 case PCI_EA_P_VF_MEM_PREFETCH:
3154 flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
3157 flags |= IORESOURCE_IO;
3166 static struct resource *pci_ea_get_resource(struct pci_dev *dev, u8 bei,
3169 if (bei <= PCI_EA_BEI_BAR5 && prop <= PCI_EA_P_IO)
3170 return &dev->resource[bei];
3171 #ifdef CONFIG_PCI_IOV
3172 else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5 &&
3173 (prop == PCI_EA_P_VF_MEM || prop == PCI_EA_P_VF_MEM_PREFETCH))
3174 return &dev->resource[PCI_IOV_RESOURCES +
3175 bei - PCI_EA_BEI_VF_BAR0];
3177 else if (bei == PCI_EA_BEI_ROM)
3178 return &dev->resource[PCI_ROM_RESOURCE];
3183 /* Read an Enhanced Allocation (EA) entry */
3184 static int pci_ea_read(struct pci_dev *dev, int offset)
3186 struct resource *res;
3187 int ent_size, ent_offset = offset;
3188 resource_size_t start, end;
3189 unsigned long flags;
3190 u32 dw0, bei, base, max_offset;
3192 bool support_64 = (sizeof(resource_size_t) >= 8);
3194 pci_read_config_dword(dev, ent_offset, &dw0);
3197 /* Entry size field indicates DWORDs after 1st */
3198 ent_size = ((dw0 & PCI_EA_ES) + 1) << 2;
3200 if (!(dw0 & PCI_EA_ENABLE)) /* Entry not enabled */
3203 bei = (dw0 & PCI_EA_BEI) >> 4;
3204 prop = (dw0 & PCI_EA_PP) >> 8;
3207 * If the Property is in the reserved range, try the Secondary
3210 if (prop > PCI_EA_P_BRIDGE_IO && prop < PCI_EA_P_MEM_RESERVED)
3211 prop = (dw0 & PCI_EA_SP) >> 16;
3212 if (prop > PCI_EA_P_BRIDGE_IO)
3215 res = pci_ea_get_resource(dev, bei, prop);
3217 pci_err(dev, "Unsupported EA entry BEI: %u\n", bei);
3221 flags = pci_ea_flags(dev, prop);
3223 pci_err(dev, "Unsupported EA properties: %#x\n", prop);
3228 pci_read_config_dword(dev, ent_offset, &base);
3229 start = (base & PCI_EA_FIELD_MASK);
3232 /* Read MaxOffset */
3233 pci_read_config_dword(dev, ent_offset, &max_offset);
3236 /* Read Base MSBs (if 64-bit entry) */
3237 if (base & PCI_EA_IS_64) {
3240 pci_read_config_dword(dev, ent_offset, &base_upper);
3243 flags |= IORESOURCE_MEM_64;
3245 /* entry starts above 32-bit boundary, can't use */
3246 if (!support_64 && base_upper)
3250 start |= ((u64)base_upper << 32);
3253 end = start + (max_offset | 0x03);
3255 /* Read MaxOffset MSBs (if 64-bit entry) */
3256 if (max_offset & PCI_EA_IS_64) {
3257 u32 max_offset_upper;
3259 pci_read_config_dword(dev, ent_offset, &max_offset_upper);
3262 flags |= IORESOURCE_MEM_64;
3264 /* entry too big, can't use */
3265 if (!support_64 && max_offset_upper)
3269 end += ((u64)max_offset_upper << 32);
3273 pci_err(dev, "EA Entry crosses address boundary\n");
3277 if (ent_size != ent_offset - offset) {
3278 pci_err(dev, "EA Entry Size (%d) does not match length read (%d)\n",
3279 ent_size, ent_offset - offset);
3283 res->name = pci_name(dev);
3288 if (bei <= PCI_EA_BEI_BAR5)
3289 pci_info(dev, "BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
3291 else if (bei == PCI_EA_BEI_ROM)
3292 pci_info(dev, "ROM: %pR (from Enhanced Allocation, properties %#02x)\n",
3294 else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5)
3295 pci_info(dev, "VF BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
3296 bei - PCI_EA_BEI_VF_BAR0, res, prop);
3298 pci_info(dev, "BEI %d res: %pR (from Enhanced Allocation, properties %#02x)\n",
3302 return offset + ent_size;
3305 /* Enhanced Allocation Initialization */
3306 void pci_ea_init(struct pci_dev *dev)
3313 /* find PCI EA capability in list */
3314 ea = pci_find_capability(dev, PCI_CAP_ID_EA);
3318 /* determine the number of entries */
3319 pci_bus_read_config_byte(dev->bus, dev->devfn, ea + PCI_EA_NUM_ENT,
3321 num_ent &= PCI_EA_NUM_ENT_MASK;
3323 offset = ea + PCI_EA_FIRST_ENT;
3325 /* Skip DWORD 2 for type 1 functions */
3326 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE)
3329 /* parse each EA entry */
3330 for (i = 0; i < num_ent; ++i)
3331 offset = pci_ea_read(dev, offset);
3334 static void pci_add_saved_cap(struct pci_dev *pci_dev,
3335 struct pci_cap_saved_state *new_cap)
3337 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
3341 * _pci_add_cap_save_buffer - allocate buffer for saving given
3342 * capability registers
3343 * @dev: the PCI device
3344 * @cap: the capability to allocate the buffer for
3345 * @extended: Standard or Extended capability ID
3346 * @size: requested size of the buffer
3348 static int _pci_add_cap_save_buffer(struct pci_dev *dev, u16 cap,
3349 bool extended, unsigned int size)
3352 struct pci_cap_saved_state *save_state;
3355 pos = pci_find_ext_capability(dev, cap);
3357 pos = pci_find_capability(dev, cap);
3362 save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
3366 save_state->cap.cap_nr = cap;
3367 save_state->cap.cap_extended = extended;
3368 save_state->cap.size = size;
3369 pci_add_saved_cap(dev, save_state);
3374 int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size)
3376 return _pci_add_cap_save_buffer(dev, cap, false, size);
3379 int pci_add_ext_cap_save_buffer(struct pci_dev *dev, u16 cap, unsigned int size)
3381 return _pci_add_cap_save_buffer(dev, cap, true, size);
3385 * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
3386 * @dev: the PCI device
3388 void pci_allocate_cap_save_buffers(struct pci_dev *dev)
3392 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
3393 PCI_EXP_SAVE_REGS * sizeof(u16));
3395 pci_err(dev, "unable to preallocate PCI Express save buffer\n");
3397 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
3399 pci_err(dev, "unable to preallocate PCI-X save buffer\n");
3401 error = pci_add_ext_cap_save_buffer(dev, PCI_EXT_CAP_ID_LTR,
3404 pci_err(dev, "unable to allocate suspend buffer for LTR\n");
3406 pci_allocate_vc_save_buffers(dev);
3409 void pci_free_cap_save_buffers(struct pci_dev *dev)
3411 struct pci_cap_saved_state *tmp;
3412 struct hlist_node *n;
3414 hlist_for_each_entry_safe(tmp, n, &dev->saved_cap_space, next)
3419 * pci_configure_ari - enable or disable ARI forwarding
3420 * @dev: the PCI device
3422 * If @dev and its upstream bridge both support ARI, enable ARI in the
3423 * bridge. Otherwise, disable ARI in the bridge.
3425 void pci_configure_ari(struct pci_dev *dev)
3428 struct pci_dev *bridge;
3430 if (pcie_ari_disabled || !pci_is_pcie(dev) || dev->devfn)
3433 bridge = dev->bus->self;
3437 pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
3438 if (!(cap & PCI_EXP_DEVCAP2_ARI))
3441 if (pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI)) {
3442 pcie_capability_set_word(bridge, PCI_EXP_DEVCTL2,
3443 PCI_EXP_DEVCTL2_ARI);
3444 bridge->ari_enabled = 1;
3446 pcie_capability_clear_word(bridge, PCI_EXP_DEVCTL2,
3447 PCI_EXP_DEVCTL2_ARI);
3448 bridge->ari_enabled = 0;
3452 static bool pci_acs_flags_enabled(struct pci_dev *pdev, u16 acs_flags)
3457 pos = pdev->acs_cap;
3462 * Except for egress control, capabilities are either required
3463 * or only required if controllable. Features missing from the
3464 * capability field can therefore be assumed as hard-wired enabled.
3466 pci_read_config_word(pdev, pos + PCI_ACS_CAP, &cap);
3467 acs_flags &= (cap | PCI_ACS_EC);
3469 pci_read_config_word(pdev, pos + PCI_ACS_CTRL, &ctrl);
3470 return (ctrl & acs_flags) == acs_flags;
3474 * pci_acs_enabled - test ACS against required flags for a given device
3475 * @pdev: device to test
3476 * @acs_flags: required PCI ACS flags
3478 * Return true if the device supports the provided flags. Automatically
3479 * filters out flags that are not implemented on multifunction devices.
3481 * Note that this interface checks the effective ACS capabilities of the
3482 * device rather than the actual capabilities. For instance, most single
3483 * function endpoints are not required to support ACS because they have no
3484 * opportunity for peer-to-peer access. We therefore return 'true'
3485 * regardless of whether the device exposes an ACS capability. This makes
3486 * it much easier for callers of this function to ignore the actual type
3487 * or topology of the device when testing ACS support.
3489 bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags)
3493 ret = pci_dev_specific_acs_enabled(pdev, acs_flags);
3498 * Conventional PCI and PCI-X devices never support ACS, either
3499 * effectively or actually. The shared bus topology implies that
3500 * any device on the bus can receive or snoop DMA.
3502 if (!pci_is_pcie(pdev))
3505 switch (pci_pcie_type(pdev)) {
3507 * PCI/X-to-PCIe bridges are not specifically mentioned by the spec,
3508 * but since their primary interface is PCI/X, we conservatively
3509 * handle them as we would a non-PCIe device.
3511 case PCI_EXP_TYPE_PCIE_BRIDGE:
3513 * PCIe 3.0, 6.12.1 excludes ACS on these devices. "ACS is never
3514 * applicable... must never implement an ACS Extended Capability...".
3515 * This seems arbitrary, but we take a conservative interpretation
3516 * of this statement.
3518 case PCI_EXP_TYPE_PCI_BRIDGE:
3519 case PCI_EXP_TYPE_RC_EC:
3522 * PCIe 3.0, 6.12.1.1 specifies that downstream and root ports should
3523 * implement ACS in order to indicate their peer-to-peer capabilities,
3524 * regardless of whether they are single- or multi-function devices.
3526 case PCI_EXP_TYPE_DOWNSTREAM:
3527 case PCI_EXP_TYPE_ROOT_PORT:
3528 return pci_acs_flags_enabled(pdev, acs_flags);
3530 * PCIe 3.0, 6.12.1.2 specifies ACS capabilities that should be
3531 * implemented by the remaining PCIe types to indicate peer-to-peer
3532 * capabilities, but only when they are part of a multifunction
3533 * device. The footnote for section 6.12 indicates the specific
3534 * PCIe types included here.
3536 case PCI_EXP_TYPE_ENDPOINT:
3537 case PCI_EXP_TYPE_UPSTREAM:
3538 case PCI_EXP_TYPE_LEG_END:
3539 case PCI_EXP_TYPE_RC_END:
3540 if (!pdev->multifunction)
3543 return pci_acs_flags_enabled(pdev, acs_flags);
3547 * PCIe 3.0, 6.12.1.3 specifies no ACS capabilities are applicable
3548 * to single function devices with the exception of downstream ports.
3554 * pci_acs_path_enabled - test ACS flags from start to end in a hierarchy
3555 * @start: starting downstream device
3556 * @end: ending upstream device or NULL to search to the root bus
3557 * @acs_flags: required flags
3559 * Walk up a device tree from start to end testing PCI ACS support. If
3560 * any step along the way does not support the required flags, return false.
3562 bool pci_acs_path_enabled(struct pci_dev *start,
3563 struct pci_dev *end, u16 acs_flags)
3565 struct pci_dev *pdev, *parent = start;
3570 if (!pci_acs_enabled(pdev, acs_flags))
3573 if (pci_is_root_bus(pdev->bus))
3574 return (end == NULL);
3576 parent = pdev->bus->self;
3577 } while (pdev != end);
3583 * pci_acs_init - Initialize ACS if hardware supports it
3584 * @dev: the PCI device
3586 void pci_acs_init(struct pci_dev *dev)
3588 dev->acs_cap = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
3591 * Attempt to enable ACS regardless of capability because some Root
3592 * Ports (e.g. those quirked with *_intel_pch_acs_*) do not have
3593 * the standard ACS capability but still support ACS via those
3596 pci_enable_acs(dev);
3600 * pci_rebar_find_pos - find position of resize ctrl reg for BAR
3604 * Helper to find the position of the ctrl register for a BAR.
3605 * Returns -ENOTSUPP if resizable BARs are not supported at all.
3606 * Returns -ENOENT if no ctrl register for the BAR could be found.
3608 static int pci_rebar_find_pos(struct pci_dev *pdev, int bar)
3610 unsigned int pos, nbars, i;
3613 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_REBAR);
3617 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
3618 nbars = (ctrl & PCI_REBAR_CTRL_NBAR_MASK) >>
3619 PCI_REBAR_CTRL_NBAR_SHIFT;
3621 for (i = 0; i < nbars; i++, pos += 8) {
3624 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
3625 bar_idx = ctrl & PCI_REBAR_CTRL_BAR_IDX;
3634 * pci_rebar_get_possible_sizes - get possible sizes for BAR
3636 * @bar: BAR to query
3638 * Get the possible sizes of a resizable BAR as bitmask defined in the spec
3639 * (bit 0=1MB, bit 19=512GB). Returns 0 if BAR isn't resizable.
3641 u32 pci_rebar_get_possible_sizes(struct pci_dev *pdev, int bar)
3646 pos = pci_rebar_find_pos(pdev, bar);
3650 pci_read_config_dword(pdev, pos + PCI_REBAR_CAP, &cap);
3651 cap &= PCI_REBAR_CAP_SIZES;
3653 /* Sapphire RX 5600 XT Pulse has an invalid cap dword for BAR 0 */
3654 if (pdev->vendor == PCI_VENDOR_ID_ATI && pdev->device == 0x731f &&
3655 bar == 0 && cap == 0x7000)
3660 EXPORT_SYMBOL(pci_rebar_get_possible_sizes);
3663 * pci_rebar_get_current_size - get the current size of a BAR
3665 * @bar: BAR to set size to
3667 * Read the size of a BAR from the resizable BAR config.
3668 * Returns size if found or negative error code.
3670 int pci_rebar_get_current_size(struct pci_dev *pdev, int bar)
3675 pos = pci_rebar_find_pos(pdev, bar);
3679 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
3680 return (ctrl & PCI_REBAR_CTRL_BAR_SIZE) >> PCI_REBAR_CTRL_BAR_SHIFT;
3684 * pci_rebar_set_size - set a new size for a BAR
3686 * @bar: BAR to set size to
3687 * @size: new size as defined in the spec (0=1MB, 19=512GB)
3689 * Set the new size of a BAR as defined in the spec.
3690 * Returns zero if resizing was successful, error code otherwise.
3692 int pci_rebar_set_size(struct pci_dev *pdev, int bar, int size)
3697 pos = pci_rebar_find_pos(pdev, bar);
3701 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
3702 ctrl &= ~PCI_REBAR_CTRL_BAR_SIZE;
3703 ctrl |= size << PCI_REBAR_CTRL_BAR_SHIFT;
3704 pci_write_config_dword(pdev, pos + PCI_REBAR_CTRL, ctrl);
3709 * pci_enable_atomic_ops_to_root - enable AtomicOp requests to root port
3710 * @dev: the PCI device
3711 * @cap_mask: mask of desired AtomicOp sizes, including one or more of:
3712 * PCI_EXP_DEVCAP2_ATOMIC_COMP32
3713 * PCI_EXP_DEVCAP2_ATOMIC_COMP64
3714 * PCI_EXP_DEVCAP2_ATOMIC_COMP128
3716 * Return 0 if all upstream bridges support AtomicOp routing, egress
3717 * blocking is disabled on all upstream ports, and the root port supports
3718 * the requested completion capabilities (32-bit, 64-bit and/or 128-bit
3719 * AtomicOp completion), or negative otherwise.
3721 int pci_enable_atomic_ops_to_root(struct pci_dev *dev, u32 cap_mask)
3723 struct pci_bus *bus = dev->bus;
3724 struct pci_dev *bridge;
3728 * Per PCIe r5.0, sec 9.3.5.10, the AtomicOp Requester Enable bit
3729 * in Device Control 2 is reserved in VFs and the PF value applies
3730 * to all associated VFs.
3735 if (!pci_is_pcie(dev))
3739 * Per PCIe r4.0, sec 6.15, endpoints and root ports may be
3740 * AtomicOp requesters. For now, we only support endpoints as
3741 * requesters and root ports as completers. No endpoints as
3742 * completers, and no peer-to-peer.
3745 switch (pci_pcie_type(dev)) {
3746 case PCI_EXP_TYPE_ENDPOINT:
3747 case PCI_EXP_TYPE_LEG_END:
3748 case PCI_EXP_TYPE_RC_END:
3754 while (bus->parent) {
3757 pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
3759 switch (pci_pcie_type(bridge)) {
3760 /* Ensure switch ports support AtomicOp routing */
3761 case PCI_EXP_TYPE_UPSTREAM:
3762 case PCI_EXP_TYPE_DOWNSTREAM:
3763 if (!(cap & PCI_EXP_DEVCAP2_ATOMIC_ROUTE))
3767 /* Ensure root port supports all the sizes we care about */
3768 case PCI_EXP_TYPE_ROOT_PORT:
3769 if ((cap & cap_mask) != cap_mask)
3774 /* Ensure upstream ports don't block AtomicOps on egress */
3775 if (pci_pcie_type(bridge) == PCI_EXP_TYPE_UPSTREAM) {
3776 pcie_capability_read_dword(bridge, PCI_EXP_DEVCTL2,
3778 if (ctl2 & PCI_EXP_DEVCTL2_ATOMIC_EGRESS_BLOCK)
3785 pcie_capability_set_word(dev, PCI_EXP_DEVCTL2,
3786 PCI_EXP_DEVCTL2_ATOMIC_REQ);
3789 EXPORT_SYMBOL(pci_enable_atomic_ops_to_root);
3792 * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
3793 * @dev: the PCI device
3794 * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTC, 4=INTD)
3796 * Perform INTx swizzling for a device behind one level of bridge. This is
3797 * required by section 9.1 of the PCI-to-PCI bridge specification for devices
3798 * behind bridges on add-in cards. For devices with ARI enabled, the slot
3799 * number is always 0 (see the Implementation Note in section 2.2.8.1 of
3800 * the PCI Express Base Specification, Revision 2.1)
3802 u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin)
3806 if (pci_ari_enabled(dev->bus))
3809 slot = PCI_SLOT(dev->devfn);
3811 return (((pin - 1) + slot) % 4) + 1;
3814 int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
3822 while (!pci_is_root_bus(dev->bus)) {
3823 pin = pci_swizzle_interrupt_pin(dev, pin);
3824 dev = dev->bus->self;
3831 * pci_common_swizzle - swizzle INTx all the way to root bridge
3832 * @dev: the PCI device
3833 * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
3835 * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
3836 * bridges all the way up to a PCI root bus.
3838 u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
3842 while (!pci_is_root_bus(dev->bus)) {
3843 pin = pci_swizzle_interrupt_pin(dev, pin);
3844 dev = dev->bus->self;
3847 return PCI_SLOT(dev->devfn);
3849 EXPORT_SYMBOL_GPL(pci_common_swizzle);
3852 * pci_release_region - Release a PCI bar
3853 * @pdev: PCI device whose resources were previously reserved by
3854 * pci_request_region()
3855 * @bar: BAR to release
3857 * Releases the PCI I/O and memory resources previously reserved by a
3858 * successful call to pci_request_region(). Call this function only
3859 * after all use of the PCI regions has ceased.
3861 void pci_release_region(struct pci_dev *pdev, int bar)
3863 struct pci_devres *dr;
3865 if (pci_resource_len(pdev, bar) == 0)
3867 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
3868 release_region(pci_resource_start(pdev, bar),
3869 pci_resource_len(pdev, bar));
3870 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
3871 release_mem_region(pci_resource_start(pdev, bar),
3872 pci_resource_len(pdev, bar));
3874 dr = find_pci_dr(pdev);
3876 dr->region_mask &= ~(1 << bar);
3878 EXPORT_SYMBOL(pci_release_region);
3881 * __pci_request_region - Reserved PCI I/O and memory resource
3882 * @pdev: PCI device whose resources are to be reserved
3883 * @bar: BAR to be reserved
3884 * @res_name: Name to be associated with resource.
3885 * @exclusive: whether the region access is exclusive or not
3887 * Mark the PCI region associated with PCI device @pdev BAR @bar as
3888 * being reserved by owner @res_name. Do not access any
3889 * address inside the PCI regions unless this call returns
3892 * If @exclusive is set, then the region is marked so that userspace
3893 * is explicitly not allowed to map the resource via /dev/mem or
3894 * sysfs MMIO access.
3896 * Returns 0 on success, or %EBUSY on error. A warning
3897 * message is also printed on failure.
3899 static int __pci_request_region(struct pci_dev *pdev, int bar,
3900 const char *res_name, int exclusive)
3902 struct pci_devres *dr;
3904 if (pci_resource_len(pdev, bar) == 0)
3907 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
3908 if (!request_region(pci_resource_start(pdev, bar),
3909 pci_resource_len(pdev, bar), res_name))
3911 } else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
3912 if (!__request_mem_region(pci_resource_start(pdev, bar),
3913 pci_resource_len(pdev, bar), res_name,
3918 dr = find_pci_dr(pdev);
3920 dr->region_mask |= 1 << bar;
3925 pci_warn(pdev, "BAR %d: can't reserve %pR\n", bar,
3926 &pdev->resource[bar]);
3931 * pci_request_region - Reserve PCI I/O and memory resource
3932 * @pdev: PCI device whose resources are to be reserved
3933 * @bar: BAR to be reserved
3934 * @res_name: Name to be associated with resource
3936 * Mark the PCI region associated with PCI device @pdev BAR @bar as
3937 * being reserved by owner @res_name. Do not access any
3938 * address inside the PCI regions unless this call returns
3941 * Returns 0 on success, or %EBUSY on error. A warning
3942 * message is also printed on failure.
3944 int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
3946 return __pci_request_region(pdev, bar, res_name, 0);
3948 EXPORT_SYMBOL(pci_request_region);
3951 * pci_release_selected_regions - Release selected PCI I/O and memory resources
3952 * @pdev: PCI device whose resources were previously reserved
3953 * @bars: Bitmask of BARs to be released
3955 * Release selected PCI I/O and memory resources previously reserved.
3956 * Call this function only after all use of the PCI regions has ceased.
3958 void pci_release_selected_regions(struct pci_dev *pdev, int bars)
3962 for (i = 0; i < PCI_STD_NUM_BARS; i++)
3963 if (bars & (1 << i))
3964 pci_release_region(pdev, i);
3966 EXPORT_SYMBOL(pci_release_selected_regions);
3968 static int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
3969 const char *res_name, int excl)
3973 for (i = 0; i < PCI_STD_NUM_BARS; i++)
3974 if (bars & (1 << i))
3975 if (__pci_request_region(pdev, i, res_name, excl))
3981 if (bars & (1 << i))
3982 pci_release_region(pdev, i);
3989 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
3990 * @pdev: PCI device whose resources are to be reserved
3991 * @bars: Bitmask of BARs to be requested
3992 * @res_name: Name to be associated with resource
3994 int pci_request_selected_regions(struct pci_dev *pdev, int bars,
3995 const char *res_name)
3997 return __pci_request_selected_regions(pdev, bars, res_name, 0);
3999 EXPORT_SYMBOL(pci_request_selected_regions);
4001 int pci_request_selected_regions_exclusive(struct pci_dev *pdev, int bars,
4002 const char *res_name)
4004 return __pci_request_selected_regions(pdev, bars, res_name,
4005 IORESOURCE_EXCLUSIVE);
4007 EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
4010 * pci_release_regions - Release reserved PCI I/O and memory resources
4011 * @pdev: PCI device whose resources were previously reserved by
4012 * pci_request_regions()
4014 * Releases all PCI I/O and memory resources previously reserved by a
4015 * successful call to pci_request_regions(). Call this function only
4016 * after all use of the PCI regions has ceased.
4019 void pci_release_regions(struct pci_dev *pdev)
4021 pci_release_selected_regions(pdev, (1 << PCI_STD_NUM_BARS) - 1);
4023 EXPORT_SYMBOL(pci_release_regions);
4026 * pci_request_regions - Reserve PCI I/O and memory resources
4027 * @pdev: PCI device whose resources are to be reserved
4028 * @res_name: Name to be associated with resource.
4030 * Mark all PCI regions associated with PCI device @pdev as
4031 * being reserved by owner @res_name. Do not access any
4032 * address inside the PCI regions unless this call returns
4035 * Returns 0 on success, or %EBUSY on error. A warning
4036 * message is also printed on failure.
4038 int pci_request_regions(struct pci_dev *pdev, const char *res_name)
4040 return pci_request_selected_regions(pdev,
4041 ((1 << PCI_STD_NUM_BARS) - 1), res_name);
4043 EXPORT_SYMBOL(pci_request_regions);
4046 * pci_request_regions_exclusive - Reserve PCI I/O and memory resources
4047 * @pdev: PCI device whose resources are to be reserved
4048 * @res_name: Name to be associated with resource.
4050 * Mark all PCI regions associated with PCI device @pdev as being reserved
4051 * by owner @res_name. Do not access any address inside the PCI regions
4052 * unless this call returns successfully.
4054 * pci_request_regions_exclusive() will mark the region so that /dev/mem
4055 * and the sysfs MMIO access will not be allowed.
4057 * Returns 0 on success, or %EBUSY on error. A warning message is also
4058 * printed on failure.
4060 int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
4062 return pci_request_selected_regions_exclusive(pdev,
4063 ((1 << PCI_STD_NUM_BARS) - 1), res_name);
4065 EXPORT_SYMBOL(pci_request_regions_exclusive);
4068 * Record the PCI IO range (expressed as CPU physical address + size).
4069 * Return a negative value if an error has occurred, zero otherwise
4071 int pci_register_io_range(struct fwnode_handle *fwnode, phys_addr_t addr,
4072 resource_size_t size)
4076 struct logic_pio_hwaddr *range;
4078 if (!size || addr + size < addr)
4081 range = kzalloc(sizeof(*range), GFP_ATOMIC);
4085 range->fwnode = fwnode;
4087 range->hw_start = addr;
4088 range->flags = LOGIC_PIO_CPU_MMIO;
4090 ret = logic_pio_register_range(range);
4094 /* Ignore duplicates due to deferred probing */
4102 phys_addr_t pci_pio_to_address(unsigned long pio)
4104 phys_addr_t address = (phys_addr_t)OF_BAD_ADDR;
4107 if (pio >= MMIO_UPPER_LIMIT)
4110 address = logic_pio_to_hwaddr(pio);
4115 EXPORT_SYMBOL_GPL(pci_pio_to_address);
4117 unsigned long __weak pci_address_to_pio(phys_addr_t address)
4120 return logic_pio_trans_cpuaddr(address);
4122 if (address > IO_SPACE_LIMIT)
4123 return (unsigned long)-1;
4125 return (unsigned long) address;
4130 * pci_remap_iospace - Remap the memory mapped I/O space
4131 * @res: Resource describing the I/O space
4132 * @phys_addr: physical address of range to be mapped
4134 * Remap the memory mapped I/O space described by the @res and the CPU
4135 * physical address @phys_addr into virtual address space. Only
4136 * architectures that have memory mapped IO functions defined (and the
4137 * PCI_IOBASE value defined) should call this function.
4139 #ifndef pci_remap_iospace
4140 int pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr)
4142 #if defined(PCI_IOBASE) && defined(CONFIG_MMU)
4143 unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
4145 if (!(res->flags & IORESOURCE_IO))
4148 if (res->end > IO_SPACE_LIMIT)
4151 return ioremap_page_range(vaddr, vaddr + resource_size(res), phys_addr,
4152 pgprot_device(PAGE_KERNEL));
4155 * This architecture does not have memory mapped I/O space,
4156 * so this function should never be called
4158 WARN_ONCE(1, "This architecture does not support memory mapped I/O\n");
4162 EXPORT_SYMBOL(pci_remap_iospace);
4166 * pci_unmap_iospace - Unmap the memory mapped I/O space
4167 * @res: resource to be unmapped
4169 * Unmap the CPU virtual address @res from virtual address space. Only
4170 * architectures that have memory mapped IO functions defined (and the
4171 * PCI_IOBASE value defined) should call this function.
4173 void pci_unmap_iospace(struct resource *res)
4175 #if defined(PCI_IOBASE) && defined(CONFIG_MMU)
4176 unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
4178 vunmap_range(vaddr, vaddr + resource_size(res));
4181 EXPORT_SYMBOL(pci_unmap_iospace);
4183 static void devm_pci_unmap_iospace(struct device *dev, void *ptr)
4185 struct resource **res = ptr;
4187 pci_unmap_iospace(*res);
4191 * devm_pci_remap_iospace - Managed pci_remap_iospace()
4192 * @dev: Generic device to remap IO address for
4193 * @res: Resource describing the I/O space
4194 * @phys_addr: physical address of range to be mapped
4196 * Managed pci_remap_iospace(). Map is automatically unmapped on driver
4199 int devm_pci_remap_iospace(struct device *dev, const struct resource *res,
4200 phys_addr_t phys_addr)
4202 const struct resource **ptr;
4205 ptr = devres_alloc(devm_pci_unmap_iospace, sizeof(*ptr), GFP_KERNEL);
4209 error = pci_remap_iospace(res, phys_addr);
4214 devres_add(dev, ptr);
4219 EXPORT_SYMBOL(devm_pci_remap_iospace);
4222 * devm_pci_remap_cfgspace - Managed pci_remap_cfgspace()
4223 * @dev: Generic device to remap IO address for
4224 * @offset: Resource address to map
4225 * @size: Size of map
4227 * Managed pci_remap_cfgspace(). Map is automatically unmapped on driver
4230 void __iomem *devm_pci_remap_cfgspace(struct device *dev,
4231 resource_size_t offset,
4232 resource_size_t size)
4234 void __iomem **ptr, *addr;
4236 ptr = devres_alloc(devm_ioremap_release, sizeof(*ptr), GFP_KERNEL);
4240 addr = pci_remap_cfgspace(offset, size);
4243 devres_add(dev, ptr);
4249 EXPORT_SYMBOL(devm_pci_remap_cfgspace);
4252 * devm_pci_remap_cfg_resource - check, request region and ioremap cfg resource
4253 * @dev: generic device to handle the resource for
4254 * @res: configuration space resource to be handled
4256 * Checks that a resource is a valid memory region, requests the memory
4257 * region and ioremaps with pci_remap_cfgspace() API that ensures the
4258 * proper PCI configuration space memory attributes are guaranteed.
4260 * All operations are managed and will be undone on driver detach.
4262 * Returns a pointer to the remapped memory or an ERR_PTR() encoded error code
4263 * on failure. Usage example::
4265 * res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
4266 * base = devm_pci_remap_cfg_resource(&pdev->dev, res);
4268 * return PTR_ERR(base);
4270 void __iomem *devm_pci_remap_cfg_resource(struct device *dev,
4271 struct resource *res)
4273 resource_size_t size;
4275 void __iomem *dest_ptr;
4279 if (!res || resource_type(res) != IORESOURCE_MEM) {
4280 dev_err(dev, "invalid resource\n");
4281 return IOMEM_ERR_PTR(-EINVAL);
4284 size = resource_size(res);
4287 name = devm_kasprintf(dev, GFP_KERNEL, "%s %s", dev_name(dev),
4290 name = devm_kstrdup(dev, dev_name(dev), GFP_KERNEL);
4292 return IOMEM_ERR_PTR(-ENOMEM);
4294 if (!devm_request_mem_region(dev, res->start, size, name)) {
4295 dev_err(dev, "can't request region for resource %pR\n", res);
4296 return IOMEM_ERR_PTR(-EBUSY);
4299 dest_ptr = devm_pci_remap_cfgspace(dev, res->start, size);
4301 dev_err(dev, "ioremap failed for resource %pR\n", res);
4302 devm_release_mem_region(dev, res->start, size);
4303 dest_ptr = IOMEM_ERR_PTR(-ENOMEM);
4308 EXPORT_SYMBOL(devm_pci_remap_cfg_resource);
4310 static void __pci_set_master(struct pci_dev *dev, bool enable)
4314 pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
4316 cmd = old_cmd | PCI_COMMAND_MASTER;
4318 cmd = old_cmd & ~PCI_COMMAND_MASTER;
4319 if (cmd != old_cmd) {
4320 pci_dbg(dev, "%s bus mastering\n",
4321 enable ? "enabling" : "disabling");
4322 pci_write_config_word(dev, PCI_COMMAND, cmd);
4324 dev->is_busmaster = enable;
4328 * pcibios_setup - process "pci=" kernel boot arguments
4329 * @str: string used to pass in "pci=" kernel boot arguments
4331 * Process kernel boot arguments. This is the default implementation.
4332 * Architecture specific implementations can override this as necessary.
4334 char * __weak __init pcibios_setup(char *str)
4340 * pcibios_set_master - enable PCI bus-mastering for device dev
4341 * @dev: the PCI device to enable
4343 * Enables PCI bus-mastering for the device. This is the default
4344 * implementation. Architecture specific implementations can override
4345 * this if necessary.
4347 void __weak pcibios_set_master(struct pci_dev *dev)
4351 /* The latency timer doesn't apply to PCIe (either Type 0 or Type 1) */
4352 if (pci_is_pcie(dev))
4355 pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
4357 lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
4358 else if (lat > pcibios_max_latency)
4359 lat = pcibios_max_latency;
4363 pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
4367 * pci_set_master - enables bus-mastering for device dev
4368 * @dev: the PCI device to enable
4370 * Enables bus-mastering on the device and calls pcibios_set_master()
4371 * to do the needed arch specific settings.
4373 void pci_set_master(struct pci_dev *dev)
4375 __pci_set_master(dev, true);
4376 pcibios_set_master(dev);
4378 EXPORT_SYMBOL(pci_set_master);
4381 * pci_clear_master - disables bus-mastering for device dev
4382 * @dev: the PCI device to disable
4384 void pci_clear_master(struct pci_dev *dev)
4386 __pci_set_master(dev, false);
4388 EXPORT_SYMBOL(pci_clear_master);
4391 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
4392 * @dev: the PCI device for which MWI is to be enabled
4394 * Helper function for pci_set_mwi.
4395 * Originally copied from drivers/net/acenic.c.
4396 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
4398 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
4400 int pci_set_cacheline_size(struct pci_dev *dev)
4404 if (!pci_cache_line_size)
4407 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
4408 equal to or multiple of the right value. */
4409 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
4410 if (cacheline_size >= pci_cache_line_size &&
4411 (cacheline_size % pci_cache_line_size) == 0)
4414 /* Write the correct value. */
4415 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
4417 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
4418 if (cacheline_size == pci_cache_line_size)
4421 pci_dbg(dev, "cache line size of %d is not supported\n",
4422 pci_cache_line_size << 2);
4426 EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
4429 * pci_set_mwi - enables memory-write-invalidate PCI transaction
4430 * @dev: the PCI device for which MWI is enabled
4432 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
4434 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
4436 int pci_set_mwi(struct pci_dev *dev)
4438 #ifdef PCI_DISABLE_MWI
4444 rc = pci_set_cacheline_size(dev);
4448 pci_read_config_word(dev, PCI_COMMAND, &cmd);
4449 if (!(cmd & PCI_COMMAND_INVALIDATE)) {
4450 pci_dbg(dev, "enabling Mem-Wr-Inval\n");
4451 cmd |= PCI_COMMAND_INVALIDATE;
4452 pci_write_config_word(dev, PCI_COMMAND, cmd);
4457 EXPORT_SYMBOL(pci_set_mwi);
4460 * pcim_set_mwi - a device-managed pci_set_mwi()
4461 * @dev: the PCI device for which MWI is enabled
4463 * Managed pci_set_mwi().
4465 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
4467 int pcim_set_mwi(struct pci_dev *dev)
4469 struct pci_devres *dr;
4471 dr = find_pci_dr(dev);
4476 return pci_set_mwi(dev);
4478 EXPORT_SYMBOL(pcim_set_mwi);
4481 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
4482 * @dev: the PCI device for which MWI is enabled
4484 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
4485 * Callers are not required to check the return value.
4487 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
4489 int pci_try_set_mwi(struct pci_dev *dev)
4491 #ifdef PCI_DISABLE_MWI
4494 return pci_set_mwi(dev);
4497 EXPORT_SYMBOL(pci_try_set_mwi);
4500 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
4501 * @dev: the PCI device to disable
4503 * Disables PCI Memory-Write-Invalidate transaction on the device
4505 void pci_clear_mwi(struct pci_dev *dev)
4507 #ifndef PCI_DISABLE_MWI
4510 pci_read_config_word(dev, PCI_COMMAND, &cmd);
4511 if (cmd & PCI_COMMAND_INVALIDATE) {
4512 cmd &= ~PCI_COMMAND_INVALIDATE;
4513 pci_write_config_word(dev, PCI_COMMAND, cmd);
4517 EXPORT_SYMBOL(pci_clear_mwi);
4520 * pci_disable_parity - disable parity checking for device
4521 * @dev: the PCI device to operate on
4523 * Disable parity checking for device @dev
4525 void pci_disable_parity(struct pci_dev *dev)
4529 pci_read_config_word(dev, PCI_COMMAND, &cmd);
4530 if (cmd & PCI_COMMAND_PARITY) {
4531 cmd &= ~PCI_COMMAND_PARITY;
4532 pci_write_config_word(dev, PCI_COMMAND, cmd);
4537 * pci_intx - enables/disables PCI INTx for device dev
4538 * @pdev: the PCI device to operate on
4539 * @enable: boolean: whether to enable or disable PCI INTx
4541 * Enables/disables PCI INTx for device @pdev
4543 void pci_intx(struct pci_dev *pdev, int enable)
4545 u16 pci_command, new;
4547 pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
4550 new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
4552 new = pci_command | PCI_COMMAND_INTX_DISABLE;
4554 if (new != pci_command) {
4555 struct pci_devres *dr;
4557 pci_write_config_word(pdev, PCI_COMMAND, new);
4559 dr = find_pci_dr(pdev);
4560 if (dr && !dr->restore_intx) {
4561 dr->restore_intx = 1;
4562 dr->orig_intx = !enable;
4566 EXPORT_SYMBOL_GPL(pci_intx);
4568 static bool pci_check_and_set_intx_mask(struct pci_dev *dev, bool mask)
4570 struct pci_bus *bus = dev->bus;
4571 bool mask_updated = true;
4572 u32 cmd_status_dword;
4573 u16 origcmd, newcmd;
4574 unsigned long flags;
4578 * We do a single dword read to retrieve both command and status.
4579 * Document assumptions that make this possible.
4581 BUILD_BUG_ON(PCI_COMMAND % 4);
4582 BUILD_BUG_ON(PCI_COMMAND + 2 != PCI_STATUS);
4584 raw_spin_lock_irqsave(&pci_lock, flags);
4586 bus->ops->read(bus, dev->devfn, PCI_COMMAND, 4, &cmd_status_dword);
4588 irq_pending = (cmd_status_dword >> 16) & PCI_STATUS_INTERRUPT;
4591 * Check interrupt status register to see whether our device
4592 * triggered the interrupt (when masking) or the next IRQ is
4593 * already pending (when unmasking).
4595 if (mask != irq_pending) {
4596 mask_updated = false;
4600 origcmd = cmd_status_dword;
4601 newcmd = origcmd & ~PCI_COMMAND_INTX_DISABLE;
4603 newcmd |= PCI_COMMAND_INTX_DISABLE;
4604 if (newcmd != origcmd)
4605 bus->ops->write(bus, dev->devfn, PCI_COMMAND, 2, newcmd);
4608 raw_spin_unlock_irqrestore(&pci_lock, flags);
4610 return mask_updated;
4614 * pci_check_and_mask_intx - mask INTx on pending interrupt
4615 * @dev: the PCI device to operate on
4617 * Check if the device dev has its INTx line asserted, mask it and return
4618 * true in that case. False is returned if no interrupt was pending.
4620 bool pci_check_and_mask_intx(struct pci_dev *dev)
4622 return pci_check_and_set_intx_mask(dev, true);
4624 EXPORT_SYMBOL_GPL(pci_check_and_mask_intx);
4627 * pci_check_and_unmask_intx - unmask INTx if no interrupt is pending
4628 * @dev: the PCI device to operate on
4630 * Check if the device dev has its INTx line asserted, unmask it if not and
4631 * return true. False is returned and the mask remains active if there was
4632 * still an interrupt pending.
4634 bool pci_check_and_unmask_intx(struct pci_dev *dev)
4636 return pci_check_and_set_intx_mask(dev, false);
4638 EXPORT_SYMBOL_GPL(pci_check_and_unmask_intx);
4641 * pci_wait_for_pending_transaction - wait for pending transaction
4642 * @dev: the PCI device to operate on
4644 * Return 0 if transaction is pending 1 otherwise.
4646 int pci_wait_for_pending_transaction(struct pci_dev *dev)
4648 if (!pci_is_pcie(dev))
4651 return pci_wait_for_pending(dev, pci_pcie_cap(dev) + PCI_EXP_DEVSTA,
4652 PCI_EXP_DEVSTA_TRPND);
4654 EXPORT_SYMBOL(pci_wait_for_pending_transaction);
4657 * pcie_flr - initiate a PCIe function level reset
4658 * @dev: device to reset
4660 * Initiate a function level reset unconditionally on @dev without
4661 * checking any flags and DEVCAP
4663 int pcie_flr(struct pci_dev *dev)
4665 if (!pci_wait_for_pending_transaction(dev))
4666 pci_err(dev, "timed out waiting for pending transaction; performing function level reset anyway\n");
4668 pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
4674 * Per PCIe r4.0, sec 6.6.2, a device must complete an FLR within
4675 * 100ms, but may silently discard requests while the FLR is in
4676 * progress. Wait 100ms before trying to access the device.
4680 return pci_dev_wait(dev, "FLR", PCIE_RESET_READY_POLL_MS);
4682 EXPORT_SYMBOL_GPL(pcie_flr);
4685 * pcie_reset_flr - initiate a PCIe function level reset
4686 * @dev: device to reset
4687 * @probe: if true, return 0 if device can be reset this way
4689 * Initiate a function level reset on @dev.
4691 int pcie_reset_flr(struct pci_dev *dev, bool probe)
4693 if (dev->dev_flags & PCI_DEV_FLAGS_NO_FLR_RESET)
4696 if (!(dev->devcap & PCI_EXP_DEVCAP_FLR))
4702 return pcie_flr(dev);
4704 EXPORT_SYMBOL_GPL(pcie_reset_flr);
4706 static int pci_af_flr(struct pci_dev *dev, bool probe)
4711 pos = pci_find_capability(dev, PCI_CAP_ID_AF);
4715 if (dev->dev_flags & PCI_DEV_FLAGS_NO_FLR_RESET)
4718 pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
4719 if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
4726 * Wait for Transaction Pending bit to clear. A word-aligned test
4727 * is used, so we use the control offset rather than status and shift
4728 * the test bit to match.
4730 if (!pci_wait_for_pending(dev, pos + PCI_AF_CTRL,
4731 PCI_AF_STATUS_TP << 8))
4732 pci_err(dev, "timed out waiting for pending transaction; performing AF function level reset anyway\n");
4734 pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
4740 * Per Advanced Capabilities for Conventional PCI ECN, 13 April 2006,
4741 * updated 27 July 2006; a device must complete an FLR within
4742 * 100ms, but may silently discard requests while the FLR is in
4743 * progress. Wait 100ms before trying to access the device.
4747 return pci_dev_wait(dev, "AF_FLR", PCIE_RESET_READY_POLL_MS);
4751 * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0.
4752 * @dev: Device to reset.
4753 * @probe: if true, return 0 if the device can be reset this way.
4755 * If @dev supports native PCI PM and its PCI_PM_CTRL_NO_SOFT_RESET flag is
4756 * unset, it will be reinitialized internally when going from PCI_D3hot to
4757 * PCI_D0. If that's the case and the device is not in a low-power state
4758 * already, force it into PCI_D3hot and back to PCI_D0, causing it to be reset.
4760 * NOTE: This causes the caller to sleep for twice the device power transition
4761 * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms
4762 * by default (i.e. unless the @dev's d3hot_delay field has a different value).
4763 * Moreover, only devices in D0 can be reset by this function.
4765 static int pci_pm_reset(struct pci_dev *dev, bool probe)
4769 if (!dev->pm_cap || dev->dev_flags & PCI_DEV_FLAGS_NO_PM_RESET)
4772 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
4773 if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
4779 if (dev->current_state != PCI_D0)
4782 csr &= ~PCI_PM_CTRL_STATE_MASK;
4784 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
4785 pci_dev_d3_sleep(dev);
4787 csr &= ~PCI_PM_CTRL_STATE_MASK;
4789 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
4790 pci_dev_d3_sleep(dev);
4792 return pci_dev_wait(dev, "PM D3hot->D0", PCIE_RESET_READY_POLL_MS);
4796 * pcie_wait_for_link_delay - Wait until link is active or inactive
4797 * @pdev: Bridge device
4798 * @active: waiting for active or inactive?
4799 * @delay: Delay to wait after link has become active (in ms)
4801 * Use this to wait till link becomes active or inactive.
4803 static bool pcie_wait_for_link_delay(struct pci_dev *pdev, bool active,
4811 * Some controllers might not implement link active reporting. In this
4812 * case, we wait for 1000 ms + any delay requested by the caller.
4814 if (!pdev->link_active_reporting) {
4815 msleep(timeout + delay);
4820 * PCIe r4.0 sec 6.6.1, a component must enter LTSSM Detect within 20ms,
4821 * after which we should expect an link active if the reset was
4822 * successful. If so, software must wait a minimum 100ms before sending
4823 * configuration requests to devices downstream this port.
4825 * If the link fails to activate, either the device was physically
4826 * removed or the link is permanently failed.
4831 pcie_capability_read_word(pdev, PCI_EXP_LNKSTA, &lnk_status);
4832 ret = !!(lnk_status & PCI_EXP_LNKSTA_DLLLA);
4843 return ret == active;
4847 * pcie_wait_for_link - Wait until link is active or inactive
4848 * @pdev: Bridge device
4849 * @active: waiting for active or inactive?
4851 * Use this to wait till link becomes active or inactive.
4853 bool pcie_wait_for_link(struct pci_dev *pdev, bool active)
4855 return pcie_wait_for_link_delay(pdev, active, 100);
4859 * Find maximum D3cold delay required by all the devices on the bus. The
4860 * spec says 100 ms, but firmware can lower it and we allow drivers to
4861 * increase it as well.
4863 * Called with @pci_bus_sem locked for reading.
4865 static int pci_bus_max_d3cold_delay(const struct pci_bus *bus)
4867 const struct pci_dev *pdev;
4868 int min_delay = 100;
4871 list_for_each_entry(pdev, &bus->devices, bus_list) {
4872 if (pdev->d3cold_delay < min_delay)
4873 min_delay = pdev->d3cold_delay;
4874 if (pdev->d3cold_delay > max_delay)
4875 max_delay = pdev->d3cold_delay;
4878 return max(min_delay, max_delay);
4882 * pci_bridge_wait_for_secondary_bus - Wait for secondary bus to be accessible
4885 * Handle necessary delays before access to the devices on the secondary
4886 * side of the bridge are permitted after D3cold to D0 transition.
4888 * For PCIe this means the delays in PCIe 5.0 section 6.6.1. For
4889 * conventional PCI it means Tpvrh + Trhfa specified in PCI 3.0 section
4892 void pci_bridge_wait_for_secondary_bus(struct pci_dev *dev)
4894 struct pci_dev *child;
4897 if (pci_dev_is_disconnected(dev))
4900 if (!pci_is_bridge(dev) || !dev->bridge_d3)
4903 down_read(&pci_bus_sem);
4906 * We only deal with devices that are present currently on the bus.
4907 * For any hot-added devices the access delay is handled in pciehp
4908 * board_added(). In case of ACPI hotplug the firmware is expected
4909 * to configure the devices before OS is notified.
4911 if (!dev->subordinate || list_empty(&dev->subordinate->devices)) {
4912 up_read(&pci_bus_sem);
4916 /* Take d3cold_delay requirements into account */
4917 delay = pci_bus_max_d3cold_delay(dev->subordinate);
4919 up_read(&pci_bus_sem);
4923 child = list_first_entry(&dev->subordinate->devices, struct pci_dev,
4925 up_read(&pci_bus_sem);
4928 * Conventional PCI and PCI-X we need to wait Tpvrh + Trhfa before
4929 * accessing the device after reset (that is 1000 ms + 100 ms). In
4930 * practice this should not be needed because we don't do power
4931 * management for them (see pci_bridge_d3_possible()).
4933 if (!pci_is_pcie(dev)) {
4934 pci_dbg(dev, "waiting %d ms for secondary bus\n", 1000 + delay);
4935 msleep(1000 + delay);
4940 * For PCIe downstream and root ports that do not support speeds
4941 * greater than 5 GT/s need to wait minimum 100 ms. For higher
4942 * speeds (gen3) we need to wait first for the data link layer to
4945 * However, 100 ms is the minimum and the PCIe spec says the
4946 * software must allow at least 1s before it can determine that the
4947 * device that did not respond is a broken device. There is
4948 * evidence that 100 ms is not always enough, for example certain
4949 * Titan Ridge xHCI controller does not always respond to
4950 * configuration requests if we only wait for 100 ms (see
4951 * https://bugzilla.kernel.org/show_bug.cgi?id=203885).
4953 * Therefore we wait for 100 ms and check for the device presence.
4954 * If it is still not present give it an additional 100 ms.
4956 if (!pcie_downstream_port(dev))
4959 if (pcie_get_speed_cap(dev) <= PCIE_SPEED_5_0GT) {
4960 pci_dbg(dev, "waiting %d ms for downstream link\n", delay);
4963 pci_dbg(dev, "waiting %d ms for downstream link, after activation\n",
4965 if (!pcie_wait_for_link_delay(dev, true, delay)) {
4966 /* Did not train, no need to wait any further */
4967 pci_info(dev, "Data Link Layer Link Active not set in 1000 msec\n");
4972 if (!pci_device_is_present(child)) {
4973 pci_dbg(child, "waiting additional %d ms to become accessible\n", delay);
4978 void pci_reset_secondary_bus(struct pci_dev *dev)
4982 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &ctrl);
4983 ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
4984 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
4987 * PCI spec v3.0 7.6.4.2 requires minimum Trst of 1ms. Double
4988 * this to 2ms to ensure that we meet the minimum requirement.
4992 ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
4993 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
4996 * Trhfa for conventional PCI is 2^25 clock cycles.
4997 * Assuming a minimum 33MHz clock this results in a 1s
4998 * delay before we can consider subordinate devices to
4999 * be re-initialized. PCIe has some ways to shorten this,
5000 * but we don't make use of them yet.
5005 void __weak pcibios_reset_secondary_bus(struct pci_dev *dev)
5007 pci_reset_secondary_bus(dev);
5011 * pci_bridge_secondary_bus_reset - Reset the secondary bus on a PCI bridge.
5012 * @dev: Bridge device
5014 * Use the bridge control register to assert reset on the secondary bus.
5015 * Devices on the secondary bus are left in power-on state.
5017 int pci_bridge_secondary_bus_reset(struct pci_dev *dev)
5019 pcibios_reset_secondary_bus(dev);
5021 return pci_dev_wait(dev, "bus reset", PCIE_RESET_READY_POLL_MS);
5023 EXPORT_SYMBOL_GPL(pci_bridge_secondary_bus_reset);
5025 static int pci_parent_bus_reset(struct pci_dev *dev, bool probe)
5027 struct pci_dev *pdev;
5029 if (pci_is_root_bus(dev->bus) || dev->subordinate ||
5030 !dev->bus->self || dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
5033 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
5040 return pci_bridge_secondary_bus_reset(dev->bus->self);
5043 static int pci_reset_hotplug_slot(struct hotplug_slot *hotplug, bool probe)
5047 if (!hotplug || !try_module_get(hotplug->owner))
5050 if (hotplug->ops->reset_slot)
5051 rc = hotplug->ops->reset_slot(hotplug, probe);
5053 module_put(hotplug->owner);
5058 static int pci_dev_reset_slot_function(struct pci_dev *dev, bool probe)
5060 if (dev->multifunction || dev->subordinate || !dev->slot ||
5061 dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
5064 return pci_reset_hotplug_slot(dev->slot->hotplug, probe);
5067 static int pci_reset_bus_function(struct pci_dev *dev, bool probe)
5071 rc = pci_dev_reset_slot_function(dev, probe);
5074 return pci_parent_bus_reset(dev, probe);
5077 static void pci_dev_lock(struct pci_dev *dev)
5079 pci_cfg_access_lock(dev);
5080 /* block PM suspend, driver probe, etc. */
5081 device_lock(&dev->dev);
5084 /* Return 1 on successful lock, 0 on contention */
5085 int pci_dev_trylock(struct pci_dev *dev)
5087 if (pci_cfg_access_trylock(dev)) {
5088 if (device_trylock(&dev->dev))
5090 pci_cfg_access_unlock(dev);
5095 EXPORT_SYMBOL_GPL(pci_dev_trylock);
5097 void pci_dev_unlock(struct pci_dev *dev)
5099 device_unlock(&dev->dev);
5100 pci_cfg_access_unlock(dev);
5102 EXPORT_SYMBOL_GPL(pci_dev_unlock);
5104 static void pci_dev_save_and_disable(struct pci_dev *dev)
5106 struct pci_driver *drv = to_pci_driver(dev->dev.driver);
5107 const struct pci_error_handlers *err_handler =
5108 drv ? drv->err_handler : NULL;
5111 * drv->err_handler->reset_prepare() is protected against races
5112 * with ->remove() by the device lock, which must be held by the
5115 if (err_handler && err_handler->reset_prepare)
5116 err_handler->reset_prepare(dev);
5119 * Wake-up device prior to save. PM registers default to D0 after
5120 * reset and a simple register restore doesn't reliably return
5121 * to a non-D0 state anyway.
5123 pci_set_power_state(dev, PCI_D0);
5125 pci_save_state(dev);
5127 * Disable the device by clearing the Command register, except for
5128 * INTx-disable which is set. This not only disables MMIO and I/O port
5129 * BARs, but also prevents the device from being Bus Master, preventing
5130 * DMA from the device including MSI/MSI-X interrupts. For PCI 2.3
5131 * compliant devices, INTx-disable prevents legacy interrupts.
5133 pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
5136 static void pci_dev_restore(struct pci_dev *dev)
5138 struct pci_driver *drv = to_pci_driver(dev->dev.driver);
5139 const struct pci_error_handlers *err_handler =
5140 drv ? drv->err_handler : NULL;
5142 pci_restore_state(dev);
5145 * drv->err_handler->reset_done() is protected against races with
5146 * ->remove() by the device lock, which must be held by the caller.
5148 if (err_handler && err_handler->reset_done)
5149 err_handler->reset_done(dev);
5152 /* dev->reset_methods[] is a 0-terminated list of indices into this array */
5153 static const struct pci_reset_fn_method pci_reset_fn_methods[] = {
5155 { pci_dev_specific_reset, .name = "device_specific" },
5156 { pci_dev_acpi_reset, .name = "acpi" },
5157 { pcie_reset_flr, .name = "flr" },
5158 { pci_af_flr, .name = "af_flr" },
5159 { pci_pm_reset, .name = "pm" },
5160 { pci_reset_bus_function, .name = "bus" },
5163 static ssize_t reset_method_show(struct device *dev,
5164 struct device_attribute *attr, char *buf)
5166 struct pci_dev *pdev = to_pci_dev(dev);
5170 for (i = 0; i < PCI_NUM_RESET_METHODS; i++) {
5171 m = pdev->reset_methods[i];
5175 len += sysfs_emit_at(buf, len, "%s%s", len ? " " : "",
5176 pci_reset_fn_methods[m].name);
5180 len += sysfs_emit_at(buf, len, "\n");
5185 static int reset_method_lookup(const char *name)
5189 for (m = 1; m < PCI_NUM_RESET_METHODS; m++) {
5190 if (sysfs_streq(name, pci_reset_fn_methods[m].name))
5194 return 0; /* not found */
5197 static ssize_t reset_method_store(struct device *dev,
5198 struct device_attribute *attr,
5199 const char *buf, size_t count)
5201 struct pci_dev *pdev = to_pci_dev(dev);
5202 char *options, *name;
5204 u8 reset_methods[PCI_NUM_RESET_METHODS] = { 0 };
5206 if (sysfs_streq(buf, "")) {
5207 pdev->reset_methods[0] = 0;
5208 pci_warn(pdev, "All device reset methods disabled by user");
5212 if (sysfs_streq(buf, "default")) {
5213 pci_init_reset_methods(pdev);
5217 options = kstrndup(buf, count, GFP_KERNEL);
5222 while ((name = strsep(&options, " ")) != NULL) {
5223 if (sysfs_streq(name, ""))
5228 m = reset_method_lookup(name);
5230 pci_err(pdev, "Invalid reset method '%s'", name);
5234 if (pci_reset_fn_methods[m].reset_fn(pdev, PCI_RESET_PROBE)) {
5235 pci_err(pdev, "Unsupported reset method '%s'", name);
5239 if (n == PCI_NUM_RESET_METHODS - 1) {
5240 pci_err(pdev, "Too many reset methods\n");
5244 reset_methods[n++] = m;
5247 reset_methods[n] = 0;
5249 /* Warn if dev-specific supported but not highest priority */
5250 if (pci_reset_fn_methods[1].reset_fn(pdev, PCI_RESET_PROBE) == 0 &&
5251 reset_methods[0] != 1)
5252 pci_warn(pdev, "Device-specific reset disabled/de-prioritized by user");
5253 memcpy(pdev->reset_methods, reset_methods, sizeof(pdev->reset_methods));
5258 /* Leave previous methods unchanged */
5262 static DEVICE_ATTR_RW(reset_method);
5264 static struct attribute *pci_dev_reset_method_attrs[] = {
5265 &dev_attr_reset_method.attr,
5269 static umode_t pci_dev_reset_method_attr_is_visible(struct kobject *kobj,
5270 struct attribute *a, int n)
5272 struct pci_dev *pdev = to_pci_dev(kobj_to_dev(kobj));
5274 if (!pci_reset_supported(pdev))
5280 const struct attribute_group pci_dev_reset_method_attr_group = {
5281 .attrs = pci_dev_reset_method_attrs,
5282 .is_visible = pci_dev_reset_method_attr_is_visible,
5286 * __pci_reset_function_locked - reset a PCI device function while holding
5287 * the @dev mutex lock.
5288 * @dev: PCI device to reset
5290 * Some devices allow an individual function to be reset without affecting
5291 * other functions in the same device. The PCI device must be responsive
5292 * to PCI config space in order to use this function.
5294 * The device function is presumed to be unused and the caller is holding
5295 * the device mutex lock when this function is called.
5297 * Resetting the device will make the contents of PCI configuration space
5298 * random, so any caller of this must be prepared to reinitialise the
5299 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
5302 * Returns 0 if the device function was successfully reset or negative if the
5303 * device doesn't support resetting a single function.
5305 int __pci_reset_function_locked(struct pci_dev *dev)
5312 * A reset method returns -ENOTTY if it doesn't support this device and
5313 * we should try the next method.
5315 * If it returns 0 (success), we're finished. If it returns any other
5316 * error, we're also finished: this indicates that further reset
5317 * mechanisms might be broken on the device.
5319 for (i = 0; i < PCI_NUM_RESET_METHODS; i++) {
5320 m = dev->reset_methods[i];
5324 rc = pci_reset_fn_methods[m].reset_fn(dev, PCI_RESET_DO_RESET);
5333 EXPORT_SYMBOL_GPL(__pci_reset_function_locked);
5336 * pci_init_reset_methods - check whether device can be safely reset
5337 * and store supported reset mechanisms.
5338 * @dev: PCI device to check for reset mechanisms
5340 * Some devices allow an individual function to be reset without affecting
5341 * other functions in the same device. The PCI device must be in D0-D3hot
5344 * Stores reset mechanisms supported by device in reset_methods byte array
5345 * which is a member of struct pci_dev.
5347 void pci_init_reset_methods(struct pci_dev *dev)
5351 BUILD_BUG_ON(ARRAY_SIZE(pci_reset_fn_methods) != PCI_NUM_RESET_METHODS);
5356 for (m = 1; m < PCI_NUM_RESET_METHODS; m++) {
5357 rc = pci_reset_fn_methods[m].reset_fn(dev, PCI_RESET_PROBE);
5359 dev->reset_methods[i++] = m;
5360 else if (rc != -ENOTTY)
5364 dev->reset_methods[i] = 0;
5368 * pci_reset_function - quiesce and reset a PCI device function
5369 * @dev: PCI device to reset
5371 * Some devices allow an individual function to be reset without affecting
5372 * other functions in the same device. The PCI device must be responsive
5373 * to PCI config space in order to use this function.
5375 * This function does not just reset the PCI portion of a device, but
5376 * clears all the state associated with the device. This function differs
5377 * from __pci_reset_function_locked() in that it saves and restores device state
5378 * over the reset and takes the PCI device lock.
5380 * Returns 0 if the device function was successfully reset or negative if the
5381 * device doesn't support resetting a single function.
5383 int pci_reset_function(struct pci_dev *dev)
5387 if (!pci_reset_supported(dev))
5391 pci_dev_save_and_disable(dev);
5393 rc = __pci_reset_function_locked(dev);
5395 pci_dev_restore(dev);
5396 pci_dev_unlock(dev);
5400 EXPORT_SYMBOL_GPL(pci_reset_function);
5403 * pci_reset_function_locked - quiesce and reset a PCI device function
5404 * @dev: PCI device to reset
5406 * Some devices allow an individual function to be reset without affecting
5407 * other functions in the same device. The PCI device must be responsive
5408 * to PCI config space in order to use this function.
5410 * This function does not just reset the PCI portion of a device, but
5411 * clears all the state associated with the device. This function differs
5412 * from __pci_reset_function_locked() in that it saves and restores device state
5413 * over the reset. It also differs from pci_reset_function() in that it
5414 * requires the PCI device lock to be held.
5416 * Returns 0 if the device function was successfully reset or negative if the
5417 * device doesn't support resetting a single function.
5419 int pci_reset_function_locked(struct pci_dev *dev)
5423 if (!pci_reset_supported(dev))
5426 pci_dev_save_and_disable(dev);
5428 rc = __pci_reset_function_locked(dev);
5430 pci_dev_restore(dev);
5434 EXPORT_SYMBOL_GPL(pci_reset_function_locked);
5437 * pci_try_reset_function - quiesce and reset a PCI device function
5438 * @dev: PCI device to reset
5440 * Same as above, except return -EAGAIN if unable to lock device.
5442 int pci_try_reset_function(struct pci_dev *dev)
5446 if (!pci_reset_supported(dev))
5449 if (!pci_dev_trylock(dev))
5452 pci_dev_save_and_disable(dev);
5453 rc = __pci_reset_function_locked(dev);
5454 pci_dev_restore(dev);
5455 pci_dev_unlock(dev);
5459 EXPORT_SYMBOL_GPL(pci_try_reset_function);
5461 /* Do any devices on or below this bus prevent a bus reset? */
5462 static bool pci_bus_resetable(struct pci_bus *bus)
5464 struct pci_dev *dev;
5467 if (bus->self && (bus->self->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET))
5470 list_for_each_entry(dev, &bus->devices, bus_list) {
5471 if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
5472 (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
5479 /* Lock devices from the top of the tree down */
5480 static void pci_bus_lock(struct pci_bus *bus)
5482 struct pci_dev *dev;
5484 list_for_each_entry(dev, &bus->devices, bus_list) {
5486 if (dev->subordinate)
5487 pci_bus_lock(dev->subordinate);
5491 /* Unlock devices from the bottom of the tree up */
5492 static void pci_bus_unlock(struct pci_bus *bus)
5494 struct pci_dev *dev;
5496 list_for_each_entry(dev, &bus->devices, bus_list) {
5497 if (dev->subordinate)
5498 pci_bus_unlock(dev->subordinate);
5499 pci_dev_unlock(dev);
5503 /* Return 1 on successful lock, 0 on contention */
5504 static int pci_bus_trylock(struct pci_bus *bus)
5506 struct pci_dev *dev;
5508 list_for_each_entry(dev, &bus->devices, bus_list) {
5509 if (!pci_dev_trylock(dev))
5511 if (dev->subordinate) {
5512 if (!pci_bus_trylock(dev->subordinate)) {
5513 pci_dev_unlock(dev);
5521 list_for_each_entry_continue_reverse(dev, &bus->devices, bus_list) {
5522 if (dev->subordinate)
5523 pci_bus_unlock(dev->subordinate);
5524 pci_dev_unlock(dev);
5529 /* Do any devices on or below this slot prevent a bus reset? */
5530 static bool pci_slot_resetable(struct pci_slot *slot)
5532 struct pci_dev *dev;
5534 if (slot->bus->self &&
5535 (slot->bus->self->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET))
5538 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
5539 if (!dev->slot || dev->slot != slot)
5541 if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
5542 (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
5549 /* Lock devices from the top of the tree down */
5550 static void pci_slot_lock(struct pci_slot *slot)
5552 struct pci_dev *dev;
5554 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
5555 if (!dev->slot || dev->slot != slot)
5558 if (dev->subordinate)
5559 pci_bus_lock(dev->subordinate);
5563 /* Unlock devices from the bottom of the tree up */
5564 static void pci_slot_unlock(struct pci_slot *slot)
5566 struct pci_dev *dev;
5568 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
5569 if (!dev->slot || dev->slot != slot)
5571 if (dev->subordinate)
5572 pci_bus_unlock(dev->subordinate);
5573 pci_dev_unlock(dev);
5577 /* Return 1 on successful lock, 0 on contention */
5578 static int pci_slot_trylock(struct pci_slot *slot)
5580 struct pci_dev *dev;
5582 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
5583 if (!dev->slot || dev->slot != slot)
5585 if (!pci_dev_trylock(dev))
5587 if (dev->subordinate) {
5588 if (!pci_bus_trylock(dev->subordinate)) {
5589 pci_dev_unlock(dev);
5597 list_for_each_entry_continue_reverse(dev,
5598 &slot->bus->devices, bus_list) {
5599 if (!dev->slot || dev->slot != slot)
5601 if (dev->subordinate)
5602 pci_bus_unlock(dev->subordinate);
5603 pci_dev_unlock(dev);
5609 * Save and disable devices from the top of the tree down while holding
5610 * the @dev mutex lock for the entire tree.
5612 static void pci_bus_save_and_disable_locked(struct pci_bus *bus)
5614 struct pci_dev *dev;
5616 list_for_each_entry(dev, &bus->devices, bus_list) {
5617 pci_dev_save_and_disable(dev);
5618 if (dev->subordinate)
5619 pci_bus_save_and_disable_locked(dev->subordinate);
5624 * Restore devices from top of the tree down while holding @dev mutex lock
5625 * for the entire tree. Parent bridges need to be restored before we can
5626 * get to subordinate devices.
5628 static void pci_bus_restore_locked(struct pci_bus *bus)
5630 struct pci_dev *dev;
5632 list_for_each_entry(dev, &bus->devices, bus_list) {
5633 pci_dev_restore(dev);
5634 if (dev->subordinate)
5635 pci_bus_restore_locked(dev->subordinate);
5640 * Save and disable devices from the top of the tree down while holding
5641 * the @dev mutex lock for the entire tree.
5643 static void pci_slot_save_and_disable_locked(struct pci_slot *slot)
5645 struct pci_dev *dev;
5647 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
5648 if (!dev->slot || dev->slot != slot)
5650 pci_dev_save_and_disable(dev);
5651 if (dev->subordinate)
5652 pci_bus_save_and_disable_locked(dev->subordinate);
5657 * Restore devices from top of the tree down while holding @dev mutex lock
5658 * for the entire tree. Parent bridges need to be restored before we can
5659 * get to subordinate devices.
5661 static void pci_slot_restore_locked(struct pci_slot *slot)
5663 struct pci_dev *dev;
5665 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
5666 if (!dev->slot || dev->slot != slot)
5668 pci_dev_restore(dev);
5669 if (dev->subordinate)
5670 pci_bus_restore_locked(dev->subordinate);
5674 static int pci_slot_reset(struct pci_slot *slot, bool probe)
5678 if (!slot || !pci_slot_resetable(slot))
5682 pci_slot_lock(slot);
5686 rc = pci_reset_hotplug_slot(slot->hotplug, probe);
5689 pci_slot_unlock(slot);
5695 * pci_probe_reset_slot - probe whether a PCI slot can be reset
5696 * @slot: PCI slot to probe
5698 * Return 0 if slot can be reset, negative if a slot reset is not supported.
5700 int pci_probe_reset_slot(struct pci_slot *slot)
5702 return pci_slot_reset(slot, PCI_RESET_PROBE);
5704 EXPORT_SYMBOL_GPL(pci_probe_reset_slot);
5707 * __pci_reset_slot - Try to reset a PCI slot
5708 * @slot: PCI slot to reset
5710 * A PCI bus may host multiple slots, each slot may support a reset mechanism
5711 * independent of other slots. For instance, some slots may support slot power
5712 * control. In the case of a 1:1 bus to slot architecture, this function may
5713 * wrap the bus reset to avoid spurious slot related events such as hotplug.
5714 * Generally a slot reset should be attempted before a bus reset. All of the
5715 * function of the slot and any subordinate buses behind the slot are reset
5716 * through this function. PCI config space of all devices in the slot and
5717 * behind the slot is saved before and restored after reset.
5719 * Same as above except return -EAGAIN if the slot cannot be locked
5721 static int __pci_reset_slot(struct pci_slot *slot)
5725 rc = pci_slot_reset(slot, PCI_RESET_PROBE);
5729 if (pci_slot_trylock(slot)) {
5730 pci_slot_save_and_disable_locked(slot);
5732 rc = pci_reset_hotplug_slot(slot->hotplug, PCI_RESET_DO_RESET);
5733 pci_slot_restore_locked(slot);
5734 pci_slot_unlock(slot);
5741 static int pci_bus_reset(struct pci_bus *bus, bool probe)
5745 if (!bus->self || !pci_bus_resetable(bus))
5755 ret = pci_bridge_secondary_bus_reset(bus->self);
5757 pci_bus_unlock(bus);
5763 * pci_bus_error_reset - reset the bridge's subordinate bus
5764 * @bridge: The parent device that connects to the bus to reset
5766 * This function will first try to reset the slots on this bus if the method is
5767 * available. If slot reset fails or is not available, this will fall back to a
5768 * secondary bus reset.
5770 int pci_bus_error_reset(struct pci_dev *bridge)
5772 struct pci_bus *bus = bridge->subordinate;
5773 struct pci_slot *slot;
5778 mutex_lock(&pci_slot_mutex);
5779 if (list_empty(&bus->slots))
5782 list_for_each_entry(slot, &bus->slots, list)
5783 if (pci_probe_reset_slot(slot))
5786 list_for_each_entry(slot, &bus->slots, list)
5787 if (pci_slot_reset(slot, PCI_RESET_DO_RESET))
5790 mutex_unlock(&pci_slot_mutex);
5793 mutex_unlock(&pci_slot_mutex);
5794 return pci_bus_reset(bridge->subordinate, PCI_RESET_DO_RESET);
5798 * pci_probe_reset_bus - probe whether a PCI bus can be reset
5799 * @bus: PCI bus to probe
5801 * Return 0 if bus can be reset, negative if a bus reset is not supported.
5803 int pci_probe_reset_bus(struct pci_bus *bus)
5805 return pci_bus_reset(bus, PCI_RESET_PROBE);
5807 EXPORT_SYMBOL_GPL(pci_probe_reset_bus);
5810 * __pci_reset_bus - Try to reset a PCI bus
5811 * @bus: top level PCI bus to reset
5813 * Same as above except return -EAGAIN if the bus cannot be locked
5815 static int __pci_reset_bus(struct pci_bus *bus)
5819 rc = pci_bus_reset(bus, PCI_RESET_PROBE);
5823 if (pci_bus_trylock(bus)) {
5824 pci_bus_save_and_disable_locked(bus);
5826 rc = pci_bridge_secondary_bus_reset(bus->self);
5827 pci_bus_restore_locked(bus);
5828 pci_bus_unlock(bus);
5836 * pci_reset_bus - Try to reset a PCI bus
5837 * @pdev: top level PCI device to reset via slot/bus
5839 * Same as above except return -EAGAIN if the bus cannot be locked
5841 int pci_reset_bus(struct pci_dev *pdev)
5843 return (!pci_probe_reset_slot(pdev->slot)) ?
5844 __pci_reset_slot(pdev->slot) : __pci_reset_bus(pdev->bus);
5846 EXPORT_SYMBOL_GPL(pci_reset_bus);
5849 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
5850 * @dev: PCI device to query
5852 * Returns mmrbc: maximum designed memory read count in bytes or
5853 * appropriate error value.
5855 int pcix_get_max_mmrbc(struct pci_dev *dev)
5860 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
5864 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
5867 return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21);
5869 EXPORT_SYMBOL(pcix_get_max_mmrbc);
5872 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
5873 * @dev: PCI device to query
5875 * Returns mmrbc: maximum memory read count in bytes or appropriate error
5878 int pcix_get_mmrbc(struct pci_dev *dev)
5883 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
5887 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
5890 return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
5892 EXPORT_SYMBOL(pcix_get_mmrbc);
5895 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
5896 * @dev: PCI device to query
5897 * @mmrbc: maximum memory read count in bytes
5898 * valid values are 512, 1024, 2048, 4096
5900 * If possible sets maximum memory read byte count, some bridges have errata
5901 * that prevent this.
5903 int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
5909 if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
5912 v = ffs(mmrbc) - 10;
5914 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
5918 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
5921 if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
5924 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
5927 o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
5929 if (v > o && (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
5932 cmd &= ~PCI_X_CMD_MAX_READ;
5934 if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd))
5939 EXPORT_SYMBOL(pcix_set_mmrbc);
5942 * pcie_get_readrq - get PCI Express read request size
5943 * @dev: PCI device to query
5945 * Returns maximum memory read request in bytes or appropriate error value.
5947 int pcie_get_readrq(struct pci_dev *dev)
5951 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
5953 return 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
5955 EXPORT_SYMBOL(pcie_get_readrq);
5958 * pcie_set_readrq - set PCI Express maximum memory read request
5959 * @dev: PCI device to query
5960 * @rq: maximum memory read count in bytes
5961 * valid values are 128, 256, 512, 1024, 2048, 4096
5963 * If possible sets maximum memory read request in bytes
5965 int pcie_set_readrq(struct pci_dev *dev, int rq)
5970 if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
5974 * If using the "performance" PCIe config, we clamp the read rq
5975 * size to the max packet size to keep the host bridge from
5976 * generating requests larger than we can cope with.
5978 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
5979 int mps = pcie_get_mps(dev);
5985 v = (ffs(rq) - 8) << 12;
5987 ret = pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
5988 PCI_EXP_DEVCTL_READRQ, v);
5990 return pcibios_err_to_errno(ret);
5992 EXPORT_SYMBOL(pcie_set_readrq);
5995 * pcie_get_mps - get PCI Express maximum payload size
5996 * @dev: PCI device to query
5998 * Returns maximum payload size in bytes
6000 int pcie_get_mps(struct pci_dev *dev)
6004 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
6006 return 128 << ((ctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
6008 EXPORT_SYMBOL(pcie_get_mps);
6011 * pcie_set_mps - set PCI Express maximum payload size
6012 * @dev: PCI device to query
6013 * @mps: maximum payload size in bytes
6014 * valid values are 128, 256, 512, 1024, 2048, 4096
6016 * If possible sets maximum payload size
6018 int pcie_set_mps(struct pci_dev *dev, int mps)
6023 if (mps < 128 || mps > 4096 || !is_power_of_2(mps))
6027 if (v > dev->pcie_mpss)
6031 ret = pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
6032 PCI_EXP_DEVCTL_PAYLOAD, v);
6034 return pcibios_err_to_errno(ret);
6036 EXPORT_SYMBOL(pcie_set_mps);
6039 * pcie_bandwidth_available - determine minimum link settings of a PCIe
6040 * device and its bandwidth limitation
6041 * @dev: PCI device to query
6042 * @limiting_dev: storage for device causing the bandwidth limitation
6043 * @speed: storage for speed of limiting device
6044 * @width: storage for width of limiting device
6046 * Walk up the PCI device chain and find the point where the minimum
6047 * bandwidth is available. Return the bandwidth available there and (if
6048 * limiting_dev, speed, and width pointers are supplied) information about
6049 * that point. The bandwidth returned is in Mb/s, i.e., megabits/second of
6052 u32 pcie_bandwidth_available(struct pci_dev *dev, struct pci_dev **limiting_dev,
6053 enum pci_bus_speed *speed,
6054 enum pcie_link_width *width)
6057 enum pci_bus_speed next_speed;
6058 enum pcie_link_width next_width;
6062 *speed = PCI_SPEED_UNKNOWN;
6064 *width = PCIE_LNK_WIDTH_UNKNOWN;
6069 pcie_capability_read_word(dev, PCI_EXP_LNKSTA, &lnksta);
6071 next_speed = pcie_link_speed[lnksta & PCI_EXP_LNKSTA_CLS];
6072 next_width = (lnksta & PCI_EXP_LNKSTA_NLW) >>
6073 PCI_EXP_LNKSTA_NLW_SHIFT;
6075 next_bw = next_width * PCIE_SPEED2MBS_ENC(next_speed);
6077 /* Check if current device limits the total bandwidth */
6078 if (!bw || next_bw <= bw) {
6082 *limiting_dev = dev;
6084 *speed = next_speed;
6086 *width = next_width;
6089 dev = pci_upstream_bridge(dev);
6094 EXPORT_SYMBOL(pcie_bandwidth_available);
6097 * pcie_get_speed_cap - query for the PCI device's link speed capability
6098 * @dev: PCI device to query
6100 * Query the PCI device speed capability. Return the maximum link speed
6101 * supported by the device.
6103 enum pci_bus_speed pcie_get_speed_cap(struct pci_dev *dev)
6105 u32 lnkcap2, lnkcap;
6108 * Link Capabilities 2 was added in PCIe r3.0, sec 7.8.18. The
6109 * implementation note there recommends using the Supported Link
6110 * Speeds Vector in Link Capabilities 2 when supported.
6112 * Without Link Capabilities 2, i.e., prior to PCIe r3.0, software
6113 * should use the Supported Link Speeds field in Link Capabilities,
6114 * where only 2.5 GT/s and 5.0 GT/s speeds were defined.
6116 pcie_capability_read_dword(dev, PCI_EXP_LNKCAP2, &lnkcap2);
6118 /* PCIe r3.0-compliant */
6120 return PCIE_LNKCAP2_SLS2SPEED(lnkcap2);
6122 pcie_capability_read_dword(dev, PCI_EXP_LNKCAP, &lnkcap);
6123 if ((lnkcap & PCI_EXP_LNKCAP_SLS) == PCI_EXP_LNKCAP_SLS_5_0GB)
6124 return PCIE_SPEED_5_0GT;
6125 else if ((lnkcap & PCI_EXP_LNKCAP_SLS) == PCI_EXP_LNKCAP_SLS_2_5GB)
6126 return PCIE_SPEED_2_5GT;
6128 return PCI_SPEED_UNKNOWN;
6130 EXPORT_SYMBOL(pcie_get_speed_cap);
6133 * pcie_get_width_cap - query for the PCI device's link width capability
6134 * @dev: PCI device to query
6136 * Query the PCI device width capability. Return the maximum link width
6137 * supported by the device.
6139 enum pcie_link_width pcie_get_width_cap(struct pci_dev *dev)
6143 pcie_capability_read_dword(dev, PCI_EXP_LNKCAP, &lnkcap);
6145 return (lnkcap & PCI_EXP_LNKCAP_MLW) >> 4;
6147 return PCIE_LNK_WIDTH_UNKNOWN;
6149 EXPORT_SYMBOL(pcie_get_width_cap);
6152 * pcie_bandwidth_capable - calculate a PCI device's link bandwidth capability
6154 * @speed: storage for link speed
6155 * @width: storage for link width
6157 * Calculate a PCI device's link bandwidth by querying for its link speed
6158 * and width, multiplying them, and applying encoding overhead. The result
6159 * is in Mb/s, i.e., megabits/second of raw bandwidth.
6161 u32 pcie_bandwidth_capable(struct pci_dev *dev, enum pci_bus_speed *speed,
6162 enum pcie_link_width *width)
6164 *speed = pcie_get_speed_cap(dev);
6165 *width = pcie_get_width_cap(dev);
6167 if (*speed == PCI_SPEED_UNKNOWN || *width == PCIE_LNK_WIDTH_UNKNOWN)
6170 return *width * PCIE_SPEED2MBS_ENC(*speed);
6174 * __pcie_print_link_status - Report the PCI device's link speed and width
6175 * @dev: PCI device to query
6176 * @verbose: Print info even when enough bandwidth is available
6178 * If the available bandwidth at the device is less than the device is
6179 * capable of, report the device's maximum possible bandwidth and the
6180 * upstream link that limits its performance. If @verbose, always print
6181 * the available bandwidth, even if the device isn't constrained.
6183 void __pcie_print_link_status(struct pci_dev *dev, bool verbose)
6185 enum pcie_link_width width, width_cap;
6186 enum pci_bus_speed speed, speed_cap;
6187 struct pci_dev *limiting_dev = NULL;
6188 u32 bw_avail, bw_cap;
6190 bw_cap = pcie_bandwidth_capable(dev, &speed_cap, &width_cap);
6191 bw_avail = pcie_bandwidth_available(dev, &limiting_dev, &speed, &width);
6193 if (bw_avail >= bw_cap && verbose)
6194 pci_info(dev, "%u.%03u Gb/s available PCIe bandwidth (%s x%d link)\n",
6195 bw_cap / 1000, bw_cap % 1000,
6196 pci_speed_string(speed_cap), width_cap);
6197 else if (bw_avail < bw_cap)
6198 pci_info(dev, "%u.%03u Gb/s available PCIe bandwidth, limited by %s x%d link at %s (capable of %u.%03u Gb/s with %s x%d link)\n",
6199 bw_avail / 1000, bw_avail % 1000,
6200 pci_speed_string(speed), width,
6201 limiting_dev ? pci_name(limiting_dev) : "<unknown>",
6202 bw_cap / 1000, bw_cap % 1000,
6203 pci_speed_string(speed_cap), width_cap);
6207 * pcie_print_link_status - Report the PCI device's link speed and width
6208 * @dev: PCI device to query
6210 * Report the available bandwidth at the device.
6212 void pcie_print_link_status(struct pci_dev *dev)
6214 __pcie_print_link_status(dev, true);
6216 EXPORT_SYMBOL(pcie_print_link_status);
6219 * pci_select_bars - Make BAR mask from the type of resource
6220 * @dev: the PCI device for which BAR mask is made
6221 * @flags: resource type mask to be selected
6223 * This helper routine makes bar mask from the type of resource.
6225 int pci_select_bars(struct pci_dev *dev, unsigned long flags)
6228 for (i = 0; i < PCI_NUM_RESOURCES; i++)
6229 if (pci_resource_flags(dev, i) & flags)
6233 EXPORT_SYMBOL(pci_select_bars);
6235 /* Some architectures require additional programming to enable VGA */
6236 static arch_set_vga_state_t arch_set_vga_state;
6238 void __init pci_register_set_vga_state(arch_set_vga_state_t func)
6240 arch_set_vga_state = func; /* NULL disables */
6243 static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
6244 unsigned int command_bits, u32 flags)
6246 if (arch_set_vga_state)
6247 return arch_set_vga_state(dev, decode, command_bits,
6253 * pci_set_vga_state - set VGA decode state on device and parents if requested
6254 * @dev: the PCI device
6255 * @decode: true = enable decoding, false = disable decoding
6256 * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
6257 * @flags: traverse ancestors and change bridges
6258 * CHANGE_BRIDGE_ONLY / CHANGE_BRIDGE
6260 int pci_set_vga_state(struct pci_dev *dev, bool decode,
6261 unsigned int command_bits, u32 flags)
6263 struct pci_bus *bus;
6264 struct pci_dev *bridge;
6268 WARN_ON((flags & PCI_VGA_STATE_CHANGE_DECODES) && (command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY)));
6270 /* ARCH specific VGA enables */
6271 rc = pci_set_vga_state_arch(dev, decode, command_bits, flags);
6275 if (flags & PCI_VGA_STATE_CHANGE_DECODES) {
6276 pci_read_config_word(dev, PCI_COMMAND, &cmd);
6278 cmd |= command_bits;
6280 cmd &= ~command_bits;
6281 pci_write_config_word(dev, PCI_COMMAND, cmd);
6284 if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
6291 pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
6294 cmd |= PCI_BRIDGE_CTL_VGA;
6296 cmd &= ~PCI_BRIDGE_CTL_VGA;
6297 pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
6306 bool pci_pr3_present(struct pci_dev *pdev)
6308 struct acpi_device *adev;
6313 adev = ACPI_COMPANION(&pdev->dev);
6317 return adev->power.flags.power_resources &&
6318 acpi_has_method(adev->handle, "_PR3");
6320 EXPORT_SYMBOL_GPL(pci_pr3_present);
6324 * pci_add_dma_alias - Add a DMA devfn alias for a device
6325 * @dev: the PCI device for which alias is added
6326 * @devfn_from: alias slot and function
6327 * @nr_devfns: number of subsequent devfns to alias
6329 * This helper encodes an 8-bit devfn as a bit number in dma_alias_mask
6330 * which is used to program permissible bus-devfn source addresses for DMA
6331 * requests in an IOMMU. These aliases factor into IOMMU group creation
6332 * and are useful for devices generating DMA requests beyond or different
6333 * from their logical bus-devfn. Examples include device quirks where the
6334 * device simply uses the wrong devfn, as well as non-transparent bridges
6335 * where the alias may be a proxy for devices in another domain.
6337 * IOMMU group creation is performed during device discovery or addition,
6338 * prior to any potential DMA mapping and therefore prior to driver probing
6339 * (especially for userspace assigned devices where IOMMU group definition
6340 * cannot be left as a userspace activity). DMA aliases should therefore
6341 * be configured via quirks, such as the PCI fixup header quirk.
6343 void pci_add_dma_alias(struct pci_dev *dev, u8 devfn_from,
6344 unsigned int nr_devfns)
6348 nr_devfns = min(nr_devfns, (unsigned int)MAX_NR_DEVFNS - devfn_from);
6349 devfn_to = devfn_from + nr_devfns - 1;
6351 if (!dev->dma_alias_mask)
6352 dev->dma_alias_mask = bitmap_zalloc(MAX_NR_DEVFNS, GFP_KERNEL);
6353 if (!dev->dma_alias_mask) {
6354 pci_warn(dev, "Unable to allocate DMA alias mask\n");
6358 bitmap_set(dev->dma_alias_mask, devfn_from, nr_devfns);
6361 pci_info(dev, "Enabling fixed DMA alias to %02x.%d\n",
6362 PCI_SLOT(devfn_from), PCI_FUNC(devfn_from));
6363 else if (nr_devfns > 1)
6364 pci_info(dev, "Enabling fixed DMA alias for devfn range from %02x.%d to %02x.%d\n",
6365 PCI_SLOT(devfn_from), PCI_FUNC(devfn_from),
6366 PCI_SLOT(devfn_to), PCI_FUNC(devfn_to));
6369 bool pci_devs_are_dma_aliases(struct pci_dev *dev1, struct pci_dev *dev2)
6371 return (dev1->dma_alias_mask &&
6372 test_bit(dev2->devfn, dev1->dma_alias_mask)) ||
6373 (dev2->dma_alias_mask &&
6374 test_bit(dev1->devfn, dev2->dma_alias_mask)) ||
6375 pci_real_dma_dev(dev1) == dev2 ||
6376 pci_real_dma_dev(dev2) == dev1;
6379 bool pci_device_is_present(struct pci_dev *pdev)
6383 if (pci_dev_is_disconnected(pdev))
6385 return pci_bus_read_dev_vendor_id(pdev->bus, pdev->devfn, &v, 0);
6387 EXPORT_SYMBOL_GPL(pci_device_is_present);
6389 void pci_ignore_hotplug(struct pci_dev *dev)
6391 struct pci_dev *bridge = dev->bus->self;
6393 dev->ignore_hotplug = 1;
6394 /* Propagate the "ignore hotplug" setting to the parent bridge. */
6396 bridge->ignore_hotplug = 1;
6398 EXPORT_SYMBOL_GPL(pci_ignore_hotplug);
6401 * pci_real_dma_dev - Get PCI DMA device for PCI device
6402 * @dev: the PCI device that may have a PCI DMA alias
6404 * Permits the platform to provide architecture-specific functionality to
6405 * devices needing to alias DMA to another PCI device on another PCI bus. If
6406 * the PCI device is on the same bus, it is recommended to use
6407 * pci_add_dma_alias(). This is the default implementation. Architecture
6408 * implementations can override this.
6410 struct pci_dev __weak *pci_real_dma_dev(struct pci_dev *dev)
6415 resource_size_t __weak pcibios_default_alignment(void)
6421 * Arches that don't want to expose struct resource to userland as-is in
6422 * sysfs and /proc can implement their own pci_resource_to_user().
6424 void __weak pci_resource_to_user(const struct pci_dev *dev, int bar,
6425 const struct resource *rsrc,
6426 resource_size_t *start, resource_size_t *end)
6428 *start = rsrc->start;
6432 static char *resource_alignment_param;
6433 static DEFINE_SPINLOCK(resource_alignment_lock);
6436 * pci_specified_resource_alignment - get resource alignment specified by user.
6437 * @dev: the PCI device to get
6438 * @resize: whether or not to change resources' size when reassigning alignment
6440 * RETURNS: Resource alignment if it is specified.
6441 * Zero if it is not specified.
6443 static resource_size_t pci_specified_resource_alignment(struct pci_dev *dev,
6446 int align_order, count;
6447 resource_size_t align = pcibios_default_alignment();
6451 spin_lock(&resource_alignment_lock);
6452 p = resource_alignment_param;
6455 if (pci_has_flag(PCI_PROBE_ONLY)) {
6457 pr_info_once("PCI: Ignoring requested alignments (PCI_PROBE_ONLY)\n");
6463 if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
6466 if (align_order > 63) {
6467 pr_err("PCI: Invalid requested alignment (order %d)\n",
6469 align_order = PAGE_SHIFT;
6472 align_order = PAGE_SHIFT;
6475 ret = pci_dev_str_match(dev, p, &p);
6478 align = 1ULL << align_order;
6480 } else if (ret < 0) {
6481 pr_err("PCI: Can't parse resource_alignment parameter: %s\n",
6486 if (*p != ';' && *p != ',') {
6487 /* End of param or invalid format */
6493 spin_unlock(&resource_alignment_lock);
6497 static void pci_request_resource_alignment(struct pci_dev *dev, int bar,
6498 resource_size_t align, bool resize)
6500 struct resource *r = &dev->resource[bar];
6501 resource_size_t size;
6503 if (!(r->flags & IORESOURCE_MEM))
6506 if (r->flags & IORESOURCE_PCI_FIXED) {
6507 pci_info(dev, "BAR%d %pR: ignoring requested alignment %#llx\n",
6508 bar, r, (unsigned long long)align);
6512 size = resource_size(r);
6517 * Increase the alignment of the resource. There are two ways we
6520 * 1) Increase the size of the resource. BARs are aligned on their
6521 * size, so when we reallocate space for this resource, we'll
6522 * allocate it with the larger alignment. This also prevents
6523 * assignment of any other BARs inside the alignment region, so
6524 * if we're requesting page alignment, this means no other BARs
6525 * will share the page.
6527 * The disadvantage is that this makes the resource larger than
6528 * the hardware BAR, which may break drivers that compute things
6529 * based on the resource size, e.g., to find registers at a
6530 * fixed offset before the end of the BAR.
6532 * 2) Retain the resource size, but use IORESOURCE_STARTALIGN and
6533 * set r->start to the desired alignment. By itself this
6534 * doesn't prevent other BARs being put inside the alignment
6535 * region, but if we realign *every* resource of every device in
6536 * the system, none of them will share an alignment region.
6538 * When the user has requested alignment for only some devices via
6539 * the "pci=resource_alignment" argument, "resize" is true and we
6540 * use the first method. Otherwise we assume we're aligning all
6541 * devices and we use the second.
6544 pci_info(dev, "BAR%d %pR: requesting alignment to %#llx\n",
6545 bar, r, (unsigned long long)align);
6551 r->flags &= ~IORESOURCE_SIZEALIGN;
6552 r->flags |= IORESOURCE_STARTALIGN;
6554 r->end = r->start + size - 1;
6556 r->flags |= IORESOURCE_UNSET;
6560 * This function disables memory decoding and releases memory resources
6561 * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
6562 * It also rounds up size to specified alignment.
6563 * Later on, the kernel will assign page-aligned memory resource back
6566 void pci_reassigndev_resource_alignment(struct pci_dev *dev)
6570 resource_size_t align;
6572 bool resize = false;
6575 * VF BARs are read-only zero according to SR-IOV spec r1.1, sec
6576 * 3.4.1.11. Their resources are allocated from the space
6577 * described by the VF BARx register in the PF's SR-IOV capability.
6578 * We can't influence their alignment here.
6583 /* check if specified PCI is target device to reassign */
6584 align = pci_specified_resource_alignment(dev, &resize);
6588 if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
6589 (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
6590 pci_warn(dev, "Can't reassign resources to host bridge\n");
6594 pci_read_config_word(dev, PCI_COMMAND, &command);
6595 command &= ~PCI_COMMAND_MEMORY;
6596 pci_write_config_word(dev, PCI_COMMAND, command);
6598 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
6599 pci_request_resource_alignment(dev, i, align, resize);
6602 * Need to disable bridge's resource window,
6603 * to enable the kernel to reassign new resource
6606 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
6607 for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
6608 r = &dev->resource[i];
6609 if (!(r->flags & IORESOURCE_MEM))
6611 r->flags |= IORESOURCE_UNSET;
6612 r->end = resource_size(r) - 1;
6615 pci_disable_bridge_window(dev);
6619 static ssize_t resource_alignment_show(struct bus_type *bus, char *buf)
6623 spin_lock(&resource_alignment_lock);
6624 if (resource_alignment_param)
6625 count = sysfs_emit(buf, "%s\n", resource_alignment_param);
6626 spin_unlock(&resource_alignment_lock);
6631 static ssize_t resource_alignment_store(struct bus_type *bus,
6632 const char *buf, size_t count)
6634 char *param, *old, *end;
6636 if (count >= (PAGE_SIZE - 1))
6639 param = kstrndup(buf, count, GFP_KERNEL);
6643 end = strchr(param, '\n');
6647 spin_lock(&resource_alignment_lock);
6648 old = resource_alignment_param;
6649 if (strlen(param)) {
6650 resource_alignment_param = param;
6653 resource_alignment_param = NULL;
6655 spin_unlock(&resource_alignment_lock);
6662 static BUS_ATTR_RW(resource_alignment);
6664 static int __init pci_resource_alignment_sysfs_init(void)
6666 return bus_create_file(&pci_bus_type,
6667 &bus_attr_resource_alignment);
6669 late_initcall(pci_resource_alignment_sysfs_init);
6671 static void pci_no_domains(void)
6673 #ifdef CONFIG_PCI_DOMAINS
6674 pci_domains_supported = 0;
6678 #ifdef CONFIG_PCI_DOMAINS_GENERIC
6679 static atomic_t __domain_nr = ATOMIC_INIT(-1);
6681 static int pci_get_new_domain_nr(void)
6683 return atomic_inc_return(&__domain_nr);
6686 static int of_pci_bus_find_domain_nr(struct device *parent)
6688 static int use_dt_domains = -1;
6692 domain = of_get_pci_domain_nr(parent->of_node);
6695 * Check DT domain and use_dt_domains values.
6697 * If DT domain property is valid (domain >= 0) and
6698 * use_dt_domains != 0, the DT assignment is valid since this means
6699 * we have not previously allocated a domain number by using
6700 * pci_get_new_domain_nr(); we should also update use_dt_domains to
6701 * 1, to indicate that we have just assigned a domain number from
6704 * If DT domain property value is not valid (ie domain < 0), and we
6705 * have not previously assigned a domain number from DT
6706 * (use_dt_domains != 1) we should assign a domain number by
6709 * pci_get_new_domain_nr()
6711 * API and update the use_dt_domains value to keep track of method we
6712 * are using to assign domain numbers (use_dt_domains = 0).
6714 * All other combinations imply we have a platform that is trying
6715 * to mix domain numbers obtained from DT and pci_get_new_domain_nr(),
6716 * which is a recipe for domain mishandling and it is prevented by
6717 * invalidating the domain value (domain = -1) and printing a
6718 * corresponding error.
6720 if (domain >= 0 && use_dt_domains) {
6722 } else if (domain < 0 && use_dt_domains != 1) {
6724 domain = pci_get_new_domain_nr();
6727 pr_err("Node %pOF has ", parent->of_node);
6728 pr_err("Inconsistent \"linux,pci-domain\" property in DT\n");
6735 int pci_bus_find_domain_nr(struct pci_bus *bus, struct device *parent)
6737 return acpi_disabled ? of_pci_bus_find_domain_nr(parent) :
6738 acpi_pci_bus_find_domain_nr(bus);
6743 * pci_ext_cfg_avail - can we access extended PCI config space?
6745 * Returns 1 if we can access PCI extended config space (offsets
6746 * greater than 0xff). This is the default implementation. Architecture
6747 * implementations can override this.
6749 int __weak pci_ext_cfg_avail(void)
6754 void __weak pci_fixup_cardbus(struct pci_bus *bus)
6757 EXPORT_SYMBOL(pci_fixup_cardbus);
6759 static int __init pci_setup(char *str)
6762 char *k = strchr(str, ',');
6765 if (*str && (str = pcibios_setup(str)) && *str) {
6766 if (!strcmp(str, "nomsi")) {
6768 } else if (!strncmp(str, "noats", 5)) {
6769 pr_info("PCIe: ATS is disabled\n");
6770 pcie_ats_disabled = true;
6771 } else if (!strcmp(str, "noaer")) {
6773 } else if (!strcmp(str, "earlydump")) {
6774 pci_early_dump = true;
6775 } else if (!strncmp(str, "realloc=", 8)) {
6776 pci_realloc_get_opt(str + 8);
6777 } else if (!strncmp(str, "realloc", 7)) {
6778 pci_realloc_get_opt("on");
6779 } else if (!strcmp(str, "nodomains")) {
6781 } else if (!strncmp(str, "noari", 5)) {
6782 pcie_ari_disabled = true;
6783 } else if (!strncmp(str, "cbiosize=", 9)) {
6784 pci_cardbus_io_size = memparse(str + 9, &str);
6785 } else if (!strncmp(str, "cbmemsize=", 10)) {
6786 pci_cardbus_mem_size = memparse(str + 10, &str);
6787 } else if (!strncmp(str, "resource_alignment=", 19)) {
6788 resource_alignment_param = str + 19;
6789 } else if (!strncmp(str, "ecrc=", 5)) {
6790 pcie_ecrc_get_policy(str + 5);
6791 } else if (!strncmp(str, "hpiosize=", 9)) {
6792 pci_hotplug_io_size = memparse(str + 9, &str);
6793 } else if (!strncmp(str, "hpmmiosize=", 11)) {
6794 pci_hotplug_mmio_size = memparse(str + 11, &str);
6795 } else if (!strncmp(str, "hpmmioprefsize=", 15)) {
6796 pci_hotplug_mmio_pref_size = memparse(str + 15, &str);
6797 } else if (!strncmp(str, "hpmemsize=", 10)) {
6798 pci_hotplug_mmio_size = memparse(str + 10, &str);
6799 pci_hotplug_mmio_pref_size = pci_hotplug_mmio_size;
6800 } else if (!strncmp(str, "hpbussize=", 10)) {
6801 pci_hotplug_bus_size =
6802 simple_strtoul(str + 10, &str, 0);
6803 if (pci_hotplug_bus_size > 0xff)
6804 pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
6805 } else if (!strncmp(str, "pcie_bus_tune_off", 17)) {
6806 pcie_bus_config = PCIE_BUS_TUNE_OFF;
6807 } else if (!strncmp(str, "pcie_bus_safe", 13)) {
6808 pcie_bus_config = PCIE_BUS_SAFE;
6809 } else if (!strncmp(str, "pcie_bus_perf", 13)) {
6810 pcie_bus_config = PCIE_BUS_PERFORMANCE;
6811 } else if (!strncmp(str, "pcie_bus_peer2peer", 18)) {
6812 pcie_bus_config = PCIE_BUS_PEER2PEER;
6813 } else if (!strncmp(str, "pcie_scan_all", 13)) {
6814 pci_add_flags(PCI_SCAN_ALL_PCIE_DEVS);
6815 } else if (!strncmp(str, "disable_acs_redir=", 18)) {
6816 disable_acs_redir_param = str + 18;
6818 pr_err("PCI: Unknown option `%s'\n", str);
6825 early_param("pci", pci_setup);
6828 * 'resource_alignment_param' and 'disable_acs_redir_param' are initialized
6829 * in pci_setup(), above, to point to data in the __initdata section which
6830 * will be freed after the init sequence is complete. We can't allocate memory
6831 * in pci_setup() because some architectures do not have any memory allocation
6832 * service available during an early_param() call. So we allocate memory and
6833 * copy the variable here before the init section is freed.
6836 static int __init pci_realloc_setup_params(void)
6838 resource_alignment_param = kstrdup(resource_alignment_param,
6840 disable_acs_redir_param = kstrdup(disable_acs_redir_param, GFP_KERNEL);
6844 pure_initcall(pci_realloc_setup_params);