1 // SPDX-License-Identifier: GPL-2.0
3 * PCI Bus Services, see include/linux/pci.h for further explanation.
5 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
8 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
11 #include <linux/acpi.h>
12 #include <linux/kernel.h>
13 #include <linux/delay.h>
14 #include <linux/dmi.h>
15 #include <linux/init.h>
16 #include <linux/msi.h>
18 #include <linux/pci.h>
20 #include <linux/slab.h>
21 #include <linux/module.h>
22 #include <linux/spinlock.h>
23 #include <linux/string.h>
24 #include <linux/log2.h>
25 #include <linux/logic_pio.h>
26 #include <linux/pm_wakeup.h>
27 #include <linux/interrupt.h>
28 #include <linux/device.h>
29 #include <linux/pm_runtime.h>
30 #include <linux/pci_hotplug.h>
31 #include <linux/vmalloc.h>
33 #include <linux/aer.h>
36 DEFINE_MUTEX(pci_slot_mutex);
38 const char *pci_power_names[] = {
39 "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
41 EXPORT_SYMBOL_GPL(pci_power_names);
43 int isa_dma_bridge_buggy;
44 EXPORT_SYMBOL(isa_dma_bridge_buggy);
47 EXPORT_SYMBOL(pci_pci_problems);
49 unsigned int pci_pm_d3hot_delay;
51 static void pci_pme_list_scan(struct work_struct *work);
53 static LIST_HEAD(pci_pme_list);
54 static DEFINE_MUTEX(pci_pme_list_mutex);
55 static DECLARE_DELAYED_WORK(pci_pme_work, pci_pme_list_scan);
57 struct pci_pme_device {
58 struct list_head list;
62 #define PME_TIMEOUT 1000 /* How long between PME checks */
64 static void pci_dev_d3_sleep(struct pci_dev *dev)
66 unsigned int delay = dev->d3hot_delay;
68 if (delay < pci_pm_d3hot_delay)
69 delay = pci_pm_d3hot_delay;
75 #ifdef CONFIG_PCI_DOMAINS
76 int pci_domains_supported = 1;
79 #define DEFAULT_CARDBUS_IO_SIZE (256)
80 #define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
81 /* pci=cbmemsize=nnM,cbiosize=nn can override this */
82 unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
83 unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
85 #define DEFAULT_HOTPLUG_IO_SIZE (256)
86 #define DEFAULT_HOTPLUG_MMIO_SIZE (2*1024*1024)
87 #define DEFAULT_HOTPLUG_MMIO_PREF_SIZE (2*1024*1024)
88 /* hpiosize=nn can override this */
89 unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
91 * pci=hpmmiosize=nnM overrides non-prefetchable MMIO size,
92 * pci=hpmmioprefsize=nnM overrides prefetchable MMIO size;
93 * pci=hpmemsize=nnM overrides both
95 unsigned long pci_hotplug_mmio_size = DEFAULT_HOTPLUG_MMIO_SIZE;
96 unsigned long pci_hotplug_mmio_pref_size = DEFAULT_HOTPLUG_MMIO_PREF_SIZE;
98 #define DEFAULT_HOTPLUG_BUS_SIZE 1
99 unsigned long pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
102 /* PCIe MPS/MRRS strategy; can be overridden by kernel command-line param */
103 #ifdef CONFIG_PCIE_BUS_TUNE_OFF
104 enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_TUNE_OFF;
105 #elif defined CONFIG_PCIE_BUS_SAFE
106 enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_SAFE;
107 #elif defined CONFIG_PCIE_BUS_PERFORMANCE
108 enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_PERFORMANCE;
109 #elif defined CONFIG_PCIE_BUS_PEER2PEER
110 enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_PEER2PEER;
112 enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_DEFAULT;
116 * The default CLS is used if arch didn't set CLS explicitly and not
117 * all pci devices agree on the same value. Arch can override either
118 * the dfl or actual value as it sees fit. Don't forget this is
119 * measured in 32-bit words, not bytes.
121 u8 pci_dfl_cache_line_size = L1_CACHE_BYTES >> 2;
122 u8 pci_cache_line_size;
125 * If we set up a device for bus mastering, we need to check the latency
126 * timer as certain BIOSes forget to set it properly.
128 unsigned int pcibios_max_latency = 255;
130 /* If set, the PCIe ARI capability will not be used. */
131 static bool pcie_ari_disabled;
133 /* If set, the PCIe ATS capability will not be used. */
134 static bool pcie_ats_disabled;
136 /* If set, the PCI config space of each device is printed during boot. */
139 bool pci_ats_disabled(void)
141 return pcie_ats_disabled;
143 EXPORT_SYMBOL_GPL(pci_ats_disabled);
145 /* Disable bridge_d3 for all PCIe ports */
146 static bool pci_bridge_d3_disable;
147 /* Force bridge_d3 for all PCIe ports */
148 static bool pci_bridge_d3_force;
150 static int __init pcie_port_pm_setup(char *str)
152 if (!strcmp(str, "off"))
153 pci_bridge_d3_disable = true;
154 else if (!strcmp(str, "force"))
155 pci_bridge_d3_force = true;
158 __setup("pcie_port_pm=", pcie_port_pm_setup);
160 /* Time to wait after a reset for device to become responsive */
161 #define PCIE_RESET_READY_POLL_MS 60000
164 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
165 * @bus: pointer to PCI bus structure to search
167 * Given a PCI bus, returns the highest PCI bus number present in the set
168 * including the given PCI bus and its list of child PCI buses.
170 unsigned char pci_bus_max_busnr(struct pci_bus *bus)
173 unsigned char max, n;
175 max = bus->busn_res.end;
176 list_for_each_entry(tmp, &bus->children, node) {
177 n = pci_bus_max_busnr(tmp);
183 EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
186 * pci_status_get_and_clear_errors - return and clear error bits in PCI_STATUS
187 * @pdev: the PCI device
189 * Returns error bits set in PCI_STATUS and clears them.
191 int pci_status_get_and_clear_errors(struct pci_dev *pdev)
196 ret = pci_read_config_word(pdev, PCI_STATUS, &status);
197 if (ret != PCIBIOS_SUCCESSFUL)
200 status &= PCI_STATUS_ERROR_BITS;
202 pci_write_config_word(pdev, PCI_STATUS, status);
206 EXPORT_SYMBOL_GPL(pci_status_get_and_clear_errors);
208 #ifdef CONFIG_HAS_IOMEM
209 void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
211 struct resource *res = &pdev->resource[bar];
214 * Make sure the BAR is actually a memory resource, not an IO resource
216 if (res->flags & IORESOURCE_UNSET || !(res->flags & IORESOURCE_MEM)) {
217 pci_warn(pdev, "can't ioremap BAR %d: %pR\n", bar, res);
220 return ioremap(res->start, resource_size(res));
222 EXPORT_SYMBOL_GPL(pci_ioremap_bar);
224 void __iomem *pci_ioremap_wc_bar(struct pci_dev *pdev, int bar)
227 * Make sure the BAR is actually a memory resource, not an IO resource
229 if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
233 return ioremap_wc(pci_resource_start(pdev, bar),
234 pci_resource_len(pdev, bar));
236 EXPORT_SYMBOL_GPL(pci_ioremap_wc_bar);
240 * pci_dev_str_match_path - test if a path string matches a device
241 * @dev: the PCI device to test
242 * @path: string to match the device against
243 * @endptr: pointer to the string after the match
245 * Test if a string (typically from a kernel parameter) formatted as a
246 * path of device/function addresses matches a PCI device. The string must
249 * [<domain>:]<bus>:<device>.<func>[/<device>.<func>]*
251 * A path for a device can be obtained using 'lspci -t'. Using a path
252 * is more robust against bus renumbering than using only a single bus,
253 * device and function address.
255 * Returns 1 if the string matches the device, 0 if it does not and
256 * a negative error code if it fails to parse the string.
258 static int pci_dev_str_match_path(struct pci_dev *dev, const char *path,
262 int seg, bus, slot, func;
266 *endptr = strchrnul(path, ';');
268 wpath = kmemdup_nul(path, *endptr - path, GFP_KERNEL);
273 p = strrchr(wpath, '/');
276 ret = sscanf(p, "/%x.%x%c", &slot, &func, &end);
282 if (dev->devfn != PCI_DEVFN(slot, func)) {
288 * Note: we don't need to get a reference to the upstream
289 * bridge because we hold a reference to the top level
290 * device which should hold a reference to the bridge,
293 dev = pci_upstream_bridge(dev);
302 ret = sscanf(wpath, "%x:%x:%x.%x%c", &seg, &bus, &slot,
306 ret = sscanf(wpath, "%x:%x.%x%c", &bus, &slot, &func, &end);
313 ret = (seg == pci_domain_nr(dev->bus) &&
314 bus == dev->bus->number &&
315 dev->devfn == PCI_DEVFN(slot, func));
323 * pci_dev_str_match - test if a string matches a device
324 * @dev: the PCI device to test
325 * @p: string to match the device against
326 * @endptr: pointer to the string after the match
328 * Test if a string (typically from a kernel parameter) matches a specified
329 * PCI device. The string may be of one of the following formats:
331 * [<domain>:]<bus>:<device>.<func>[/<device>.<func>]*
332 * pci:<vendor>:<device>[:<subvendor>:<subdevice>]
334 * The first format specifies a PCI bus/device/function address which
335 * may change if new hardware is inserted, if motherboard firmware changes,
336 * or due to changes caused in kernel parameters. If the domain is
337 * left unspecified, it is taken to be 0. In order to be robust against
338 * bus renumbering issues, a path of PCI device/function numbers may be used
339 * to address the specific device. The path for a device can be determined
340 * through the use of 'lspci -t'.
342 * The second format matches devices using IDs in the configuration
343 * space which may match multiple devices in the system. A value of 0
344 * for any field will match all devices. (Note: this differs from
345 * in-kernel code that uses PCI_ANY_ID which is ~0; this is for
346 * legacy reasons and convenience so users don't have to specify
347 * FFFFFFFFs on the command line.)
349 * Returns 1 if the string matches the device, 0 if it does not and
350 * a negative error code if the string cannot be parsed.
352 static int pci_dev_str_match(struct pci_dev *dev, const char *p,
357 unsigned short vendor, device, subsystem_vendor, subsystem_device;
359 if (strncmp(p, "pci:", 4) == 0) {
360 /* PCI vendor/device (subvendor/subdevice) IDs are specified */
362 ret = sscanf(p, "%hx:%hx:%hx:%hx%n", &vendor, &device,
363 &subsystem_vendor, &subsystem_device, &count);
365 ret = sscanf(p, "%hx:%hx%n", &vendor, &device, &count);
369 subsystem_vendor = 0;
370 subsystem_device = 0;
375 if ((!vendor || vendor == dev->vendor) &&
376 (!device || device == dev->device) &&
377 (!subsystem_vendor ||
378 subsystem_vendor == dev->subsystem_vendor) &&
379 (!subsystem_device ||
380 subsystem_device == dev->subsystem_device))
384 * PCI Bus, Device, Function IDs are specified
385 * (optionally, may include a path of devfns following it)
387 ret = pci_dev_str_match_path(dev, p, &p);
402 static u8 __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
403 u8 pos, int cap, int *ttl)
408 pci_bus_read_config_byte(bus, devfn, pos, &pos);
414 pci_bus_read_config_word(bus, devfn, pos, &ent);
426 static u8 __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
429 int ttl = PCI_FIND_CAP_TTL;
431 return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
434 u8 pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
436 return __pci_find_next_cap(dev->bus, dev->devfn,
437 pos + PCI_CAP_LIST_NEXT, cap);
439 EXPORT_SYMBOL_GPL(pci_find_next_capability);
441 static u8 __pci_bus_find_cap_start(struct pci_bus *bus,
442 unsigned int devfn, u8 hdr_type)
446 pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
447 if (!(status & PCI_STATUS_CAP_LIST))
451 case PCI_HEADER_TYPE_NORMAL:
452 case PCI_HEADER_TYPE_BRIDGE:
453 return PCI_CAPABILITY_LIST;
454 case PCI_HEADER_TYPE_CARDBUS:
455 return PCI_CB_CAPABILITY_LIST;
462 * pci_find_capability - query for devices' capabilities
463 * @dev: PCI device to query
464 * @cap: capability code
466 * Tell if a device supports a given PCI capability.
467 * Returns the address of the requested capability structure within the
468 * device's PCI configuration space or 0 in case the device does not
469 * support it. Possible values for @cap include:
471 * %PCI_CAP_ID_PM Power Management
472 * %PCI_CAP_ID_AGP Accelerated Graphics Port
473 * %PCI_CAP_ID_VPD Vital Product Data
474 * %PCI_CAP_ID_SLOTID Slot Identification
475 * %PCI_CAP_ID_MSI Message Signalled Interrupts
476 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
477 * %PCI_CAP_ID_PCIX PCI-X
478 * %PCI_CAP_ID_EXP PCI Express
480 u8 pci_find_capability(struct pci_dev *dev, int cap)
484 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
486 pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
490 EXPORT_SYMBOL(pci_find_capability);
493 * pci_bus_find_capability - query for devices' capabilities
494 * @bus: the PCI bus to query
495 * @devfn: PCI device to query
496 * @cap: capability code
498 * Like pci_find_capability() but works for PCI devices that do not have a
499 * pci_dev structure set up yet.
501 * Returns the address of the requested capability structure within the
502 * device's PCI configuration space or 0 in case the device does not
505 u8 pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
509 pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
511 pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
513 pos = __pci_find_next_cap(bus, devfn, pos, cap);
517 EXPORT_SYMBOL(pci_bus_find_capability);
520 * pci_find_next_ext_capability - Find an extended capability
521 * @dev: PCI device to query
522 * @start: address at which to start looking (0 to start at beginning of list)
523 * @cap: capability code
525 * Returns the address of the next matching extended capability structure
526 * within the device's PCI configuration space or 0 if the device does
527 * not support it. Some capabilities can occur several times, e.g., the
528 * vendor-specific capability, and this provides a way to find them all.
530 u16 pci_find_next_ext_capability(struct pci_dev *dev, u16 start, int cap)
534 u16 pos = PCI_CFG_SPACE_SIZE;
536 /* minimum 8 bytes per capability */
537 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
539 if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
545 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
549 * If we have no capabilities, this is indicated by cap ID,
550 * cap version and next pointer all being 0.
556 if (PCI_EXT_CAP_ID(header) == cap && pos != start)
559 pos = PCI_EXT_CAP_NEXT(header);
560 if (pos < PCI_CFG_SPACE_SIZE)
563 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
569 EXPORT_SYMBOL_GPL(pci_find_next_ext_capability);
572 * pci_find_ext_capability - Find an extended capability
573 * @dev: PCI device to query
574 * @cap: capability code
576 * Returns the address of the requested extended capability structure
577 * within the device's PCI configuration space or 0 if the device does
578 * not support it. Possible values for @cap include:
580 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
581 * %PCI_EXT_CAP_ID_VC Virtual Channel
582 * %PCI_EXT_CAP_ID_DSN Device Serial Number
583 * %PCI_EXT_CAP_ID_PWR Power Budgeting
585 u16 pci_find_ext_capability(struct pci_dev *dev, int cap)
587 return pci_find_next_ext_capability(dev, 0, cap);
589 EXPORT_SYMBOL_GPL(pci_find_ext_capability);
592 * pci_get_dsn - Read and return the 8-byte Device Serial Number
593 * @dev: PCI device to query
595 * Looks up the PCI_EXT_CAP_ID_DSN and reads the 8 bytes of the Device Serial
598 * Returns the DSN, or zero if the capability does not exist.
600 u64 pci_get_dsn(struct pci_dev *dev)
606 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_DSN);
611 * The Device Serial Number is two dwords offset 4 bytes from the
612 * capability position. The specification says that the first dword is
613 * the lower half, and the second dword is the upper half.
616 pci_read_config_dword(dev, pos, &dword);
618 pci_read_config_dword(dev, pos + 4, &dword);
619 dsn |= ((u64)dword) << 32;
623 EXPORT_SYMBOL_GPL(pci_get_dsn);
625 static u8 __pci_find_next_ht_cap(struct pci_dev *dev, u8 pos, int ht_cap)
627 int rc, ttl = PCI_FIND_CAP_TTL;
630 if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
631 mask = HT_3BIT_CAP_MASK;
633 mask = HT_5BIT_CAP_MASK;
635 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
636 PCI_CAP_ID_HT, &ttl);
638 rc = pci_read_config_byte(dev, pos + 3, &cap);
639 if (rc != PCIBIOS_SUCCESSFUL)
642 if ((cap & mask) == ht_cap)
645 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
646 pos + PCI_CAP_LIST_NEXT,
647 PCI_CAP_ID_HT, &ttl);
654 * pci_find_next_ht_capability - query a device's HyperTransport capabilities
655 * @dev: PCI device to query
656 * @pos: Position from which to continue searching
657 * @ht_cap: HyperTransport capability code
659 * To be used in conjunction with pci_find_ht_capability() to search for
660 * all capabilities matching @ht_cap. @pos should always be a value returned
661 * from pci_find_ht_capability().
663 * NB. To be 100% safe against broken PCI devices, the caller should take
664 * steps to avoid an infinite loop.
666 u8 pci_find_next_ht_capability(struct pci_dev *dev, u8 pos, int ht_cap)
668 return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
670 EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
673 * pci_find_ht_capability - query a device's HyperTransport capabilities
674 * @dev: PCI device to query
675 * @ht_cap: HyperTransport capability code
677 * Tell if a device supports a given HyperTransport capability.
678 * Returns an address within the device's PCI configuration space
679 * or 0 in case the device does not support the request capability.
680 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
681 * which has a HyperTransport capability matching @ht_cap.
683 u8 pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
687 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
689 pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
693 EXPORT_SYMBOL_GPL(pci_find_ht_capability);
696 * pci_find_vsec_capability - Find a vendor-specific extended capability
697 * @dev: PCI device to query
698 * @vendor: Vendor ID for which capability is defined
699 * @cap: Vendor-specific capability ID
701 * If @dev has Vendor ID @vendor, search for a VSEC capability with
702 * VSEC ID @cap. If found, return the capability offset in
703 * config space; otherwise return 0.
705 u16 pci_find_vsec_capability(struct pci_dev *dev, u16 vendor, int cap)
710 if (vendor != dev->vendor)
713 while ((vsec = pci_find_next_ext_capability(dev, vsec,
714 PCI_EXT_CAP_ID_VNDR))) {
715 if (pci_read_config_dword(dev, vsec + PCI_VNDR_HEADER,
716 &header) == PCIBIOS_SUCCESSFUL &&
717 PCI_VNDR_HEADER_ID(header) == cap)
723 EXPORT_SYMBOL_GPL(pci_find_vsec_capability);
726 * pci_find_parent_resource - return resource region of parent bus of given
728 * @dev: PCI device structure contains resources to be searched
729 * @res: child resource record for which parent is sought
731 * For given resource region of given device, return the resource region of
732 * parent bus the given region is contained in.
734 struct resource *pci_find_parent_resource(const struct pci_dev *dev,
735 struct resource *res)
737 const struct pci_bus *bus = dev->bus;
741 pci_bus_for_each_resource(bus, r, i) {
744 if (resource_contains(r, res)) {
747 * If the window is prefetchable but the BAR is
748 * not, the allocator made a mistake.
750 if (r->flags & IORESOURCE_PREFETCH &&
751 !(res->flags & IORESOURCE_PREFETCH))
755 * If we're below a transparent bridge, there may
756 * be both a positively-decoded aperture and a
757 * subtractively-decoded region that contain the BAR.
758 * We want the positively-decoded one, so this depends
759 * on pci_bus_for_each_resource() giving us those
767 EXPORT_SYMBOL(pci_find_parent_resource);
770 * pci_find_resource - Return matching PCI device resource
771 * @dev: PCI device to query
772 * @res: Resource to look for
774 * Goes over standard PCI resources (BARs) and checks if the given resource
775 * is partially or fully contained in any of them. In that case the
776 * matching resource is returned, %NULL otherwise.
778 struct resource *pci_find_resource(struct pci_dev *dev, struct resource *res)
782 for (i = 0; i < PCI_STD_NUM_BARS; i++) {
783 struct resource *r = &dev->resource[i];
785 if (r->start && resource_contains(r, res))
791 EXPORT_SYMBOL(pci_find_resource);
794 * pci_wait_for_pending - wait for @mask bit(s) to clear in status word @pos
795 * @dev: the PCI device to operate on
796 * @pos: config space offset of status word
797 * @mask: mask of bit(s) to care about in status word
799 * Return 1 when mask bit(s) in status word clear, 0 otherwise.
801 int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask)
805 /* Wait for Transaction Pending bit clean */
806 for (i = 0; i < 4; i++) {
809 msleep((1 << (i - 1)) * 100);
811 pci_read_config_word(dev, pos, &status);
812 if (!(status & mask))
819 static int pci_acs_enable;
822 * pci_request_acs - ask for ACS to be enabled if supported
824 void pci_request_acs(void)
829 static const char *disable_acs_redir_param;
832 * pci_disable_acs_redir - disable ACS redirect capabilities
833 * @dev: the PCI device
835 * For only devices specified in the disable_acs_redir parameter.
837 static void pci_disable_acs_redir(struct pci_dev *dev)
844 if (!disable_acs_redir_param)
847 p = disable_acs_redir_param;
849 ret = pci_dev_str_match(dev, p, &p);
851 pr_info_once("PCI: Can't parse disable_acs_redir parameter: %s\n",
852 disable_acs_redir_param);
855 } else if (ret == 1) {
860 if (*p != ';' && *p != ',') {
861 /* End of param or invalid format */
870 if (!pci_dev_specific_disable_acs_redir(dev))
875 pci_warn(dev, "cannot disable ACS redirect for this hardware as it does not have ACS capabilities\n");
879 pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
881 /* P2P Request & Completion Redirect */
882 ctrl &= ~(PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC);
884 pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
886 pci_info(dev, "disabled ACS redirect\n");
890 * pci_std_enable_acs - enable ACS on devices using standard ACS capabilities
891 * @dev: the PCI device
893 static void pci_std_enable_acs(struct pci_dev *dev)
903 pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
904 pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
906 /* Source Validation */
907 ctrl |= (cap & PCI_ACS_SV);
909 /* P2P Request Redirect */
910 ctrl |= (cap & PCI_ACS_RR);
912 /* P2P Completion Redirect */
913 ctrl |= (cap & PCI_ACS_CR);
915 /* Upstream Forwarding */
916 ctrl |= (cap & PCI_ACS_UF);
918 /* Enable Translation Blocking for external devices */
919 if (dev->external_facing || dev->untrusted)
920 ctrl |= (cap & PCI_ACS_TB);
922 pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
926 * pci_enable_acs - enable ACS if hardware support it
927 * @dev: the PCI device
929 static void pci_enable_acs(struct pci_dev *dev)
932 goto disable_acs_redir;
934 if (!pci_dev_specific_enable_acs(dev))
935 goto disable_acs_redir;
937 pci_std_enable_acs(dev);
941 * Note: pci_disable_acs_redir() must be called even if ACS was not
942 * enabled by the kernel because it may have been enabled by
943 * platform firmware. So if we are told to disable it, we should
944 * always disable it after setting the kernel's default
947 pci_disable_acs_redir(dev);
951 * pci_restore_bars - restore a device's BAR values (e.g. after wake-up)
952 * @dev: PCI device to have its BARs restored
954 * Restore the BAR values for a given device, so as to make it
955 * accessible by its driver.
957 static void pci_restore_bars(struct pci_dev *dev)
961 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
962 pci_update_resource(dev, i);
965 static const struct pci_platform_pm_ops *pci_platform_pm;
967 int pci_set_platform_pm(const struct pci_platform_pm_ops *ops)
969 if (!ops->is_manageable || !ops->set_state || !ops->get_state ||
970 !ops->choose_state || !ops->set_wakeup || !ops->need_resume)
972 pci_platform_pm = ops;
976 static inline bool platform_pci_power_manageable(struct pci_dev *dev)
978 return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
981 static inline int platform_pci_set_power_state(struct pci_dev *dev,
984 return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
987 static inline pci_power_t platform_pci_get_power_state(struct pci_dev *dev)
989 return pci_platform_pm ? pci_platform_pm->get_state(dev) : PCI_UNKNOWN;
992 static inline void platform_pci_refresh_power_state(struct pci_dev *dev)
994 if (pci_platform_pm && pci_platform_pm->refresh_state)
995 pci_platform_pm->refresh_state(dev);
998 static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
1000 return pci_platform_pm ?
1001 pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
1004 static inline int platform_pci_set_wakeup(struct pci_dev *dev, bool enable)
1006 return pci_platform_pm ?
1007 pci_platform_pm->set_wakeup(dev, enable) : -ENODEV;
1010 static inline bool platform_pci_need_resume(struct pci_dev *dev)
1012 return pci_platform_pm ? pci_platform_pm->need_resume(dev) : false;
1015 static inline bool platform_pci_bridge_d3(struct pci_dev *dev)
1017 if (pci_platform_pm && pci_platform_pm->bridge_d3)
1018 return pci_platform_pm->bridge_d3(dev);
1023 * pci_raw_set_power_state - Use PCI PM registers to set the power state of
1025 * @dev: PCI device to handle.
1026 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
1029 * -EINVAL if the requested state is invalid.
1030 * -EIO if device does not support PCI PM or its PM capabilities register has a
1031 * wrong version, or device doesn't support the requested state.
1032 * 0 if device already is in the requested state.
1033 * 0 if device's power state has been successfully changed.
1035 static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
1038 bool need_restore = false;
1040 /* Check if we're already there */
1041 if (dev->current_state == state)
1047 if (state < PCI_D0 || state > PCI_D3hot)
1051 * Validate transition: We can enter D0 from any state, but if
1052 * we're already in a low-power state, we can only go deeper. E.g.,
1053 * we can go from D1 to D3, but we can't go directly from D3 to D1;
1054 * we'd have to go from D3 to D0, then to D1.
1056 if (state != PCI_D0 && dev->current_state <= PCI_D3cold
1057 && dev->current_state > state) {
1058 pci_err(dev, "invalid power transition (from %s to %s)\n",
1059 pci_power_name(dev->current_state),
1060 pci_power_name(state));
1064 /* Check if this device supports the desired state */
1065 if ((state == PCI_D1 && !dev->d1_support)
1066 || (state == PCI_D2 && !dev->d2_support))
1069 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1070 if (pmcsr == (u16) ~0) {
1071 pci_err(dev, "can't change power state from %s to %s (config space inaccessible)\n",
1072 pci_power_name(dev->current_state),
1073 pci_power_name(state));
1078 * If we're (effectively) in D3, force entire word to 0.
1079 * This doesn't affect PME_Status, disables PME_En, and
1080 * sets PowerState to 0.
1082 switch (dev->current_state) {
1086 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
1091 case PCI_UNKNOWN: /* Boot-up */
1092 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
1093 && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
1094 need_restore = true;
1095 fallthrough; /* force to D0 */
1101 /* Enter specified state */
1102 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
1105 * Mandatory power management transition delays; see PCI PM 1.1
1108 if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
1109 pci_dev_d3_sleep(dev);
1110 else if (state == PCI_D2 || dev->current_state == PCI_D2)
1111 udelay(PCI_PM_D2_DELAY);
1113 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1114 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
1115 if (dev->current_state != state)
1116 pci_info_ratelimited(dev, "refused to change power state from %s to %s\n",
1117 pci_power_name(dev->current_state),
1118 pci_power_name(state));
1121 * According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
1122 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
1123 * from D3hot to D0 _may_ perform an internal reset, thereby
1124 * going to "D0 Uninitialized" rather than "D0 Initialized".
1125 * For example, at least some versions of the 3c905B and the
1126 * 3c556B exhibit this behaviour.
1128 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
1129 * devices in a D3hot state at boot. Consequently, we need to
1130 * restore at least the BARs so that the device will be
1131 * accessible to its driver.
1134 pci_restore_bars(dev);
1137 pcie_aspm_pm_state_change(dev->bus->self);
1143 * pci_update_current_state - Read power state of given device and cache it
1144 * @dev: PCI device to handle.
1145 * @state: State to cache in case the device doesn't have the PM capability
1147 * The power state is read from the PMCSR register, which however is
1148 * inaccessible in D3cold. The platform firmware is therefore queried first
1149 * to detect accessibility of the register. In case the platform firmware
1150 * reports an incorrect state or the device isn't power manageable by the
1151 * platform at all, we try to detect D3cold by testing accessibility of the
1152 * vendor ID in config space.
1154 void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
1156 if (platform_pci_get_power_state(dev) == PCI_D3cold ||
1157 !pci_device_is_present(dev)) {
1158 dev->current_state = PCI_D3cold;
1159 } else if (dev->pm_cap) {
1162 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1163 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
1165 dev->current_state = state;
1170 * pci_refresh_power_state - Refresh the given device's power state data
1171 * @dev: Target PCI device.
1173 * Ask the platform to refresh the devices power state information and invoke
1174 * pci_update_current_state() to update its current PCI power state.
1176 void pci_refresh_power_state(struct pci_dev *dev)
1178 if (platform_pci_power_manageable(dev))
1179 platform_pci_refresh_power_state(dev);
1181 pci_update_current_state(dev, dev->current_state);
1185 * pci_platform_power_transition - Use platform to change device power state
1186 * @dev: PCI device to handle.
1187 * @state: State to put the device into.
1189 int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
1193 if (platform_pci_power_manageable(dev)) {
1194 error = platform_pci_set_power_state(dev, state);
1196 pci_update_current_state(dev, state);
1200 if (error && !dev->pm_cap) /* Fall back to PCI_D0 */
1201 dev->current_state = PCI_D0;
1205 EXPORT_SYMBOL_GPL(pci_platform_power_transition);
1207 static int pci_resume_one(struct pci_dev *pci_dev, void *ign)
1209 pm_request_resume(&pci_dev->dev);
1214 * pci_resume_bus - Walk given bus and runtime resume devices on it
1215 * @bus: Top bus of the subtree to walk.
1217 void pci_resume_bus(struct pci_bus *bus)
1220 pci_walk_bus(bus, pci_resume_one, NULL);
1223 static int pci_dev_wait(struct pci_dev *dev, char *reset_type, int timeout)
1229 * After reset, the device should not silently discard config
1230 * requests, but it may still indicate that it needs more time by
1231 * responding to them with CRS completions. The Root Port will
1232 * generally synthesize ~0 data to complete the read (except when
1233 * CRS SV is enabled and the read was for the Vendor ID; in that
1234 * case it synthesizes 0x0001 data).
1236 * Wait for the device to return a non-CRS completion. Read the
1237 * Command register instead of Vendor ID so we don't have to
1238 * contend with the CRS SV value.
1240 pci_read_config_dword(dev, PCI_COMMAND, &id);
1242 if (delay > timeout) {
1243 pci_warn(dev, "not ready %dms after %s; giving up\n",
1244 delay - 1, reset_type);
1249 pci_info(dev, "not ready %dms after %s; waiting\n",
1250 delay - 1, reset_type);
1254 pci_read_config_dword(dev, PCI_COMMAND, &id);
1258 pci_info(dev, "ready %dms after %s\n", delay - 1,
1265 * pci_power_up - Put the given device into D0
1266 * @dev: PCI device to power up
1268 int pci_power_up(struct pci_dev *dev)
1270 pci_platform_power_transition(dev, PCI_D0);
1273 * Mandatory power management transition delays are handled in
1274 * pci_pm_resume_noirq() and pci_pm_runtime_resume() of the
1275 * corresponding bridge.
1277 if (dev->runtime_d3cold) {
1279 * When powering on a bridge from D3cold, the whole hierarchy
1280 * may be powered on into D0uninitialized state, resume them to
1281 * give them a chance to suspend again
1283 pci_resume_bus(dev->subordinate);
1286 return pci_raw_set_power_state(dev, PCI_D0);
1290 * __pci_dev_set_current_state - Set current state of a PCI device
1291 * @dev: Device to handle
1292 * @data: pointer to state to be set
1294 static int __pci_dev_set_current_state(struct pci_dev *dev, void *data)
1296 pci_power_t state = *(pci_power_t *)data;
1298 dev->current_state = state;
1303 * pci_bus_set_current_state - Walk given bus and set current state of devices
1304 * @bus: Top bus of the subtree to walk.
1305 * @state: state to be set
1307 void pci_bus_set_current_state(struct pci_bus *bus, pci_power_t state)
1310 pci_walk_bus(bus, __pci_dev_set_current_state, &state);
1314 * pci_set_power_state - Set the power state of a PCI device
1315 * @dev: PCI device to handle.
1316 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
1318 * Transition a device to a new power state, using the platform firmware and/or
1319 * the device's PCI PM registers.
1322 * -EINVAL if the requested state is invalid.
1323 * -EIO if device does not support PCI PM or its PM capabilities register has a
1324 * wrong version, or device doesn't support the requested state.
1325 * 0 if the transition is to D1 or D2 but D1 and D2 are not supported.
1326 * 0 if device already is in the requested state.
1327 * 0 if the transition is to D3 but D3 is not supported.
1328 * 0 if device's power state has been successfully changed.
1330 int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
1334 /* Bound the state we're entering */
1335 if (state > PCI_D3cold)
1337 else if (state < PCI_D0)
1339 else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
1342 * If the device or the parent bridge do not support PCI
1343 * PM, ignore the request if we're doing anything other
1344 * than putting it into D0 (which would only happen on
1349 /* Check if we're already there */
1350 if (dev->current_state == state)
1353 if (state == PCI_D0)
1354 return pci_power_up(dev);
1357 * This device is quirked not to be put into D3, so don't put it in
1360 if (state >= PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
1364 * To put device in D3cold, we put device into D3hot in native
1365 * way, then put device into D3cold with platform ops
1367 error = pci_raw_set_power_state(dev, state > PCI_D3hot ?
1370 if (pci_platform_power_transition(dev, state))
1373 /* Powering off a bridge may power off the whole hierarchy */
1374 if (state == PCI_D3cold)
1375 pci_bus_set_current_state(dev->subordinate, PCI_D3cold);
1379 EXPORT_SYMBOL(pci_set_power_state);
1382 * pci_choose_state - Choose the power state of a PCI device
1383 * @dev: PCI device to be suspended
1384 * @state: target sleep state for the whole system. This is the value
1385 * that is passed to suspend() function.
1387 * Returns PCI power state suitable for given device and given system
1390 pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
1397 ret = platform_pci_choose_state(dev);
1398 if (ret != PCI_POWER_ERROR)
1401 switch (state.event) {
1404 case PM_EVENT_FREEZE:
1405 case PM_EVENT_PRETHAW:
1406 /* REVISIT both freeze and pre-thaw "should" use D0 */
1407 case PM_EVENT_SUSPEND:
1408 case PM_EVENT_HIBERNATE:
1411 pci_info(dev, "unrecognized suspend event %d\n",
1417 EXPORT_SYMBOL(pci_choose_state);
1419 #define PCI_EXP_SAVE_REGS 7
1421 static struct pci_cap_saved_state *_pci_find_saved_cap(struct pci_dev *pci_dev,
1422 u16 cap, bool extended)
1424 struct pci_cap_saved_state *tmp;
1426 hlist_for_each_entry(tmp, &pci_dev->saved_cap_space, next) {
1427 if (tmp->cap.cap_extended == extended && tmp->cap.cap_nr == cap)
1433 struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap)
1435 return _pci_find_saved_cap(dev, cap, false);
1438 struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev, u16 cap)
1440 return _pci_find_saved_cap(dev, cap, true);
1443 static int pci_save_pcie_state(struct pci_dev *dev)
1446 struct pci_cap_saved_state *save_state;
1449 if (!pci_is_pcie(dev))
1452 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
1454 pci_err(dev, "buffer not found in %s\n", __func__);
1458 cap = (u16 *)&save_state->cap.data[0];
1459 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &cap[i++]);
1460 pcie_capability_read_word(dev, PCI_EXP_LNKCTL, &cap[i++]);
1461 pcie_capability_read_word(dev, PCI_EXP_SLTCTL, &cap[i++]);
1462 pcie_capability_read_word(dev, PCI_EXP_RTCTL, &cap[i++]);
1463 pcie_capability_read_word(dev, PCI_EXP_DEVCTL2, &cap[i++]);
1464 pcie_capability_read_word(dev, PCI_EXP_LNKCTL2, &cap[i++]);
1465 pcie_capability_read_word(dev, PCI_EXP_SLTCTL2, &cap[i++]);
1470 static void pci_restore_pcie_state(struct pci_dev *dev)
1473 struct pci_cap_saved_state *save_state;
1476 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
1480 cap = (u16 *)&save_state->cap.data[0];
1481 pcie_capability_write_word(dev, PCI_EXP_DEVCTL, cap[i++]);
1482 pcie_capability_write_word(dev, PCI_EXP_LNKCTL, cap[i++]);
1483 pcie_capability_write_word(dev, PCI_EXP_SLTCTL, cap[i++]);
1484 pcie_capability_write_word(dev, PCI_EXP_RTCTL, cap[i++]);
1485 pcie_capability_write_word(dev, PCI_EXP_DEVCTL2, cap[i++]);
1486 pcie_capability_write_word(dev, PCI_EXP_LNKCTL2, cap[i++]);
1487 pcie_capability_write_word(dev, PCI_EXP_SLTCTL2, cap[i++]);
1490 static int pci_save_pcix_state(struct pci_dev *dev)
1493 struct pci_cap_saved_state *save_state;
1495 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1499 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
1501 pci_err(dev, "buffer not found in %s\n", __func__);
1505 pci_read_config_word(dev, pos + PCI_X_CMD,
1506 (u16 *)save_state->cap.data);
1511 static void pci_restore_pcix_state(struct pci_dev *dev)
1514 struct pci_cap_saved_state *save_state;
1517 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
1518 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1519 if (!save_state || !pos)
1521 cap = (u16 *)&save_state->cap.data[0];
1523 pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
1526 static void pci_save_ltr_state(struct pci_dev *dev)
1529 struct pci_cap_saved_state *save_state;
1532 if (!pci_is_pcie(dev))
1535 ltr = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_LTR);
1539 save_state = pci_find_saved_ext_cap(dev, PCI_EXT_CAP_ID_LTR);
1541 pci_err(dev, "no suspend buffer for LTR; ASPM issues possible after resume\n");
1545 cap = (u16 *)&save_state->cap.data[0];
1546 pci_read_config_word(dev, ltr + PCI_LTR_MAX_SNOOP_LAT, cap++);
1547 pci_read_config_word(dev, ltr + PCI_LTR_MAX_NOSNOOP_LAT, cap++);
1550 static void pci_restore_ltr_state(struct pci_dev *dev)
1552 struct pci_cap_saved_state *save_state;
1556 save_state = pci_find_saved_ext_cap(dev, PCI_EXT_CAP_ID_LTR);
1557 ltr = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_LTR);
1558 if (!save_state || !ltr)
1561 cap = (u16 *)&save_state->cap.data[0];
1562 pci_write_config_word(dev, ltr + PCI_LTR_MAX_SNOOP_LAT, *cap++);
1563 pci_write_config_word(dev, ltr + PCI_LTR_MAX_NOSNOOP_LAT, *cap++);
1567 * pci_save_state - save the PCI configuration space of a device before
1569 * @dev: PCI device that we're dealing with
1571 int pci_save_state(struct pci_dev *dev)
1574 /* XXX: 100% dword access ok here? */
1575 for (i = 0; i < 16; i++) {
1576 pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
1577 pci_dbg(dev, "saving config space at offset %#x (reading %#x)\n",
1578 i * 4, dev->saved_config_space[i]);
1580 dev->state_saved = true;
1582 i = pci_save_pcie_state(dev);
1586 i = pci_save_pcix_state(dev);
1590 pci_save_ltr_state(dev);
1591 pci_save_dpc_state(dev);
1592 pci_save_aer_state(dev);
1593 pci_save_ptm_state(dev);
1594 return pci_save_vc_state(dev);
1596 EXPORT_SYMBOL(pci_save_state);
1598 static void pci_restore_config_dword(struct pci_dev *pdev, int offset,
1599 u32 saved_val, int retry, bool force)
1603 pci_read_config_dword(pdev, offset, &val);
1604 if (!force && val == saved_val)
1608 pci_dbg(pdev, "restoring config space at offset %#x (was %#x, writing %#x)\n",
1609 offset, val, saved_val);
1610 pci_write_config_dword(pdev, offset, saved_val);
1614 pci_read_config_dword(pdev, offset, &val);
1615 if (val == saved_val)
1622 static void pci_restore_config_space_range(struct pci_dev *pdev,
1623 int start, int end, int retry,
1628 for (index = end; index >= start; index--)
1629 pci_restore_config_dword(pdev, 4 * index,
1630 pdev->saved_config_space[index],
1634 static void pci_restore_config_space(struct pci_dev *pdev)
1636 if (pdev->hdr_type == PCI_HEADER_TYPE_NORMAL) {
1637 pci_restore_config_space_range(pdev, 10, 15, 0, false);
1638 /* Restore BARs before the command register. */
1639 pci_restore_config_space_range(pdev, 4, 9, 10, false);
1640 pci_restore_config_space_range(pdev, 0, 3, 0, false);
1641 } else if (pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
1642 pci_restore_config_space_range(pdev, 12, 15, 0, false);
1645 * Force rewriting of prefetch registers to avoid S3 resume
1646 * issues on Intel PCI bridges that occur when these
1647 * registers are not explicitly written.
1649 pci_restore_config_space_range(pdev, 9, 11, 0, true);
1650 pci_restore_config_space_range(pdev, 0, 8, 0, false);
1652 pci_restore_config_space_range(pdev, 0, 15, 0, false);
1656 static void pci_restore_rebar_state(struct pci_dev *pdev)
1658 unsigned int pos, nbars, i;
1661 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_REBAR);
1665 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
1666 nbars = (ctrl & PCI_REBAR_CTRL_NBAR_MASK) >>
1667 PCI_REBAR_CTRL_NBAR_SHIFT;
1669 for (i = 0; i < nbars; i++, pos += 8) {
1670 struct resource *res;
1673 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
1674 bar_idx = ctrl & PCI_REBAR_CTRL_BAR_IDX;
1675 res = pdev->resource + bar_idx;
1676 size = pci_rebar_bytes_to_size(resource_size(res));
1677 ctrl &= ~PCI_REBAR_CTRL_BAR_SIZE;
1678 ctrl |= size << PCI_REBAR_CTRL_BAR_SHIFT;
1679 pci_write_config_dword(pdev, pos + PCI_REBAR_CTRL, ctrl);
1684 * pci_restore_state - Restore the saved state of a PCI device
1685 * @dev: PCI device that we're dealing with
1687 void pci_restore_state(struct pci_dev *dev)
1689 if (!dev->state_saved)
1693 * Restore max latencies (in the LTR capability) before enabling
1694 * LTR itself (in the PCIe capability).
1696 pci_restore_ltr_state(dev);
1698 pci_restore_pcie_state(dev);
1699 pci_restore_pasid_state(dev);
1700 pci_restore_pri_state(dev);
1701 pci_restore_ats_state(dev);
1702 pci_restore_vc_state(dev);
1703 pci_restore_rebar_state(dev);
1704 pci_restore_dpc_state(dev);
1705 pci_restore_ptm_state(dev);
1707 pci_aer_clear_status(dev);
1708 pci_restore_aer_state(dev);
1710 pci_restore_config_space(dev);
1712 pci_restore_pcix_state(dev);
1713 pci_restore_msi_state(dev);
1715 /* Restore ACS and IOV configuration state */
1716 pci_enable_acs(dev);
1717 pci_restore_iov_state(dev);
1719 dev->state_saved = false;
1721 EXPORT_SYMBOL(pci_restore_state);
1723 struct pci_saved_state {
1724 u32 config_space[16];
1725 struct pci_cap_saved_data cap[];
1729 * pci_store_saved_state - Allocate and return an opaque struct containing
1730 * the device saved state.
1731 * @dev: PCI device that we're dealing with
1733 * Return NULL if no state or error.
1735 struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev)
1737 struct pci_saved_state *state;
1738 struct pci_cap_saved_state *tmp;
1739 struct pci_cap_saved_data *cap;
1742 if (!dev->state_saved)
1745 size = sizeof(*state) + sizeof(struct pci_cap_saved_data);
1747 hlist_for_each_entry(tmp, &dev->saved_cap_space, next)
1748 size += sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1750 state = kzalloc(size, GFP_KERNEL);
1754 memcpy(state->config_space, dev->saved_config_space,
1755 sizeof(state->config_space));
1758 hlist_for_each_entry(tmp, &dev->saved_cap_space, next) {
1759 size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1760 memcpy(cap, &tmp->cap, len);
1761 cap = (struct pci_cap_saved_data *)((u8 *)cap + len);
1763 /* Empty cap_save terminates list */
1767 EXPORT_SYMBOL_GPL(pci_store_saved_state);
1770 * pci_load_saved_state - Reload the provided save state into struct pci_dev.
1771 * @dev: PCI device that we're dealing with
1772 * @state: Saved state returned from pci_store_saved_state()
1774 int pci_load_saved_state(struct pci_dev *dev,
1775 struct pci_saved_state *state)
1777 struct pci_cap_saved_data *cap;
1779 dev->state_saved = false;
1784 memcpy(dev->saved_config_space, state->config_space,
1785 sizeof(state->config_space));
1789 struct pci_cap_saved_state *tmp;
1791 tmp = _pci_find_saved_cap(dev, cap->cap_nr, cap->cap_extended);
1792 if (!tmp || tmp->cap.size != cap->size)
1795 memcpy(tmp->cap.data, cap->data, tmp->cap.size);
1796 cap = (struct pci_cap_saved_data *)((u8 *)cap +
1797 sizeof(struct pci_cap_saved_data) + cap->size);
1800 dev->state_saved = true;
1803 EXPORT_SYMBOL_GPL(pci_load_saved_state);
1806 * pci_load_and_free_saved_state - Reload the save state pointed to by state,
1807 * and free the memory allocated for it.
1808 * @dev: PCI device that we're dealing with
1809 * @state: Pointer to saved state returned from pci_store_saved_state()
1811 int pci_load_and_free_saved_state(struct pci_dev *dev,
1812 struct pci_saved_state **state)
1814 int ret = pci_load_saved_state(dev, *state);
1819 EXPORT_SYMBOL_GPL(pci_load_and_free_saved_state);
1821 int __weak pcibios_enable_device(struct pci_dev *dev, int bars)
1823 return pci_enable_resources(dev, bars);
1826 static int do_pci_enable_device(struct pci_dev *dev, int bars)
1829 struct pci_dev *bridge;
1833 err = pci_set_power_state(dev, PCI_D0);
1834 if (err < 0 && err != -EIO)
1837 bridge = pci_upstream_bridge(dev);
1839 pcie_aspm_powersave_config_link(bridge);
1841 err = pcibios_enable_device(dev, bars);
1844 pci_fixup_device(pci_fixup_enable, dev);
1846 if (dev->msi_enabled || dev->msix_enabled)
1849 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
1851 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1852 if (cmd & PCI_COMMAND_INTX_DISABLE)
1853 pci_write_config_word(dev, PCI_COMMAND,
1854 cmd & ~PCI_COMMAND_INTX_DISABLE);
1861 * pci_reenable_device - Resume abandoned device
1862 * @dev: PCI device to be resumed
1864 * NOTE: This function is a backend of pci_default_resume() and is not supposed
1865 * to be called by normal code, write proper resume handler and use it instead.
1867 int pci_reenable_device(struct pci_dev *dev)
1869 if (pci_is_enabled(dev))
1870 return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
1873 EXPORT_SYMBOL(pci_reenable_device);
1875 static void pci_enable_bridge(struct pci_dev *dev)
1877 struct pci_dev *bridge;
1880 bridge = pci_upstream_bridge(dev);
1882 pci_enable_bridge(bridge);
1884 if (pci_is_enabled(dev)) {
1885 if (!dev->is_busmaster)
1886 pci_set_master(dev);
1890 retval = pci_enable_device(dev);
1892 pci_err(dev, "Error enabling bridge (%d), continuing\n",
1894 pci_set_master(dev);
1897 static int pci_enable_device_flags(struct pci_dev *dev, unsigned long flags)
1899 struct pci_dev *bridge;
1903 if (atomic_inc_return(&dev->enable_cnt) > 1) {
1904 pci_update_current_state(dev, dev->current_state);
1905 return 0; /* already enabled */
1908 bridge = pci_upstream_bridge(dev);
1910 pci_enable_bridge(bridge);
1912 /* only skip sriov related */
1913 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
1914 if (dev->resource[i].flags & flags)
1916 for (i = PCI_BRIDGE_RESOURCES; i < DEVICE_COUNT_RESOURCE; i++)
1917 if (dev->resource[i].flags & flags)
1920 err = do_pci_enable_device(dev, bars);
1922 atomic_dec(&dev->enable_cnt);
1927 * pci_enable_device_io - Initialize a device for use with IO space
1928 * @dev: PCI device to be initialized
1930 * Initialize device before it's used by a driver. Ask low-level code
1931 * to enable I/O resources. Wake up the device if it was suspended.
1932 * Beware, this function can fail.
1934 int pci_enable_device_io(struct pci_dev *dev)
1936 return pci_enable_device_flags(dev, IORESOURCE_IO);
1938 EXPORT_SYMBOL(pci_enable_device_io);
1941 * pci_enable_device_mem - Initialize a device for use with Memory space
1942 * @dev: PCI device to be initialized
1944 * Initialize device before it's used by a driver. Ask low-level code
1945 * to enable Memory resources. Wake up the device if it was suspended.
1946 * Beware, this function can fail.
1948 int pci_enable_device_mem(struct pci_dev *dev)
1950 return pci_enable_device_flags(dev, IORESOURCE_MEM);
1952 EXPORT_SYMBOL(pci_enable_device_mem);
1955 * pci_enable_device - Initialize device before it's used by a driver.
1956 * @dev: PCI device to be initialized
1958 * Initialize device before it's used by a driver. Ask low-level code
1959 * to enable I/O and memory. Wake up the device if it was suspended.
1960 * Beware, this function can fail.
1962 * Note we don't actually enable the device many times if we call
1963 * this function repeatedly (we just increment the count).
1965 int pci_enable_device(struct pci_dev *dev)
1967 return pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
1969 EXPORT_SYMBOL(pci_enable_device);
1972 * Managed PCI resources. This manages device on/off, INTx/MSI/MSI-X
1973 * on/off and BAR regions. pci_dev itself records MSI/MSI-X status, so
1974 * there's no need to track it separately. pci_devres is initialized
1975 * when a device is enabled using managed PCI device enable interface.
1978 unsigned int enabled:1;
1979 unsigned int pinned:1;
1980 unsigned int orig_intx:1;
1981 unsigned int restore_intx:1;
1986 static void pcim_release(struct device *gendev, void *res)
1988 struct pci_dev *dev = to_pci_dev(gendev);
1989 struct pci_devres *this = res;
1992 if (dev->msi_enabled)
1993 pci_disable_msi(dev);
1994 if (dev->msix_enabled)
1995 pci_disable_msix(dev);
1997 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
1998 if (this->region_mask & (1 << i))
1999 pci_release_region(dev, i);
2004 if (this->restore_intx)
2005 pci_intx(dev, this->orig_intx);
2007 if (this->enabled && !this->pinned)
2008 pci_disable_device(dev);
2011 static struct pci_devres *get_pci_dr(struct pci_dev *pdev)
2013 struct pci_devres *dr, *new_dr;
2015 dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
2019 new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
2022 return devres_get(&pdev->dev, new_dr, NULL, NULL);
2025 static struct pci_devres *find_pci_dr(struct pci_dev *pdev)
2027 if (pci_is_managed(pdev))
2028 return devres_find(&pdev->dev, pcim_release, NULL, NULL);
2033 * pcim_enable_device - Managed pci_enable_device()
2034 * @pdev: PCI device to be initialized
2036 * Managed pci_enable_device().
2038 int pcim_enable_device(struct pci_dev *pdev)
2040 struct pci_devres *dr;
2043 dr = get_pci_dr(pdev);
2049 rc = pci_enable_device(pdev);
2051 pdev->is_managed = 1;
2056 EXPORT_SYMBOL(pcim_enable_device);
2059 * pcim_pin_device - Pin managed PCI device
2060 * @pdev: PCI device to pin
2062 * Pin managed PCI device @pdev. Pinned device won't be disabled on
2063 * driver detach. @pdev must have been enabled with
2064 * pcim_enable_device().
2066 void pcim_pin_device(struct pci_dev *pdev)
2068 struct pci_devres *dr;
2070 dr = find_pci_dr(pdev);
2071 WARN_ON(!dr || !dr->enabled);
2075 EXPORT_SYMBOL(pcim_pin_device);
2078 * pcibios_add_device - provide arch specific hooks when adding device dev
2079 * @dev: the PCI device being added
2081 * Permits the platform to provide architecture specific functionality when
2082 * devices are added. This is the default implementation. Architecture
2083 * implementations can override this.
2085 int __weak pcibios_add_device(struct pci_dev *dev)
2091 * pcibios_release_device - provide arch specific hooks when releasing
2093 * @dev: the PCI device being released
2095 * Permits the platform to provide architecture specific functionality when
2096 * devices are released. This is the default implementation. Architecture
2097 * implementations can override this.
2099 void __weak pcibios_release_device(struct pci_dev *dev) {}
2102 * pcibios_disable_device - disable arch specific PCI resources for device dev
2103 * @dev: the PCI device to disable
2105 * Disables architecture specific PCI resources for the device. This
2106 * is the default implementation. Architecture implementations can
2109 void __weak pcibios_disable_device(struct pci_dev *dev) {}
2112 * pcibios_penalize_isa_irq - penalize an ISA IRQ
2113 * @irq: ISA IRQ to penalize
2114 * @active: IRQ active or not
2116 * Permits the platform to provide architecture-specific functionality when
2117 * penalizing ISA IRQs. This is the default implementation. Architecture
2118 * implementations can override this.
2120 void __weak pcibios_penalize_isa_irq(int irq, int active) {}
2122 static void do_pci_disable_device(struct pci_dev *dev)
2126 pci_read_config_word(dev, PCI_COMMAND, &pci_command);
2127 if (pci_command & PCI_COMMAND_MASTER) {
2128 pci_command &= ~PCI_COMMAND_MASTER;
2129 pci_write_config_word(dev, PCI_COMMAND, pci_command);
2132 pcibios_disable_device(dev);
2136 * pci_disable_enabled_device - Disable device without updating enable_cnt
2137 * @dev: PCI device to disable
2139 * NOTE: This function is a backend of PCI power management routines and is
2140 * not supposed to be called drivers.
2142 void pci_disable_enabled_device(struct pci_dev *dev)
2144 if (pci_is_enabled(dev))
2145 do_pci_disable_device(dev);
2149 * pci_disable_device - Disable PCI device after use
2150 * @dev: PCI device to be disabled
2152 * Signal to the system that the PCI device is not in use by the system
2153 * anymore. This only involves disabling PCI bus-mastering, if active.
2155 * Note we don't actually disable the device until all callers of
2156 * pci_enable_device() have called pci_disable_device().
2158 void pci_disable_device(struct pci_dev *dev)
2160 struct pci_devres *dr;
2162 dr = find_pci_dr(dev);
2166 dev_WARN_ONCE(&dev->dev, atomic_read(&dev->enable_cnt) <= 0,
2167 "disabling already-disabled device");
2169 if (atomic_dec_return(&dev->enable_cnt) != 0)
2172 do_pci_disable_device(dev);
2174 dev->is_busmaster = 0;
2176 EXPORT_SYMBOL(pci_disable_device);
2179 * pcibios_set_pcie_reset_state - set reset state for device dev
2180 * @dev: the PCIe device reset
2181 * @state: Reset state to enter into
2183 * Set the PCIe reset state for the device. This is the default
2184 * implementation. Architecture implementations can override this.
2186 int __weak pcibios_set_pcie_reset_state(struct pci_dev *dev,
2187 enum pcie_reset_state state)
2193 * pci_set_pcie_reset_state - set reset state for device dev
2194 * @dev: the PCIe device reset
2195 * @state: Reset state to enter into
2197 * Sets the PCI reset state for the device.
2199 int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
2201 return pcibios_set_pcie_reset_state(dev, state);
2203 EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);
2205 void pcie_clear_device_status(struct pci_dev *dev)
2209 pcie_capability_read_word(dev, PCI_EXP_DEVSTA, &sta);
2210 pcie_capability_write_word(dev, PCI_EXP_DEVSTA, sta);
2214 * pcie_clear_root_pme_status - Clear root port PME interrupt status.
2215 * @dev: PCIe root port or event collector.
2217 void pcie_clear_root_pme_status(struct pci_dev *dev)
2219 pcie_capability_set_dword(dev, PCI_EXP_RTSTA, PCI_EXP_RTSTA_PME);
2223 * pci_check_pme_status - Check if given device has generated PME.
2224 * @dev: Device to check.
2226 * Check the PME status of the device and if set, clear it and clear PME enable
2227 * (if set). Return 'true' if PME status and PME enable were both set or
2228 * 'false' otherwise.
2230 bool pci_check_pme_status(struct pci_dev *dev)
2239 pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
2240 pci_read_config_word(dev, pmcsr_pos, &pmcsr);
2241 if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
2244 /* Clear PME status. */
2245 pmcsr |= PCI_PM_CTRL_PME_STATUS;
2246 if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
2247 /* Disable PME to avoid interrupt flood. */
2248 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
2252 pci_write_config_word(dev, pmcsr_pos, pmcsr);
2258 * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
2259 * @dev: Device to handle.
2260 * @pme_poll_reset: Whether or not to reset the device's pme_poll flag.
2262 * Check if @dev has generated PME and queue a resume request for it in that
2265 static int pci_pme_wakeup(struct pci_dev *dev, void *pme_poll_reset)
2267 if (pme_poll_reset && dev->pme_poll)
2268 dev->pme_poll = false;
2270 if (pci_check_pme_status(dev)) {
2271 pci_wakeup_event(dev);
2272 pm_request_resume(&dev->dev);
2278 * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
2279 * @bus: Top bus of the subtree to walk.
2281 void pci_pme_wakeup_bus(struct pci_bus *bus)
2284 pci_walk_bus(bus, pci_pme_wakeup, (void *)true);
2289 * pci_pme_capable - check the capability of PCI device to generate PME#
2290 * @dev: PCI device to handle.
2291 * @state: PCI state from which device will issue PME#.
2293 bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
2298 return !!(dev->pme_support & (1 << state));
2300 EXPORT_SYMBOL(pci_pme_capable);
2302 static void pci_pme_list_scan(struct work_struct *work)
2304 struct pci_pme_device *pme_dev, *n;
2306 mutex_lock(&pci_pme_list_mutex);
2307 list_for_each_entry_safe(pme_dev, n, &pci_pme_list, list) {
2308 if (pme_dev->dev->pme_poll) {
2309 struct pci_dev *bridge;
2311 bridge = pme_dev->dev->bus->self;
2313 * If bridge is in low power state, the
2314 * configuration space of subordinate devices
2315 * may be not accessible
2317 if (bridge && bridge->current_state != PCI_D0)
2320 * If the device is in D3cold it should not be
2323 if (pme_dev->dev->current_state == PCI_D3cold)
2326 pci_pme_wakeup(pme_dev->dev, NULL);
2328 list_del(&pme_dev->list);
2332 if (!list_empty(&pci_pme_list))
2333 queue_delayed_work(system_freezable_wq, &pci_pme_work,
2334 msecs_to_jiffies(PME_TIMEOUT));
2335 mutex_unlock(&pci_pme_list_mutex);
2338 static void __pci_pme_active(struct pci_dev *dev, bool enable)
2342 if (!dev->pme_support)
2345 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
2346 /* Clear PME_Status by writing 1 to it and enable PME# */
2347 pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
2349 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
2351 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
2355 * pci_pme_restore - Restore PME configuration after config space restore.
2356 * @dev: PCI device to update.
2358 void pci_pme_restore(struct pci_dev *dev)
2362 if (!dev->pme_support)
2365 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
2366 if (dev->wakeup_prepared) {
2367 pmcsr |= PCI_PM_CTRL_PME_ENABLE;
2368 pmcsr &= ~PCI_PM_CTRL_PME_STATUS;
2370 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
2371 pmcsr |= PCI_PM_CTRL_PME_STATUS;
2373 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
2377 * pci_pme_active - enable or disable PCI device's PME# function
2378 * @dev: PCI device to handle.
2379 * @enable: 'true' to enable PME# generation; 'false' to disable it.
2381 * The caller must verify that the device is capable of generating PME# before
2382 * calling this function with @enable equal to 'true'.
2384 void pci_pme_active(struct pci_dev *dev, bool enable)
2386 __pci_pme_active(dev, enable);
2389 * PCI (as opposed to PCIe) PME requires that the device have
2390 * its PME# line hooked up correctly. Not all hardware vendors
2391 * do this, so the PME never gets delivered and the device
2392 * remains asleep. The easiest way around this is to
2393 * periodically walk the list of suspended devices and check
2394 * whether any have their PME flag set. The assumption is that
2395 * we'll wake up often enough anyway that this won't be a huge
2396 * hit, and the power savings from the devices will still be a
2399 * Although PCIe uses in-band PME message instead of PME# line
2400 * to report PME, PME does not work for some PCIe devices in
2401 * reality. For example, there are devices that set their PME
2402 * status bits, but don't really bother to send a PME message;
2403 * there are PCI Express Root Ports that don't bother to
2404 * trigger interrupts when they receive PME messages from the
2405 * devices below. So PME poll is used for PCIe devices too.
2408 if (dev->pme_poll) {
2409 struct pci_pme_device *pme_dev;
2411 pme_dev = kmalloc(sizeof(struct pci_pme_device),
2414 pci_warn(dev, "can't enable PME#\n");
2418 mutex_lock(&pci_pme_list_mutex);
2419 list_add(&pme_dev->list, &pci_pme_list);
2420 if (list_is_singular(&pci_pme_list))
2421 queue_delayed_work(system_freezable_wq,
2423 msecs_to_jiffies(PME_TIMEOUT));
2424 mutex_unlock(&pci_pme_list_mutex);
2426 mutex_lock(&pci_pme_list_mutex);
2427 list_for_each_entry(pme_dev, &pci_pme_list, list) {
2428 if (pme_dev->dev == dev) {
2429 list_del(&pme_dev->list);
2434 mutex_unlock(&pci_pme_list_mutex);
2438 pci_dbg(dev, "PME# %s\n", enable ? "enabled" : "disabled");
2440 EXPORT_SYMBOL(pci_pme_active);
2443 * __pci_enable_wake - enable PCI device as wakeup event source
2444 * @dev: PCI device affected
2445 * @state: PCI state from which device will issue wakeup events
2446 * @enable: True to enable event generation; false to disable
2448 * This enables the device as a wakeup event source, or disables it.
2449 * When such events involves platform-specific hooks, those hooks are
2450 * called automatically by this routine.
2452 * Devices with legacy power management (no standard PCI PM capabilities)
2453 * always require such platform hooks.
2456 * 0 is returned on success
2457 * -EINVAL is returned if device is not supposed to wake up the system
2458 * Error code depending on the platform is returned if both the platform and
2459 * the native mechanism fail to enable the generation of wake-up events
2461 static int __pci_enable_wake(struct pci_dev *dev, pci_power_t state, bool enable)
2466 * Bridges that are not power-manageable directly only signal
2467 * wakeup on behalf of subordinate devices which is set up
2468 * elsewhere, so skip them. However, bridges that are
2469 * power-manageable may signal wakeup for themselves (for example,
2470 * on a hotplug event) and they need to be covered here.
2472 if (!pci_power_manageable(dev))
2475 /* Don't do the same thing twice in a row for one device. */
2476 if (!!enable == !!dev->wakeup_prepared)
2480 * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
2481 * Anderson we should be doing PME# wake enable followed by ACPI wake
2482 * enable. To disable wake-up we call the platform first, for symmetry.
2488 if (pci_pme_capable(dev, state))
2489 pci_pme_active(dev, true);
2492 error = platform_pci_set_wakeup(dev, true);
2496 dev->wakeup_prepared = true;
2498 platform_pci_set_wakeup(dev, false);
2499 pci_pme_active(dev, false);
2500 dev->wakeup_prepared = false;
2507 * pci_enable_wake - change wakeup settings for a PCI device
2508 * @pci_dev: Target device
2509 * @state: PCI state from which device will issue wakeup events
2510 * @enable: Whether or not to enable event generation
2512 * If @enable is set, check device_may_wakeup() for the device before calling
2513 * __pci_enable_wake() for it.
2515 int pci_enable_wake(struct pci_dev *pci_dev, pci_power_t state, bool enable)
2517 if (enable && !device_may_wakeup(&pci_dev->dev))
2520 return __pci_enable_wake(pci_dev, state, enable);
2522 EXPORT_SYMBOL(pci_enable_wake);
2525 * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
2526 * @dev: PCI device to prepare
2527 * @enable: True to enable wake-up event generation; false to disable
2529 * Many drivers want the device to wake up the system from D3_hot or D3_cold
2530 * and this function allows them to set that up cleanly - pci_enable_wake()
2531 * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
2532 * ordering constraints.
2534 * This function only returns error code if the device is not allowed to wake
2535 * up the system from sleep or it is not capable of generating PME# from both
2536 * D3_hot and D3_cold and the platform is unable to enable wake-up power for it.
2538 int pci_wake_from_d3(struct pci_dev *dev, bool enable)
2540 return pci_pme_capable(dev, PCI_D3cold) ?
2541 pci_enable_wake(dev, PCI_D3cold, enable) :
2542 pci_enable_wake(dev, PCI_D3hot, enable);
2544 EXPORT_SYMBOL(pci_wake_from_d3);
2547 * pci_target_state - find an appropriate low power state for a given PCI dev
2549 * @wakeup: Whether or not wakeup functionality will be enabled for the device.
2551 * Use underlying platform code to find a supported low power state for @dev.
2552 * If the platform can't manage @dev, return the deepest state from which it
2553 * can generate wake events, based on any available PME info.
2555 static pci_power_t pci_target_state(struct pci_dev *dev, bool wakeup)
2557 pci_power_t target_state = PCI_D3hot;
2559 if (platform_pci_power_manageable(dev)) {
2561 * Call the platform to find the target state for the device.
2563 pci_power_t state = platform_pci_choose_state(dev);
2566 case PCI_POWER_ERROR:
2571 if (pci_no_d1d2(dev))
2575 target_state = state;
2578 return target_state;
2582 target_state = PCI_D0;
2585 * If the device is in D3cold even though it's not power-manageable by
2586 * the platform, it may have been powered down by non-standard means.
2587 * Best to let it slumber.
2589 if (dev->current_state == PCI_D3cold)
2590 target_state = PCI_D3cold;
2594 * Find the deepest state from which the device can generate
2597 if (dev->pme_support) {
2599 && !(dev->pme_support & (1 << target_state)))
2604 return target_state;
2608 * pci_prepare_to_sleep - prepare PCI device for system-wide transition
2609 * into a sleep state
2610 * @dev: Device to handle.
2612 * Choose the power state appropriate for the device depending on whether
2613 * it can wake up the system and/or is power manageable by the platform
2614 * (PCI_D3hot is the default) and put the device into that state.
2616 int pci_prepare_to_sleep(struct pci_dev *dev)
2618 bool wakeup = device_may_wakeup(&dev->dev);
2619 pci_power_t target_state = pci_target_state(dev, wakeup);
2622 if (target_state == PCI_POWER_ERROR)
2626 * There are systems (for example, Intel mobile chips since Coffee
2627 * Lake) where the power drawn while suspended can be significantly
2628 * reduced by disabling PTM on PCIe root ports as this allows the
2629 * port to enter a lower-power PM state and the SoC to reach a
2630 * lower-power idle state as a whole.
2632 if (pci_pcie_type(dev) == PCI_EXP_TYPE_ROOT_PORT)
2633 pci_disable_ptm(dev);
2635 pci_enable_wake(dev, target_state, wakeup);
2637 error = pci_set_power_state(dev, target_state);
2640 pci_enable_wake(dev, target_state, false);
2641 pci_restore_ptm_state(dev);
2646 EXPORT_SYMBOL(pci_prepare_to_sleep);
2649 * pci_back_from_sleep - turn PCI device on during system-wide transition
2650 * into working state
2651 * @dev: Device to handle.
2653 * Disable device's system wake-up capability and put it into D0.
2655 int pci_back_from_sleep(struct pci_dev *dev)
2657 pci_enable_wake(dev, PCI_D0, false);
2658 return pci_set_power_state(dev, PCI_D0);
2660 EXPORT_SYMBOL(pci_back_from_sleep);
2663 * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
2664 * @dev: PCI device being suspended.
2666 * Prepare @dev to generate wake-up events at run time and put it into a low
2669 int pci_finish_runtime_suspend(struct pci_dev *dev)
2671 pci_power_t target_state;
2674 target_state = pci_target_state(dev, device_can_wakeup(&dev->dev));
2675 if (target_state == PCI_POWER_ERROR)
2678 dev->runtime_d3cold = target_state == PCI_D3cold;
2681 * There are systems (for example, Intel mobile chips since Coffee
2682 * Lake) where the power drawn while suspended can be significantly
2683 * reduced by disabling PTM on PCIe root ports as this allows the
2684 * port to enter a lower-power PM state and the SoC to reach a
2685 * lower-power idle state as a whole.
2687 if (pci_pcie_type(dev) == PCI_EXP_TYPE_ROOT_PORT)
2688 pci_disable_ptm(dev);
2690 __pci_enable_wake(dev, target_state, pci_dev_run_wake(dev));
2692 error = pci_set_power_state(dev, target_state);
2695 pci_enable_wake(dev, target_state, false);
2696 pci_restore_ptm_state(dev);
2697 dev->runtime_d3cold = false;
2704 * pci_dev_run_wake - Check if device can generate run-time wake-up events.
2705 * @dev: Device to check.
2707 * Return true if the device itself is capable of generating wake-up events
2708 * (through the platform or using the native PCIe PME) or if the device supports
2709 * PME and one of its upstream bridges can generate wake-up events.
2711 bool pci_dev_run_wake(struct pci_dev *dev)
2713 struct pci_bus *bus = dev->bus;
2715 if (!dev->pme_support)
2718 /* PME-capable in principle, but not from the target power state */
2719 if (!pci_pme_capable(dev, pci_target_state(dev, true)))
2722 if (device_can_wakeup(&dev->dev))
2725 while (bus->parent) {
2726 struct pci_dev *bridge = bus->self;
2728 if (device_can_wakeup(&bridge->dev))
2734 /* We have reached the root bus. */
2736 return device_can_wakeup(bus->bridge);
2740 EXPORT_SYMBOL_GPL(pci_dev_run_wake);
2743 * pci_dev_need_resume - Check if it is necessary to resume the device.
2744 * @pci_dev: Device to check.
2746 * Return 'true' if the device is not runtime-suspended or it has to be
2747 * reconfigured due to wakeup settings difference between system and runtime
2748 * suspend, or the current power state of it is not suitable for the upcoming
2749 * (system-wide) transition.
2751 bool pci_dev_need_resume(struct pci_dev *pci_dev)
2753 struct device *dev = &pci_dev->dev;
2754 pci_power_t target_state;
2756 if (!pm_runtime_suspended(dev) || platform_pci_need_resume(pci_dev))
2759 target_state = pci_target_state(pci_dev, device_may_wakeup(dev));
2762 * If the earlier platform check has not triggered, D3cold is just power
2763 * removal on top of D3hot, so no need to resume the device in that
2766 return target_state != pci_dev->current_state &&
2767 target_state != PCI_D3cold &&
2768 pci_dev->current_state != PCI_D3hot;
2772 * pci_dev_adjust_pme - Adjust PME setting for a suspended device.
2773 * @pci_dev: Device to check.
2775 * If the device is suspended and it is not configured for system wakeup,
2776 * disable PME for it to prevent it from waking up the system unnecessarily.
2778 * Note that if the device's power state is D3cold and the platform check in
2779 * pci_dev_need_resume() has not triggered, the device's configuration need not
2782 void pci_dev_adjust_pme(struct pci_dev *pci_dev)
2784 struct device *dev = &pci_dev->dev;
2786 spin_lock_irq(&dev->power.lock);
2788 if (pm_runtime_suspended(dev) && !device_may_wakeup(dev) &&
2789 pci_dev->current_state < PCI_D3cold)
2790 __pci_pme_active(pci_dev, false);
2792 spin_unlock_irq(&dev->power.lock);
2796 * pci_dev_complete_resume - Finalize resume from system sleep for a device.
2797 * @pci_dev: Device to handle.
2799 * If the device is runtime suspended and wakeup-capable, enable PME for it as
2800 * it might have been disabled during the prepare phase of system suspend if
2801 * the device was not configured for system wakeup.
2803 void pci_dev_complete_resume(struct pci_dev *pci_dev)
2805 struct device *dev = &pci_dev->dev;
2807 if (!pci_dev_run_wake(pci_dev))
2810 spin_lock_irq(&dev->power.lock);
2812 if (pm_runtime_suspended(dev) && pci_dev->current_state < PCI_D3cold)
2813 __pci_pme_active(pci_dev, true);
2815 spin_unlock_irq(&dev->power.lock);
2818 void pci_config_pm_runtime_get(struct pci_dev *pdev)
2820 struct device *dev = &pdev->dev;
2821 struct device *parent = dev->parent;
2824 pm_runtime_get_sync(parent);
2825 pm_runtime_get_noresume(dev);
2827 * pdev->current_state is set to PCI_D3cold during suspending,
2828 * so wait until suspending completes
2830 pm_runtime_barrier(dev);
2832 * Only need to resume devices in D3cold, because config
2833 * registers are still accessible for devices suspended but
2836 if (pdev->current_state == PCI_D3cold)
2837 pm_runtime_resume(dev);
2840 void pci_config_pm_runtime_put(struct pci_dev *pdev)
2842 struct device *dev = &pdev->dev;
2843 struct device *parent = dev->parent;
2845 pm_runtime_put(dev);
2847 pm_runtime_put_sync(parent);
2850 static const struct dmi_system_id bridge_d3_blacklist[] = {
2854 * Gigabyte X299 root port is not marked as hotplug capable
2855 * which allows Linux to power manage it. However, this
2856 * confuses the BIOS SMI handler so don't power manage root
2857 * ports on that system.
2859 .ident = "X299 DESIGNARE EX-CF",
2861 DMI_MATCH(DMI_BOARD_VENDOR, "Gigabyte Technology Co., Ltd."),
2862 DMI_MATCH(DMI_BOARD_NAME, "X299 DESIGNARE EX-CF"),
2870 * pci_bridge_d3_possible - Is it possible to put the bridge into D3
2871 * @bridge: Bridge to check
2873 * This function checks if it is possible to move the bridge to D3.
2874 * Currently we only allow D3 for recent enough PCIe ports and Thunderbolt.
2876 bool pci_bridge_d3_possible(struct pci_dev *bridge)
2878 if (!pci_is_pcie(bridge))
2881 switch (pci_pcie_type(bridge)) {
2882 case PCI_EXP_TYPE_ROOT_PORT:
2883 case PCI_EXP_TYPE_UPSTREAM:
2884 case PCI_EXP_TYPE_DOWNSTREAM:
2885 if (pci_bridge_d3_disable)
2889 * Hotplug ports handled by firmware in System Management Mode
2890 * may not be put into D3 by the OS (Thunderbolt on non-Macs).
2892 if (bridge->is_hotplug_bridge && !pciehp_is_native(bridge))
2895 if (pci_bridge_d3_force)
2898 /* Even the oldest 2010 Thunderbolt controller supports D3. */
2899 if (bridge->is_thunderbolt)
2902 /* Platform might know better if the bridge supports D3 */
2903 if (platform_pci_bridge_d3(bridge))
2907 * Hotplug ports handled natively by the OS were not validated
2908 * by vendors for runtime D3 at least until 2018 because there
2909 * was no OS support.
2911 if (bridge->is_hotplug_bridge)
2914 if (dmi_check_system(bridge_d3_blacklist))
2918 * It should be safe to put PCIe ports from 2015 or newer
2921 if (dmi_get_bios_year() >= 2015)
2929 static int pci_dev_check_d3cold(struct pci_dev *dev, void *data)
2931 bool *d3cold_ok = data;
2933 if (/* The device needs to be allowed to go D3cold ... */
2934 dev->no_d3cold || !dev->d3cold_allowed ||
2936 /* ... and if it is wakeup capable to do so from D3cold. */
2937 (device_may_wakeup(&dev->dev) &&
2938 !pci_pme_capable(dev, PCI_D3cold)) ||
2940 /* If it is a bridge it must be allowed to go to D3. */
2941 !pci_power_manageable(dev))
2949 * pci_bridge_d3_update - Update bridge D3 capabilities
2950 * @dev: PCI device which is changed
2952 * Update upstream bridge PM capabilities accordingly depending on if the
2953 * device PM configuration was changed or the device is being removed. The
2954 * change is also propagated upstream.
2956 void pci_bridge_d3_update(struct pci_dev *dev)
2958 bool remove = !device_is_registered(&dev->dev);
2959 struct pci_dev *bridge;
2960 bool d3cold_ok = true;
2962 bridge = pci_upstream_bridge(dev);
2963 if (!bridge || !pci_bridge_d3_possible(bridge))
2967 * If D3 is currently allowed for the bridge, removing one of its
2968 * children won't change that.
2970 if (remove && bridge->bridge_d3)
2974 * If D3 is currently allowed for the bridge and a child is added or
2975 * changed, disallowance of D3 can only be caused by that child, so
2976 * we only need to check that single device, not any of its siblings.
2978 * If D3 is currently not allowed for the bridge, checking the device
2979 * first may allow us to skip checking its siblings.
2982 pci_dev_check_d3cold(dev, &d3cold_ok);
2985 * If D3 is currently not allowed for the bridge, this may be caused
2986 * either by the device being changed/removed or any of its siblings,
2987 * so we need to go through all children to find out if one of them
2988 * continues to block D3.
2990 if (d3cold_ok && !bridge->bridge_d3)
2991 pci_walk_bus(bridge->subordinate, pci_dev_check_d3cold,
2994 if (bridge->bridge_d3 != d3cold_ok) {
2995 bridge->bridge_d3 = d3cold_ok;
2996 /* Propagate change to upstream bridges */
2997 pci_bridge_d3_update(bridge);
3002 * pci_d3cold_enable - Enable D3cold for device
3003 * @dev: PCI device to handle
3005 * This function can be used in drivers to enable D3cold from the device
3006 * they handle. It also updates upstream PCI bridge PM capabilities
3009 void pci_d3cold_enable(struct pci_dev *dev)
3011 if (dev->no_d3cold) {
3012 dev->no_d3cold = false;
3013 pci_bridge_d3_update(dev);
3016 EXPORT_SYMBOL_GPL(pci_d3cold_enable);
3019 * pci_d3cold_disable - Disable D3cold for device
3020 * @dev: PCI device to handle
3022 * This function can be used in drivers to disable D3cold from the device
3023 * they handle. It also updates upstream PCI bridge PM capabilities
3026 void pci_d3cold_disable(struct pci_dev *dev)
3028 if (!dev->no_d3cold) {
3029 dev->no_d3cold = true;
3030 pci_bridge_d3_update(dev);
3033 EXPORT_SYMBOL_GPL(pci_d3cold_disable);
3036 * pci_pm_init - Initialize PM functions of given PCI device
3037 * @dev: PCI device to handle.
3039 void pci_pm_init(struct pci_dev *dev)
3045 pm_runtime_forbid(&dev->dev);
3046 pm_runtime_set_active(&dev->dev);
3047 pm_runtime_enable(&dev->dev);
3048 device_enable_async_suspend(&dev->dev);
3049 dev->wakeup_prepared = false;
3052 dev->pme_support = 0;
3054 /* find PCI PM capability in list */
3055 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
3058 /* Check device's ability to generate PME# */
3059 pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
3061 if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
3062 pci_err(dev, "unsupported PM cap regs version (%u)\n",
3063 pmc & PCI_PM_CAP_VER_MASK);
3068 dev->d3hot_delay = PCI_PM_D3HOT_WAIT;
3069 dev->d3cold_delay = PCI_PM_D3COLD_WAIT;
3070 dev->bridge_d3 = pci_bridge_d3_possible(dev);
3071 dev->d3cold_allowed = true;
3073 dev->d1_support = false;
3074 dev->d2_support = false;
3075 if (!pci_no_d1d2(dev)) {
3076 if (pmc & PCI_PM_CAP_D1)
3077 dev->d1_support = true;
3078 if (pmc & PCI_PM_CAP_D2)
3079 dev->d2_support = true;
3081 if (dev->d1_support || dev->d2_support)
3082 pci_info(dev, "supports%s%s\n",
3083 dev->d1_support ? " D1" : "",
3084 dev->d2_support ? " D2" : "");
3087 pmc &= PCI_PM_CAP_PME_MASK;
3089 pci_info(dev, "PME# supported from%s%s%s%s%s\n",
3090 (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
3091 (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
3092 (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
3093 (pmc & PCI_PM_CAP_PME_D3hot) ? " D3hot" : "",
3094 (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
3095 dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
3096 dev->pme_poll = true;
3098 * Make device's PM flags reflect the wake-up capability, but
3099 * let the user space enable it to wake up the system as needed.
3101 device_set_wakeup_capable(&dev->dev, true);
3102 /* Disable the PME# generation functionality */
3103 pci_pme_active(dev, false);
3106 pci_read_config_word(dev, PCI_STATUS, &status);
3107 if (status & PCI_STATUS_IMM_READY)
3111 static unsigned long pci_ea_flags(struct pci_dev *dev, u8 prop)
3113 unsigned long flags = IORESOURCE_PCI_FIXED | IORESOURCE_PCI_EA_BEI;
3117 case PCI_EA_P_VF_MEM:
3118 flags |= IORESOURCE_MEM;
3120 case PCI_EA_P_MEM_PREFETCH:
3121 case PCI_EA_P_VF_MEM_PREFETCH:
3122 flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
3125 flags |= IORESOURCE_IO;
3134 static struct resource *pci_ea_get_resource(struct pci_dev *dev, u8 bei,
3137 if (bei <= PCI_EA_BEI_BAR5 && prop <= PCI_EA_P_IO)
3138 return &dev->resource[bei];
3139 #ifdef CONFIG_PCI_IOV
3140 else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5 &&
3141 (prop == PCI_EA_P_VF_MEM || prop == PCI_EA_P_VF_MEM_PREFETCH))
3142 return &dev->resource[PCI_IOV_RESOURCES +
3143 bei - PCI_EA_BEI_VF_BAR0];
3145 else if (bei == PCI_EA_BEI_ROM)
3146 return &dev->resource[PCI_ROM_RESOURCE];
3151 /* Read an Enhanced Allocation (EA) entry */
3152 static int pci_ea_read(struct pci_dev *dev, int offset)
3154 struct resource *res;
3155 int ent_size, ent_offset = offset;
3156 resource_size_t start, end;
3157 unsigned long flags;
3158 u32 dw0, bei, base, max_offset;
3160 bool support_64 = (sizeof(resource_size_t) >= 8);
3162 pci_read_config_dword(dev, ent_offset, &dw0);
3165 /* Entry size field indicates DWORDs after 1st */
3166 ent_size = ((dw0 & PCI_EA_ES) + 1) << 2;
3168 if (!(dw0 & PCI_EA_ENABLE)) /* Entry not enabled */
3171 bei = (dw0 & PCI_EA_BEI) >> 4;
3172 prop = (dw0 & PCI_EA_PP) >> 8;
3175 * If the Property is in the reserved range, try the Secondary
3178 if (prop > PCI_EA_P_BRIDGE_IO && prop < PCI_EA_P_MEM_RESERVED)
3179 prop = (dw0 & PCI_EA_SP) >> 16;
3180 if (prop > PCI_EA_P_BRIDGE_IO)
3183 res = pci_ea_get_resource(dev, bei, prop);
3185 pci_err(dev, "Unsupported EA entry BEI: %u\n", bei);
3189 flags = pci_ea_flags(dev, prop);
3191 pci_err(dev, "Unsupported EA properties: %#x\n", prop);
3196 pci_read_config_dword(dev, ent_offset, &base);
3197 start = (base & PCI_EA_FIELD_MASK);
3200 /* Read MaxOffset */
3201 pci_read_config_dword(dev, ent_offset, &max_offset);
3204 /* Read Base MSBs (if 64-bit entry) */
3205 if (base & PCI_EA_IS_64) {
3208 pci_read_config_dword(dev, ent_offset, &base_upper);
3211 flags |= IORESOURCE_MEM_64;
3213 /* entry starts above 32-bit boundary, can't use */
3214 if (!support_64 && base_upper)
3218 start |= ((u64)base_upper << 32);
3221 end = start + (max_offset | 0x03);
3223 /* Read MaxOffset MSBs (if 64-bit entry) */
3224 if (max_offset & PCI_EA_IS_64) {
3225 u32 max_offset_upper;
3227 pci_read_config_dword(dev, ent_offset, &max_offset_upper);
3230 flags |= IORESOURCE_MEM_64;
3232 /* entry too big, can't use */
3233 if (!support_64 && max_offset_upper)
3237 end += ((u64)max_offset_upper << 32);
3241 pci_err(dev, "EA Entry crosses address boundary\n");
3245 if (ent_size != ent_offset - offset) {
3246 pci_err(dev, "EA Entry Size (%d) does not match length read (%d)\n",
3247 ent_size, ent_offset - offset);
3251 res->name = pci_name(dev);
3256 if (bei <= PCI_EA_BEI_BAR5)
3257 pci_info(dev, "BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
3259 else if (bei == PCI_EA_BEI_ROM)
3260 pci_info(dev, "ROM: %pR (from Enhanced Allocation, properties %#02x)\n",
3262 else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5)
3263 pci_info(dev, "VF BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
3264 bei - PCI_EA_BEI_VF_BAR0, res, prop);
3266 pci_info(dev, "BEI %d res: %pR (from Enhanced Allocation, properties %#02x)\n",
3270 return offset + ent_size;
3273 /* Enhanced Allocation Initialization */
3274 void pci_ea_init(struct pci_dev *dev)
3281 /* find PCI EA capability in list */
3282 ea = pci_find_capability(dev, PCI_CAP_ID_EA);
3286 /* determine the number of entries */
3287 pci_bus_read_config_byte(dev->bus, dev->devfn, ea + PCI_EA_NUM_ENT,
3289 num_ent &= PCI_EA_NUM_ENT_MASK;
3291 offset = ea + PCI_EA_FIRST_ENT;
3293 /* Skip DWORD 2 for type 1 functions */
3294 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE)
3297 /* parse each EA entry */
3298 for (i = 0; i < num_ent; ++i)
3299 offset = pci_ea_read(dev, offset);
3302 static void pci_add_saved_cap(struct pci_dev *pci_dev,
3303 struct pci_cap_saved_state *new_cap)
3305 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
3309 * _pci_add_cap_save_buffer - allocate buffer for saving given
3310 * capability registers
3311 * @dev: the PCI device
3312 * @cap: the capability to allocate the buffer for
3313 * @extended: Standard or Extended capability ID
3314 * @size: requested size of the buffer
3316 static int _pci_add_cap_save_buffer(struct pci_dev *dev, u16 cap,
3317 bool extended, unsigned int size)
3320 struct pci_cap_saved_state *save_state;
3323 pos = pci_find_ext_capability(dev, cap);
3325 pos = pci_find_capability(dev, cap);
3330 save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
3334 save_state->cap.cap_nr = cap;
3335 save_state->cap.cap_extended = extended;
3336 save_state->cap.size = size;
3337 pci_add_saved_cap(dev, save_state);
3342 int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size)
3344 return _pci_add_cap_save_buffer(dev, cap, false, size);
3347 int pci_add_ext_cap_save_buffer(struct pci_dev *dev, u16 cap, unsigned int size)
3349 return _pci_add_cap_save_buffer(dev, cap, true, size);
3353 * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
3354 * @dev: the PCI device
3356 void pci_allocate_cap_save_buffers(struct pci_dev *dev)
3360 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
3361 PCI_EXP_SAVE_REGS * sizeof(u16));
3363 pci_err(dev, "unable to preallocate PCI Express save buffer\n");
3365 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
3367 pci_err(dev, "unable to preallocate PCI-X save buffer\n");
3369 error = pci_add_ext_cap_save_buffer(dev, PCI_EXT_CAP_ID_LTR,
3372 pci_err(dev, "unable to allocate suspend buffer for LTR\n");
3374 pci_allocate_vc_save_buffers(dev);
3377 void pci_free_cap_save_buffers(struct pci_dev *dev)
3379 struct pci_cap_saved_state *tmp;
3380 struct hlist_node *n;
3382 hlist_for_each_entry_safe(tmp, n, &dev->saved_cap_space, next)
3387 * pci_configure_ari - enable or disable ARI forwarding
3388 * @dev: the PCI device
3390 * If @dev and its upstream bridge both support ARI, enable ARI in the
3391 * bridge. Otherwise, disable ARI in the bridge.
3393 void pci_configure_ari(struct pci_dev *dev)
3396 struct pci_dev *bridge;
3398 if (pcie_ari_disabled || !pci_is_pcie(dev) || dev->devfn)
3401 bridge = dev->bus->self;
3405 pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
3406 if (!(cap & PCI_EXP_DEVCAP2_ARI))
3409 if (pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI)) {
3410 pcie_capability_set_word(bridge, PCI_EXP_DEVCTL2,
3411 PCI_EXP_DEVCTL2_ARI);
3412 bridge->ari_enabled = 1;
3414 pcie_capability_clear_word(bridge, PCI_EXP_DEVCTL2,
3415 PCI_EXP_DEVCTL2_ARI);
3416 bridge->ari_enabled = 0;
3420 static bool pci_acs_flags_enabled(struct pci_dev *pdev, u16 acs_flags)
3425 pos = pdev->acs_cap;
3430 * Except for egress control, capabilities are either required
3431 * or only required if controllable. Features missing from the
3432 * capability field can therefore be assumed as hard-wired enabled.
3434 pci_read_config_word(pdev, pos + PCI_ACS_CAP, &cap);
3435 acs_flags &= (cap | PCI_ACS_EC);
3437 pci_read_config_word(pdev, pos + PCI_ACS_CTRL, &ctrl);
3438 return (ctrl & acs_flags) == acs_flags;
3442 * pci_acs_enabled - test ACS against required flags for a given device
3443 * @pdev: device to test
3444 * @acs_flags: required PCI ACS flags
3446 * Return true if the device supports the provided flags. Automatically
3447 * filters out flags that are not implemented on multifunction devices.
3449 * Note that this interface checks the effective ACS capabilities of the
3450 * device rather than the actual capabilities. For instance, most single
3451 * function endpoints are not required to support ACS because they have no
3452 * opportunity for peer-to-peer access. We therefore return 'true'
3453 * regardless of whether the device exposes an ACS capability. This makes
3454 * it much easier for callers of this function to ignore the actual type
3455 * or topology of the device when testing ACS support.
3457 bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags)
3461 ret = pci_dev_specific_acs_enabled(pdev, acs_flags);
3466 * Conventional PCI and PCI-X devices never support ACS, either
3467 * effectively or actually. The shared bus topology implies that
3468 * any device on the bus can receive or snoop DMA.
3470 if (!pci_is_pcie(pdev))
3473 switch (pci_pcie_type(pdev)) {
3475 * PCI/X-to-PCIe bridges are not specifically mentioned by the spec,
3476 * but since their primary interface is PCI/X, we conservatively
3477 * handle them as we would a non-PCIe device.
3479 case PCI_EXP_TYPE_PCIE_BRIDGE:
3481 * PCIe 3.0, 6.12.1 excludes ACS on these devices. "ACS is never
3482 * applicable... must never implement an ACS Extended Capability...".
3483 * This seems arbitrary, but we take a conservative interpretation
3484 * of this statement.
3486 case PCI_EXP_TYPE_PCI_BRIDGE:
3487 case PCI_EXP_TYPE_RC_EC:
3490 * PCIe 3.0, 6.12.1.1 specifies that downstream and root ports should
3491 * implement ACS in order to indicate their peer-to-peer capabilities,
3492 * regardless of whether they are single- or multi-function devices.
3494 case PCI_EXP_TYPE_DOWNSTREAM:
3495 case PCI_EXP_TYPE_ROOT_PORT:
3496 return pci_acs_flags_enabled(pdev, acs_flags);
3498 * PCIe 3.0, 6.12.1.2 specifies ACS capabilities that should be
3499 * implemented by the remaining PCIe types to indicate peer-to-peer
3500 * capabilities, but only when they are part of a multifunction
3501 * device. The footnote for section 6.12 indicates the specific
3502 * PCIe types included here.
3504 case PCI_EXP_TYPE_ENDPOINT:
3505 case PCI_EXP_TYPE_UPSTREAM:
3506 case PCI_EXP_TYPE_LEG_END:
3507 case PCI_EXP_TYPE_RC_END:
3508 if (!pdev->multifunction)
3511 return pci_acs_flags_enabled(pdev, acs_flags);
3515 * PCIe 3.0, 6.12.1.3 specifies no ACS capabilities are applicable
3516 * to single function devices with the exception of downstream ports.
3522 * pci_acs_path_enabled - test ACS flags from start to end in a hierarchy
3523 * @start: starting downstream device
3524 * @end: ending upstream device or NULL to search to the root bus
3525 * @acs_flags: required flags
3527 * Walk up a device tree from start to end testing PCI ACS support. If
3528 * any step along the way does not support the required flags, return false.
3530 bool pci_acs_path_enabled(struct pci_dev *start,
3531 struct pci_dev *end, u16 acs_flags)
3533 struct pci_dev *pdev, *parent = start;
3538 if (!pci_acs_enabled(pdev, acs_flags))
3541 if (pci_is_root_bus(pdev->bus))
3542 return (end == NULL);
3544 parent = pdev->bus->self;
3545 } while (pdev != end);
3551 * pci_acs_init - Initialize ACS if hardware supports it
3552 * @dev: the PCI device
3554 void pci_acs_init(struct pci_dev *dev)
3556 dev->acs_cap = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
3559 * Attempt to enable ACS regardless of capability because some Root
3560 * Ports (e.g. those quirked with *_intel_pch_acs_*) do not have
3561 * the standard ACS capability but still support ACS via those
3564 pci_enable_acs(dev);
3568 * pci_rebar_find_pos - find position of resize ctrl reg for BAR
3572 * Helper to find the position of the ctrl register for a BAR.
3573 * Returns -ENOTSUPP if resizable BARs are not supported at all.
3574 * Returns -ENOENT if no ctrl register for the BAR could be found.
3576 static int pci_rebar_find_pos(struct pci_dev *pdev, int bar)
3578 unsigned int pos, nbars, i;
3581 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_REBAR);
3585 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
3586 nbars = (ctrl & PCI_REBAR_CTRL_NBAR_MASK) >>
3587 PCI_REBAR_CTRL_NBAR_SHIFT;
3589 for (i = 0; i < nbars; i++, pos += 8) {
3592 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
3593 bar_idx = ctrl & PCI_REBAR_CTRL_BAR_IDX;
3602 * pci_rebar_get_possible_sizes - get possible sizes for BAR
3604 * @bar: BAR to query
3606 * Get the possible sizes of a resizable BAR as bitmask defined in the spec
3607 * (bit 0=1MB, bit 19=512GB). Returns 0 if BAR isn't resizable.
3609 u32 pci_rebar_get_possible_sizes(struct pci_dev *pdev, int bar)
3614 pos = pci_rebar_find_pos(pdev, bar);
3618 pci_read_config_dword(pdev, pos + PCI_REBAR_CAP, &cap);
3619 cap &= PCI_REBAR_CAP_SIZES;
3621 /* Sapphire RX 5600 XT Pulse has an invalid cap dword for BAR 0 */
3622 if (pdev->vendor == PCI_VENDOR_ID_ATI && pdev->device == 0x731f &&
3623 bar == 0 && cap == 0x7000)
3628 EXPORT_SYMBOL(pci_rebar_get_possible_sizes);
3631 * pci_rebar_get_current_size - get the current size of a BAR
3633 * @bar: BAR to set size to
3635 * Read the size of a BAR from the resizable BAR config.
3636 * Returns size if found or negative error code.
3638 int pci_rebar_get_current_size(struct pci_dev *pdev, int bar)
3643 pos = pci_rebar_find_pos(pdev, bar);
3647 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
3648 return (ctrl & PCI_REBAR_CTRL_BAR_SIZE) >> PCI_REBAR_CTRL_BAR_SHIFT;
3652 * pci_rebar_set_size - set a new size for a BAR
3654 * @bar: BAR to set size to
3655 * @size: new size as defined in the spec (0=1MB, 19=512GB)
3657 * Set the new size of a BAR as defined in the spec.
3658 * Returns zero if resizing was successful, error code otherwise.
3660 int pci_rebar_set_size(struct pci_dev *pdev, int bar, int size)
3665 pos = pci_rebar_find_pos(pdev, bar);
3669 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
3670 ctrl &= ~PCI_REBAR_CTRL_BAR_SIZE;
3671 ctrl |= size << PCI_REBAR_CTRL_BAR_SHIFT;
3672 pci_write_config_dword(pdev, pos + PCI_REBAR_CTRL, ctrl);
3677 * pci_enable_atomic_ops_to_root - enable AtomicOp requests to root port
3678 * @dev: the PCI device
3679 * @cap_mask: mask of desired AtomicOp sizes, including one or more of:
3680 * PCI_EXP_DEVCAP2_ATOMIC_COMP32
3681 * PCI_EXP_DEVCAP2_ATOMIC_COMP64
3682 * PCI_EXP_DEVCAP2_ATOMIC_COMP128
3684 * Return 0 if all upstream bridges support AtomicOp routing, egress
3685 * blocking is disabled on all upstream ports, and the root port supports
3686 * the requested completion capabilities (32-bit, 64-bit and/or 128-bit
3687 * AtomicOp completion), or negative otherwise.
3689 int pci_enable_atomic_ops_to_root(struct pci_dev *dev, u32 cap_mask)
3691 struct pci_bus *bus = dev->bus;
3692 struct pci_dev *bridge;
3695 if (!pci_is_pcie(dev))
3699 * Per PCIe r4.0, sec 6.15, endpoints and root ports may be
3700 * AtomicOp requesters. For now, we only support endpoints as
3701 * requesters and root ports as completers. No endpoints as
3702 * completers, and no peer-to-peer.
3705 switch (pci_pcie_type(dev)) {
3706 case PCI_EXP_TYPE_ENDPOINT:
3707 case PCI_EXP_TYPE_LEG_END:
3708 case PCI_EXP_TYPE_RC_END:
3714 while (bus->parent) {
3717 pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
3719 switch (pci_pcie_type(bridge)) {
3720 /* Ensure switch ports support AtomicOp routing */
3721 case PCI_EXP_TYPE_UPSTREAM:
3722 case PCI_EXP_TYPE_DOWNSTREAM:
3723 if (!(cap & PCI_EXP_DEVCAP2_ATOMIC_ROUTE))
3727 /* Ensure root port supports all the sizes we care about */
3728 case PCI_EXP_TYPE_ROOT_PORT:
3729 if ((cap & cap_mask) != cap_mask)
3734 /* Ensure upstream ports don't block AtomicOps on egress */
3735 if (pci_pcie_type(bridge) == PCI_EXP_TYPE_UPSTREAM) {
3736 pcie_capability_read_dword(bridge, PCI_EXP_DEVCTL2,
3738 if (ctl2 & PCI_EXP_DEVCTL2_ATOMIC_EGRESS_BLOCK)
3745 pcie_capability_set_word(dev, PCI_EXP_DEVCTL2,
3746 PCI_EXP_DEVCTL2_ATOMIC_REQ);
3749 EXPORT_SYMBOL(pci_enable_atomic_ops_to_root);
3752 * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
3753 * @dev: the PCI device
3754 * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTC, 4=INTD)
3756 * Perform INTx swizzling for a device behind one level of bridge. This is
3757 * required by section 9.1 of the PCI-to-PCI bridge specification for devices
3758 * behind bridges on add-in cards. For devices with ARI enabled, the slot
3759 * number is always 0 (see the Implementation Note in section 2.2.8.1 of
3760 * the PCI Express Base Specification, Revision 2.1)
3762 u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin)
3766 if (pci_ari_enabled(dev->bus))
3769 slot = PCI_SLOT(dev->devfn);
3771 return (((pin - 1) + slot) % 4) + 1;
3774 int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
3782 while (!pci_is_root_bus(dev->bus)) {
3783 pin = pci_swizzle_interrupt_pin(dev, pin);
3784 dev = dev->bus->self;
3791 * pci_common_swizzle - swizzle INTx all the way to root bridge
3792 * @dev: the PCI device
3793 * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
3795 * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
3796 * bridges all the way up to a PCI root bus.
3798 u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
3802 while (!pci_is_root_bus(dev->bus)) {
3803 pin = pci_swizzle_interrupt_pin(dev, pin);
3804 dev = dev->bus->self;
3807 return PCI_SLOT(dev->devfn);
3809 EXPORT_SYMBOL_GPL(pci_common_swizzle);
3812 * pci_release_region - Release a PCI bar
3813 * @pdev: PCI device whose resources were previously reserved by
3814 * pci_request_region()
3815 * @bar: BAR to release
3817 * Releases the PCI I/O and memory resources previously reserved by a
3818 * successful call to pci_request_region(). Call this function only
3819 * after all use of the PCI regions has ceased.
3821 void pci_release_region(struct pci_dev *pdev, int bar)
3823 struct pci_devres *dr;
3825 if (pci_resource_len(pdev, bar) == 0)
3827 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
3828 release_region(pci_resource_start(pdev, bar),
3829 pci_resource_len(pdev, bar));
3830 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
3831 release_mem_region(pci_resource_start(pdev, bar),
3832 pci_resource_len(pdev, bar));
3834 dr = find_pci_dr(pdev);
3836 dr->region_mask &= ~(1 << bar);
3838 EXPORT_SYMBOL(pci_release_region);
3841 * __pci_request_region - Reserved PCI I/O and memory resource
3842 * @pdev: PCI device whose resources are to be reserved
3843 * @bar: BAR to be reserved
3844 * @res_name: Name to be associated with resource.
3845 * @exclusive: whether the region access is exclusive or not
3847 * Mark the PCI region associated with PCI device @pdev BAR @bar as
3848 * being reserved by owner @res_name. Do not access any
3849 * address inside the PCI regions unless this call returns
3852 * If @exclusive is set, then the region is marked so that userspace
3853 * is explicitly not allowed to map the resource via /dev/mem or
3854 * sysfs MMIO access.
3856 * Returns 0 on success, or %EBUSY on error. A warning
3857 * message is also printed on failure.
3859 static int __pci_request_region(struct pci_dev *pdev, int bar,
3860 const char *res_name, int exclusive)
3862 struct pci_devres *dr;
3864 if (pci_resource_len(pdev, bar) == 0)
3867 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
3868 if (!request_region(pci_resource_start(pdev, bar),
3869 pci_resource_len(pdev, bar), res_name))
3871 } else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
3872 if (!__request_mem_region(pci_resource_start(pdev, bar),
3873 pci_resource_len(pdev, bar), res_name,
3878 dr = find_pci_dr(pdev);
3880 dr->region_mask |= 1 << bar;
3885 pci_warn(pdev, "BAR %d: can't reserve %pR\n", bar,
3886 &pdev->resource[bar]);
3891 * pci_request_region - Reserve PCI I/O and memory resource
3892 * @pdev: PCI device whose resources are to be reserved
3893 * @bar: BAR to be reserved
3894 * @res_name: Name to be associated with resource
3896 * Mark the PCI region associated with PCI device @pdev BAR @bar as
3897 * being reserved by owner @res_name. Do not access any
3898 * address inside the PCI regions unless this call returns
3901 * Returns 0 on success, or %EBUSY on error. A warning
3902 * message is also printed on failure.
3904 int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
3906 return __pci_request_region(pdev, bar, res_name, 0);
3908 EXPORT_SYMBOL(pci_request_region);
3911 * pci_release_selected_regions - Release selected PCI I/O and memory resources
3912 * @pdev: PCI device whose resources were previously reserved
3913 * @bars: Bitmask of BARs to be released
3915 * Release selected PCI I/O and memory resources previously reserved.
3916 * Call this function only after all use of the PCI regions has ceased.
3918 void pci_release_selected_regions(struct pci_dev *pdev, int bars)
3922 for (i = 0; i < PCI_STD_NUM_BARS; i++)
3923 if (bars & (1 << i))
3924 pci_release_region(pdev, i);
3926 EXPORT_SYMBOL(pci_release_selected_regions);
3928 static int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
3929 const char *res_name, int excl)
3933 for (i = 0; i < PCI_STD_NUM_BARS; i++)
3934 if (bars & (1 << i))
3935 if (__pci_request_region(pdev, i, res_name, excl))
3941 if (bars & (1 << i))
3942 pci_release_region(pdev, i);
3949 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
3950 * @pdev: PCI device whose resources are to be reserved
3951 * @bars: Bitmask of BARs to be requested
3952 * @res_name: Name to be associated with resource
3954 int pci_request_selected_regions(struct pci_dev *pdev, int bars,
3955 const char *res_name)
3957 return __pci_request_selected_regions(pdev, bars, res_name, 0);
3959 EXPORT_SYMBOL(pci_request_selected_regions);
3961 int pci_request_selected_regions_exclusive(struct pci_dev *pdev, int bars,
3962 const char *res_name)
3964 return __pci_request_selected_regions(pdev, bars, res_name,
3965 IORESOURCE_EXCLUSIVE);
3967 EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
3970 * pci_release_regions - Release reserved PCI I/O and memory resources
3971 * @pdev: PCI device whose resources were previously reserved by
3972 * pci_request_regions()
3974 * Releases all PCI I/O and memory resources previously reserved by a
3975 * successful call to pci_request_regions(). Call this function only
3976 * after all use of the PCI regions has ceased.
3979 void pci_release_regions(struct pci_dev *pdev)
3981 pci_release_selected_regions(pdev, (1 << PCI_STD_NUM_BARS) - 1);
3983 EXPORT_SYMBOL(pci_release_regions);
3986 * pci_request_regions - Reserve PCI I/O and memory resources
3987 * @pdev: PCI device whose resources are to be reserved
3988 * @res_name: Name to be associated with resource.
3990 * Mark all PCI regions associated with PCI device @pdev as
3991 * being reserved by owner @res_name. Do not access any
3992 * address inside the PCI regions unless this call returns
3995 * Returns 0 on success, or %EBUSY on error. A warning
3996 * message is also printed on failure.
3998 int pci_request_regions(struct pci_dev *pdev, const char *res_name)
4000 return pci_request_selected_regions(pdev,
4001 ((1 << PCI_STD_NUM_BARS) - 1), res_name);
4003 EXPORT_SYMBOL(pci_request_regions);
4006 * pci_request_regions_exclusive - Reserve PCI I/O and memory resources
4007 * @pdev: PCI device whose resources are to be reserved
4008 * @res_name: Name to be associated with resource.
4010 * Mark all PCI regions associated with PCI device @pdev as being reserved
4011 * by owner @res_name. Do not access any address inside the PCI regions
4012 * unless this call returns successfully.
4014 * pci_request_regions_exclusive() will mark the region so that /dev/mem
4015 * and the sysfs MMIO access will not be allowed.
4017 * Returns 0 on success, or %EBUSY on error. A warning message is also
4018 * printed on failure.
4020 int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
4022 return pci_request_selected_regions_exclusive(pdev,
4023 ((1 << PCI_STD_NUM_BARS) - 1), res_name);
4025 EXPORT_SYMBOL(pci_request_regions_exclusive);
4028 * Record the PCI IO range (expressed as CPU physical address + size).
4029 * Return a negative value if an error has occurred, zero otherwise
4031 int pci_register_io_range(struct fwnode_handle *fwnode, phys_addr_t addr,
4032 resource_size_t size)
4036 struct logic_pio_hwaddr *range;
4038 if (!size || addr + size < addr)
4041 range = kzalloc(sizeof(*range), GFP_ATOMIC);
4045 range->fwnode = fwnode;
4047 range->hw_start = addr;
4048 range->flags = LOGIC_PIO_CPU_MMIO;
4050 ret = logic_pio_register_range(range);
4054 /* Ignore duplicates due to deferred probing */
4062 phys_addr_t pci_pio_to_address(unsigned long pio)
4064 phys_addr_t address = (phys_addr_t)OF_BAD_ADDR;
4067 if (pio >= MMIO_UPPER_LIMIT)
4070 address = logic_pio_to_hwaddr(pio);
4076 unsigned long __weak pci_address_to_pio(phys_addr_t address)
4079 return logic_pio_trans_cpuaddr(address);
4081 if (address > IO_SPACE_LIMIT)
4082 return (unsigned long)-1;
4084 return (unsigned long) address;
4089 * pci_remap_iospace - Remap the memory mapped I/O space
4090 * @res: Resource describing the I/O space
4091 * @phys_addr: physical address of range to be mapped
4093 * Remap the memory mapped I/O space described by the @res and the CPU
4094 * physical address @phys_addr into virtual address space. Only
4095 * architectures that have memory mapped IO functions defined (and the
4096 * PCI_IOBASE value defined) should call this function.
4098 int pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr)
4100 #if defined(PCI_IOBASE) && defined(CONFIG_MMU)
4101 unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
4103 if (!(res->flags & IORESOURCE_IO))
4106 if (res->end > IO_SPACE_LIMIT)
4109 return ioremap_page_range(vaddr, vaddr + resource_size(res), phys_addr,
4110 pgprot_device(PAGE_KERNEL));
4113 * This architecture does not have memory mapped I/O space,
4114 * so this function should never be called
4116 WARN_ONCE(1, "This architecture does not support memory mapped I/O\n");
4120 EXPORT_SYMBOL(pci_remap_iospace);
4123 * pci_unmap_iospace - Unmap the memory mapped I/O space
4124 * @res: resource to be unmapped
4126 * Unmap the CPU virtual address @res from virtual address space. Only
4127 * architectures that have memory mapped IO functions defined (and the
4128 * PCI_IOBASE value defined) should call this function.
4130 void pci_unmap_iospace(struct resource *res)
4132 #if defined(PCI_IOBASE) && defined(CONFIG_MMU)
4133 unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
4135 vunmap_range(vaddr, vaddr + resource_size(res));
4138 EXPORT_SYMBOL(pci_unmap_iospace);
4140 static void devm_pci_unmap_iospace(struct device *dev, void *ptr)
4142 struct resource **res = ptr;
4144 pci_unmap_iospace(*res);
4148 * devm_pci_remap_iospace - Managed pci_remap_iospace()
4149 * @dev: Generic device to remap IO address for
4150 * @res: Resource describing the I/O space
4151 * @phys_addr: physical address of range to be mapped
4153 * Managed pci_remap_iospace(). Map is automatically unmapped on driver
4156 int devm_pci_remap_iospace(struct device *dev, const struct resource *res,
4157 phys_addr_t phys_addr)
4159 const struct resource **ptr;
4162 ptr = devres_alloc(devm_pci_unmap_iospace, sizeof(*ptr), GFP_KERNEL);
4166 error = pci_remap_iospace(res, phys_addr);
4171 devres_add(dev, ptr);
4176 EXPORT_SYMBOL(devm_pci_remap_iospace);
4179 * devm_pci_remap_cfgspace - Managed pci_remap_cfgspace()
4180 * @dev: Generic device to remap IO address for
4181 * @offset: Resource address to map
4182 * @size: Size of map
4184 * Managed pci_remap_cfgspace(). Map is automatically unmapped on driver
4187 void __iomem *devm_pci_remap_cfgspace(struct device *dev,
4188 resource_size_t offset,
4189 resource_size_t size)
4191 void __iomem **ptr, *addr;
4193 ptr = devres_alloc(devm_ioremap_release, sizeof(*ptr), GFP_KERNEL);
4197 addr = pci_remap_cfgspace(offset, size);
4200 devres_add(dev, ptr);
4206 EXPORT_SYMBOL(devm_pci_remap_cfgspace);
4209 * devm_pci_remap_cfg_resource - check, request region and ioremap cfg resource
4210 * @dev: generic device to handle the resource for
4211 * @res: configuration space resource to be handled
4213 * Checks that a resource is a valid memory region, requests the memory
4214 * region and ioremaps with pci_remap_cfgspace() API that ensures the
4215 * proper PCI configuration space memory attributes are guaranteed.
4217 * All operations are managed and will be undone on driver detach.
4219 * Returns a pointer to the remapped memory or an ERR_PTR() encoded error code
4220 * on failure. Usage example::
4222 * res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
4223 * base = devm_pci_remap_cfg_resource(&pdev->dev, res);
4225 * return PTR_ERR(base);
4227 void __iomem *devm_pci_remap_cfg_resource(struct device *dev,
4228 struct resource *res)
4230 resource_size_t size;
4232 void __iomem *dest_ptr;
4236 if (!res || resource_type(res) != IORESOURCE_MEM) {
4237 dev_err(dev, "invalid resource\n");
4238 return IOMEM_ERR_PTR(-EINVAL);
4241 size = resource_size(res);
4244 name = devm_kasprintf(dev, GFP_KERNEL, "%s %s", dev_name(dev),
4247 name = devm_kstrdup(dev, dev_name(dev), GFP_KERNEL);
4249 return IOMEM_ERR_PTR(-ENOMEM);
4251 if (!devm_request_mem_region(dev, res->start, size, name)) {
4252 dev_err(dev, "can't request region for resource %pR\n", res);
4253 return IOMEM_ERR_PTR(-EBUSY);
4256 dest_ptr = devm_pci_remap_cfgspace(dev, res->start, size);
4258 dev_err(dev, "ioremap failed for resource %pR\n", res);
4259 devm_release_mem_region(dev, res->start, size);
4260 dest_ptr = IOMEM_ERR_PTR(-ENOMEM);
4265 EXPORT_SYMBOL(devm_pci_remap_cfg_resource);
4267 static void __pci_set_master(struct pci_dev *dev, bool enable)
4271 pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
4273 cmd = old_cmd | PCI_COMMAND_MASTER;
4275 cmd = old_cmd & ~PCI_COMMAND_MASTER;
4276 if (cmd != old_cmd) {
4277 pci_dbg(dev, "%s bus mastering\n",
4278 enable ? "enabling" : "disabling");
4279 pci_write_config_word(dev, PCI_COMMAND, cmd);
4281 dev->is_busmaster = enable;
4285 * pcibios_setup - process "pci=" kernel boot arguments
4286 * @str: string used to pass in "pci=" kernel boot arguments
4288 * Process kernel boot arguments. This is the default implementation.
4289 * Architecture specific implementations can override this as necessary.
4291 char * __weak __init pcibios_setup(char *str)
4297 * pcibios_set_master - enable PCI bus-mastering for device dev
4298 * @dev: the PCI device to enable
4300 * Enables PCI bus-mastering for the device. This is the default
4301 * implementation. Architecture specific implementations can override
4302 * this if necessary.
4304 void __weak pcibios_set_master(struct pci_dev *dev)
4308 /* The latency timer doesn't apply to PCIe (either Type 0 or Type 1) */
4309 if (pci_is_pcie(dev))
4312 pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
4314 lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
4315 else if (lat > pcibios_max_latency)
4316 lat = pcibios_max_latency;
4320 pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
4324 * pci_set_master - enables bus-mastering for device dev
4325 * @dev: the PCI device to enable
4327 * Enables bus-mastering on the device and calls pcibios_set_master()
4328 * to do the needed arch specific settings.
4330 void pci_set_master(struct pci_dev *dev)
4332 __pci_set_master(dev, true);
4333 pcibios_set_master(dev);
4335 EXPORT_SYMBOL(pci_set_master);
4338 * pci_clear_master - disables bus-mastering for device dev
4339 * @dev: the PCI device to disable
4341 void pci_clear_master(struct pci_dev *dev)
4343 __pci_set_master(dev, false);
4345 EXPORT_SYMBOL(pci_clear_master);
4348 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
4349 * @dev: the PCI device for which MWI is to be enabled
4351 * Helper function for pci_set_mwi.
4352 * Originally copied from drivers/net/acenic.c.
4353 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
4355 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
4357 int pci_set_cacheline_size(struct pci_dev *dev)
4361 if (!pci_cache_line_size)
4364 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
4365 equal to or multiple of the right value. */
4366 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
4367 if (cacheline_size >= pci_cache_line_size &&
4368 (cacheline_size % pci_cache_line_size) == 0)
4371 /* Write the correct value. */
4372 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
4374 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
4375 if (cacheline_size == pci_cache_line_size)
4378 pci_dbg(dev, "cache line size of %d is not supported\n",
4379 pci_cache_line_size << 2);
4383 EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
4386 * pci_set_mwi - enables memory-write-invalidate PCI transaction
4387 * @dev: the PCI device for which MWI is enabled
4389 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
4391 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
4393 int pci_set_mwi(struct pci_dev *dev)
4395 #ifdef PCI_DISABLE_MWI
4401 rc = pci_set_cacheline_size(dev);
4405 pci_read_config_word(dev, PCI_COMMAND, &cmd);
4406 if (!(cmd & PCI_COMMAND_INVALIDATE)) {
4407 pci_dbg(dev, "enabling Mem-Wr-Inval\n");
4408 cmd |= PCI_COMMAND_INVALIDATE;
4409 pci_write_config_word(dev, PCI_COMMAND, cmd);
4414 EXPORT_SYMBOL(pci_set_mwi);
4417 * pcim_set_mwi - a device-managed pci_set_mwi()
4418 * @dev: the PCI device for which MWI is enabled
4420 * Managed pci_set_mwi().
4422 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
4424 int pcim_set_mwi(struct pci_dev *dev)
4426 struct pci_devres *dr;
4428 dr = find_pci_dr(dev);
4433 return pci_set_mwi(dev);
4435 EXPORT_SYMBOL(pcim_set_mwi);
4438 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
4439 * @dev: the PCI device for which MWI is enabled
4441 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
4442 * Callers are not required to check the return value.
4444 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
4446 int pci_try_set_mwi(struct pci_dev *dev)
4448 #ifdef PCI_DISABLE_MWI
4451 return pci_set_mwi(dev);
4454 EXPORT_SYMBOL(pci_try_set_mwi);
4457 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
4458 * @dev: the PCI device to disable
4460 * Disables PCI Memory-Write-Invalidate transaction on the device
4462 void pci_clear_mwi(struct pci_dev *dev)
4464 #ifndef PCI_DISABLE_MWI
4467 pci_read_config_word(dev, PCI_COMMAND, &cmd);
4468 if (cmd & PCI_COMMAND_INVALIDATE) {
4469 cmd &= ~PCI_COMMAND_INVALIDATE;
4470 pci_write_config_word(dev, PCI_COMMAND, cmd);
4474 EXPORT_SYMBOL(pci_clear_mwi);
4477 * pci_intx - enables/disables PCI INTx for device dev
4478 * @pdev: the PCI device to operate on
4479 * @enable: boolean: whether to enable or disable PCI INTx
4481 * Enables/disables PCI INTx for device @pdev
4483 void pci_intx(struct pci_dev *pdev, int enable)
4485 u16 pci_command, new;
4487 pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
4490 new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
4492 new = pci_command | PCI_COMMAND_INTX_DISABLE;
4494 if (new != pci_command) {
4495 struct pci_devres *dr;
4497 pci_write_config_word(pdev, PCI_COMMAND, new);
4499 dr = find_pci_dr(pdev);
4500 if (dr && !dr->restore_intx) {
4501 dr->restore_intx = 1;
4502 dr->orig_intx = !enable;
4506 EXPORT_SYMBOL_GPL(pci_intx);
4508 static bool pci_check_and_set_intx_mask(struct pci_dev *dev, bool mask)
4510 struct pci_bus *bus = dev->bus;
4511 bool mask_updated = true;
4512 u32 cmd_status_dword;
4513 u16 origcmd, newcmd;
4514 unsigned long flags;
4518 * We do a single dword read to retrieve both command and status.
4519 * Document assumptions that make this possible.
4521 BUILD_BUG_ON(PCI_COMMAND % 4);
4522 BUILD_BUG_ON(PCI_COMMAND + 2 != PCI_STATUS);
4524 raw_spin_lock_irqsave(&pci_lock, flags);
4526 bus->ops->read(bus, dev->devfn, PCI_COMMAND, 4, &cmd_status_dword);
4528 irq_pending = (cmd_status_dword >> 16) & PCI_STATUS_INTERRUPT;
4531 * Check interrupt status register to see whether our device
4532 * triggered the interrupt (when masking) or the next IRQ is
4533 * already pending (when unmasking).
4535 if (mask != irq_pending) {
4536 mask_updated = false;
4540 origcmd = cmd_status_dword;
4541 newcmd = origcmd & ~PCI_COMMAND_INTX_DISABLE;
4543 newcmd |= PCI_COMMAND_INTX_DISABLE;
4544 if (newcmd != origcmd)
4545 bus->ops->write(bus, dev->devfn, PCI_COMMAND, 2, newcmd);
4548 raw_spin_unlock_irqrestore(&pci_lock, flags);
4550 return mask_updated;
4554 * pci_check_and_mask_intx - mask INTx on pending interrupt
4555 * @dev: the PCI device to operate on
4557 * Check if the device dev has its INTx line asserted, mask it and return
4558 * true in that case. False is returned if no interrupt was pending.
4560 bool pci_check_and_mask_intx(struct pci_dev *dev)
4562 return pci_check_and_set_intx_mask(dev, true);
4564 EXPORT_SYMBOL_GPL(pci_check_and_mask_intx);
4567 * pci_check_and_unmask_intx - unmask INTx if no interrupt is pending
4568 * @dev: the PCI device to operate on
4570 * Check if the device dev has its INTx line asserted, unmask it if not and
4571 * return true. False is returned and the mask remains active if there was
4572 * still an interrupt pending.
4574 bool pci_check_and_unmask_intx(struct pci_dev *dev)
4576 return pci_check_and_set_intx_mask(dev, false);
4578 EXPORT_SYMBOL_GPL(pci_check_and_unmask_intx);
4581 * pci_wait_for_pending_transaction - wait for pending transaction
4582 * @dev: the PCI device to operate on
4584 * Return 0 if transaction is pending 1 otherwise.
4586 int pci_wait_for_pending_transaction(struct pci_dev *dev)
4588 if (!pci_is_pcie(dev))
4591 return pci_wait_for_pending(dev, pci_pcie_cap(dev) + PCI_EXP_DEVSTA,
4592 PCI_EXP_DEVSTA_TRPND);
4594 EXPORT_SYMBOL(pci_wait_for_pending_transaction);
4597 * pcie_has_flr - check if a device supports function level resets
4598 * @dev: device to check
4600 * Returns true if the device advertises support for PCIe function level
4603 bool pcie_has_flr(struct pci_dev *dev)
4607 if (dev->dev_flags & PCI_DEV_FLAGS_NO_FLR_RESET)
4610 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap);
4611 return cap & PCI_EXP_DEVCAP_FLR;
4613 EXPORT_SYMBOL_GPL(pcie_has_flr);
4616 * pcie_flr - initiate a PCIe function level reset
4617 * @dev: device to reset
4619 * Initiate a function level reset on @dev. The caller should ensure the
4620 * device supports FLR before calling this function, e.g. by using the
4621 * pcie_has_flr() helper.
4623 int pcie_flr(struct pci_dev *dev)
4625 if (!pci_wait_for_pending_transaction(dev))
4626 pci_err(dev, "timed out waiting for pending transaction; performing function level reset anyway\n");
4628 pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
4634 * Per PCIe r4.0, sec 6.6.2, a device must complete an FLR within
4635 * 100ms, but may silently discard requests while the FLR is in
4636 * progress. Wait 100ms before trying to access the device.
4640 return pci_dev_wait(dev, "FLR", PCIE_RESET_READY_POLL_MS);
4642 EXPORT_SYMBOL_GPL(pcie_flr);
4644 static int pci_af_flr(struct pci_dev *dev, int probe)
4649 pos = pci_find_capability(dev, PCI_CAP_ID_AF);
4653 if (dev->dev_flags & PCI_DEV_FLAGS_NO_FLR_RESET)
4656 pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
4657 if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
4664 * Wait for Transaction Pending bit to clear. A word-aligned test
4665 * is used, so we use the control offset rather than status and shift
4666 * the test bit to match.
4668 if (!pci_wait_for_pending(dev, pos + PCI_AF_CTRL,
4669 PCI_AF_STATUS_TP << 8))
4670 pci_err(dev, "timed out waiting for pending transaction; performing AF function level reset anyway\n");
4672 pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
4678 * Per Advanced Capabilities for Conventional PCI ECN, 13 April 2006,
4679 * updated 27 July 2006; a device must complete an FLR within
4680 * 100ms, but may silently discard requests while the FLR is in
4681 * progress. Wait 100ms before trying to access the device.
4685 return pci_dev_wait(dev, "AF_FLR", PCIE_RESET_READY_POLL_MS);
4689 * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0.
4690 * @dev: Device to reset.
4691 * @probe: If set, only check if the device can be reset this way.
4693 * If @dev supports native PCI PM and its PCI_PM_CTRL_NO_SOFT_RESET flag is
4694 * unset, it will be reinitialized internally when going from PCI_D3hot to
4695 * PCI_D0. If that's the case and the device is not in a low-power state
4696 * already, force it into PCI_D3hot and back to PCI_D0, causing it to be reset.
4698 * NOTE: This causes the caller to sleep for twice the device power transition
4699 * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms
4700 * by default (i.e. unless the @dev's d3hot_delay field has a different value).
4701 * Moreover, only devices in D0 can be reset by this function.
4703 static int pci_pm_reset(struct pci_dev *dev, int probe)
4707 if (!dev->pm_cap || dev->dev_flags & PCI_DEV_FLAGS_NO_PM_RESET)
4710 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
4711 if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
4717 if (dev->current_state != PCI_D0)
4720 csr &= ~PCI_PM_CTRL_STATE_MASK;
4722 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
4723 pci_dev_d3_sleep(dev);
4725 csr &= ~PCI_PM_CTRL_STATE_MASK;
4727 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
4728 pci_dev_d3_sleep(dev);
4730 return pci_dev_wait(dev, "PM D3hot->D0", PCIE_RESET_READY_POLL_MS);
4734 * pcie_wait_for_link_delay - Wait until link is active or inactive
4735 * @pdev: Bridge device
4736 * @active: waiting for active or inactive?
4737 * @delay: Delay to wait after link has become active (in ms)
4739 * Use this to wait till link becomes active or inactive.
4741 static bool pcie_wait_for_link_delay(struct pci_dev *pdev, bool active,
4749 * Some controllers might not implement link active reporting. In this
4750 * case, we wait for 1000 ms + any delay requested by the caller.
4752 if (!pdev->link_active_reporting) {
4753 msleep(timeout + delay);
4758 * PCIe r4.0 sec 6.6.1, a component must enter LTSSM Detect within 20ms,
4759 * after which we should expect an link active if the reset was
4760 * successful. If so, software must wait a minimum 100ms before sending
4761 * configuration requests to devices downstream this port.
4763 * If the link fails to activate, either the device was physically
4764 * removed or the link is permanently failed.
4769 pcie_capability_read_word(pdev, PCI_EXP_LNKSTA, &lnk_status);
4770 ret = !!(lnk_status & PCI_EXP_LNKSTA_DLLLA);
4781 return ret == active;
4785 * pcie_wait_for_link - Wait until link is active or inactive
4786 * @pdev: Bridge device
4787 * @active: waiting for active or inactive?
4789 * Use this to wait till link becomes active or inactive.
4791 bool pcie_wait_for_link(struct pci_dev *pdev, bool active)
4793 return pcie_wait_for_link_delay(pdev, active, 100);
4797 * Find maximum D3cold delay required by all the devices on the bus. The
4798 * spec says 100 ms, but firmware can lower it and we allow drivers to
4799 * increase it as well.
4801 * Called with @pci_bus_sem locked for reading.
4803 static int pci_bus_max_d3cold_delay(const struct pci_bus *bus)
4805 const struct pci_dev *pdev;
4806 int min_delay = 100;
4809 list_for_each_entry(pdev, &bus->devices, bus_list) {
4810 if (pdev->d3cold_delay < min_delay)
4811 min_delay = pdev->d3cold_delay;
4812 if (pdev->d3cold_delay > max_delay)
4813 max_delay = pdev->d3cold_delay;
4816 return max(min_delay, max_delay);
4820 * pci_bridge_wait_for_secondary_bus - Wait for secondary bus to be accessible
4823 * Handle necessary delays before access to the devices on the secondary
4824 * side of the bridge are permitted after D3cold to D0 transition.
4826 * For PCIe this means the delays in PCIe 5.0 section 6.6.1. For
4827 * conventional PCI it means Tpvrh + Trhfa specified in PCI 3.0 section
4830 void pci_bridge_wait_for_secondary_bus(struct pci_dev *dev)
4832 struct pci_dev *child;
4835 if (pci_dev_is_disconnected(dev))
4838 if (!pci_is_bridge(dev) || !dev->bridge_d3)
4841 down_read(&pci_bus_sem);
4844 * We only deal with devices that are present currently on the bus.
4845 * For any hot-added devices the access delay is handled in pciehp
4846 * board_added(). In case of ACPI hotplug the firmware is expected
4847 * to configure the devices before OS is notified.
4849 if (!dev->subordinate || list_empty(&dev->subordinate->devices)) {
4850 up_read(&pci_bus_sem);
4854 /* Take d3cold_delay requirements into account */
4855 delay = pci_bus_max_d3cold_delay(dev->subordinate);
4857 up_read(&pci_bus_sem);
4861 child = list_first_entry(&dev->subordinate->devices, struct pci_dev,
4863 up_read(&pci_bus_sem);
4866 * Conventional PCI and PCI-X we need to wait Tpvrh + Trhfa before
4867 * accessing the device after reset (that is 1000 ms + 100 ms). In
4868 * practice this should not be needed because we don't do power
4869 * management for them (see pci_bridge_d3_possible()).
4871 if (!pci_is_pcie(dev)) {
4872 pci_dbg(dev, "waiting %d ms for secondary bus\n", 1000 + delay);
4873 msleep(1000 + delay);
4878 * For PCIe downstream and root ports that do not support speeds
4879 * greater than 5 GT/s need to wait minimum 100 ms. For higher
4880 * speeds (gen3) we need to wait first for the data link layer to
4883 * However, 100 ms is the minimum and the PCIe spec says the
4884 * software must allow at least 1s before it can determine that the
4885 * device that did not respond is a broken device. There is
4886 * evidence that 100 ms is not always enough, for example certain
4887 * Titan Ridge xHCI controller does not always respond to
4888 * configuration requests if we only wait for 100 ms (see
4889 * https://bugzilla.kernel.org/show_bug.cgi?id=203885).
4891 * Therefore we wait for 100 ms and check for the device presence.
4892 * If it is still not present give it an additional 100 ms.
4894 if (!pcie_downstream_port(dev))
4897 if (pcie_get_speed_cap(dev) <= PCIE_SPEED_5_0GT) {
4898 pci_dbg(dev, "waiting %d ms for downstream link\n", delay);
4901 pci_dbg(dev, "waiting %d ms for downstream link, after activation\n",
4903 if (!pcie_wait_for_link_delay(dev, true, delay)) {
4904 /* Did not train, no need to wait any further */
4905 pci_info(dev, "Data Link Layer Link Active not set in 1000 msec\n");
4910 if (!pci_device_is_present(child)) {
4911 pci_dbg(child, "waiting additional %d ms to become accessible\n", delay);
4916 void pci_reset_secondary_bus(struct pci_dev *dev)
4920 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &ctrl);
4921 ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
4922 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
4925 * PCI spec v3.0 7.6.4.2 requires minimum Trst of 1ms. Double
4926 * this to 2ms to ensure that we meet the minimum requirement.
4930 ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
4931 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
4934 * Trhfa for conventional PCI is 2^25 clock cycles.
4935 * Assuming a minimum 33MHz clock this results in a 1s
4936 * delay before we can consider subordinate devices to
4937 * be re-initialized. PCIe has some ways to shorten this,
4938 * but we don't make use of them yet.
4943 void __weak pcibios_reset_secondary_bus(struct pci_dev *dev)
4945 pci_reset_secondary_bus(dev);
4949 * pci_bridge_secondary_bus_reset - Reset the secondary bus on a PCI bridge.
4950 * @dev: Bridge device
4952 * Use the bridge control register to assert reset on the secondary bus.
4953 * Devices on the secondary bus are left in power-on state.
4955 int pci_bridge_secondary_bus_reset(struct pci_dev *dev)
4957 pcibios_reset_secondary_bus(dev);
4959 return pci_dev_wait(dev, "bus reset", PCIE_RESET_READY_POLL_MS);
4961 EXPORT_SYMBOL_GPL(pci_bridge_secondary_bus_reset);
4963 static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
4965 struct pci_dev *pdev;
4967 if (pci_is_root_bus(dev->bus) || dev->subordinate ||
4968 !dev->bus->self || dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
4971 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
4978 return pci_bridge_secondary_bus_reset(dev->bus->self);
4981 static int pci_reset_hotplug_slot(struct hotplug_slot *hotplug, int probe)
4985 if (!hotplug || !try_module_get(hotplug->owner))
4988 if (hotplug->ops->reset_slot)
4989 rc = hotplug->ops->reset_slot(hotplug, probe);
4991 module_put(hotplug->owner);
4996 static int pci_dev_reset_slot_function(struct pci_dev *dev, int probe)
4998 if (dev->multifunction || dev->subordinate || !dev->slot ||
4999 dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
5002 return pci_reset_hotplug_slot(dev->slot->hotplug, probe);
5005 static void pci_dev_lock(struct pci_dev *dev)
5007 pci_cfg_access_lock(dev);
5008 /* block PM suspend, driver probe, etc. */
5009 device_lock(&dev->dev);
5012 /* Return 1 on successful lock, 0 on contention */
5013 static int pci_dev_trylock(struct pci_dev *dev)
5015 if (pci_cfg_access_trylock(dev)) {
5016 if (device_trylock(&dev->dev))
5018 pci_cfg_access_unlock(dev);
5024 static void pci_dev_unlock(struct pci_dev *dev)
5026 device_unlock(&dev->dev);
5027 pci_cfg_access_unlock(dev);
5030 static void pci_dev_save_and_disable(struct pci_dev *dev)
5032 const struct pci_error_handlers *err_handler =
5033 dev->driver ? dev->driver->err_handler : NULL;
5036 * dev->driver->err_handler->reset_prepare() is protected against
5037 * races with ->remove() by the device lock, which must be held by
5040 if (err_handler && err_handler->reset_prepare)
5041 err_handler->reset_prepare(dev);
5044 * Wake-up device prior to save. PM registers default to D0 after
5045 * reset and a simple register restore doesn't reliably return
5046 * to a non-D0 state anyway.
5048 pci_set_power_state(dev, PCI_D0);
5050 pci_save_state(dev);
5052 * Disable the device by clearing the Command register, except for
5053 * INTx-disable which is set. This not only disables MMIO and I/O port
5054 * BARs, but also prevents the device from being Bus Master, preventing
5055 * DMA from the device including MSI/MSI-X interrupts. For PCI 2.3
5056 * compliant devices, INTx-disable prevents legacy interrupts.
5058 pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
5061 static void pci_dev_restore(struct pci_dev *dev)
5063 const struct pci_error_handlers *err_handler =
5064 dev->driver ? dev->driver->err_handler : NULL;
5066 pci_restore_state(dev);
5069 * dev->driver->err_handler->reset_done() is protected against
5070 * races with ->remove() by the device lock, which must be held by
5073 if (err_handler && err_handler->reset_done)
5074 err_handler->reset_done(dev);
5078 * __pci_reset_function_locked - reset a PCI device function while holding
5079 * the @dev mutex lock.
5080 * @dev: PCI device to reset
5082 * Some devices allow an individual function to be reset without affecting
5083 * other functions in the same device. The PCI device must be responsive
5084 * to PCI config space in order to use this function.
5086 * The device function is presumed to be unused and the caller is holding
5087 * the device mutex lock when this function is called.
5089 * Resetting the device will make the contents of PCI configuration space
5090 * random, so any caller of this must be prepared to reinitialise the
5091 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
5094 * Returns 0 if the device function was successfully reset or negative if the
5095 * device doesn't support resetting a single function.
5097 int __pci_reset_function_locked(struct pci_dev *dev)
5104 * A reset method returns -ENOTTY if it doesn't support this device
5105 * and we should try the next method.
5107 * If it returns 0 (success), we're finished. If it returns any
5108 * other error, we're also finished: this indicates that further
5109 * reset mechanisms might be broken on the device.
5111 rc = pci_dev_specific_reset(dev, 0);
5114 if (pcie_has_flr(dev)) {
5119 rc = pci_af_flr(dev, 0);
5122 rc = pci_pm_reset(dev, 0);
5125 rc = pci_dev_reset_slot_function(dev, 0);
5128 return pci_parent_bus_reset(dev, 0);
5130 EXPORT_SYMBOL_GPL(__pci_reset_function_locked);
5133 * pci_probe_reset_function - check whether the device can be safely reset
5134 * @dev: PCI device to reset
5136 * Some devices allow an individual function to be reset without affecting
5137 * other functions in the same device. The PCI device must be responsive
5138 * to PCI config space in order to use this function.
5140 * Returns 0 if the device function can be reset or negative if the
5141 * device doesn't support resetting a single function.
5143 int pci_probe_reset_function(struct pci_dev *dev)
5149 rc = pci_dev_specific_reset(dev, 1);
5152 if (pcie_has_flr(dev))
5154 rc = pci_af_flr(dev, 1);
5157 rc = pci_pm_reset(dev, 1);
5160 rc = pci_dev_reset_slot_function(dev, 1);
5164 return pci_parent_bus_reset(dev, 1);
5168 * pci_reset_function - quiesce and reset a PCI device function
5169 * @dev: PCI device to reset
5171 * Some devices allow an individual function to be reset without affecting
5172 * other functions in the same device. The PCI device must be responsive
5173 * to PCI config space in order to use this function.
5175 * This function does not just reset the PCI portion of a device, but
5176 * clears all the state associated with the device. This function differs
5177 * from __pci_reset_function_locked() in that it saves and restores device state
5178 * over the reset and takes the PCI device lock.
5180 * Returns 0 if the device function was successfully reset or negative if the
5181 * device doesn't support resetting a single function.
5183 int pci_reset_function(struct pci_dev *dev)
5191 pci_dev_save_and_disable(dev);
5193 rc = __pci_reset_function_locked(dev);
5195 pci_dev_restore(dev);
5196 pci_dev_unlock(dev);
5200 EXPORT_SYMBOL_GPL(pci_reset_function);
5203 * pci_reset_function_locked - quiesce and reset a PCI device function
5204 * @dev: PCI device to reset
5206 * Some devices allow an individual function to be reset without affecting
5207 * other functions in the same device. The PCI device must be responsive
5208 * to PCI config space in order to use this function.
5210 * This function does not just reset the PCI portion of a device, but
5211 * clears all the state associated with the device. This function differs
5212 * from __pci_reset_function_locked() in that it saves and restores device state
5213 * over the reset. It also differs from pci_reset_function() in that it
5214 * requires the PCI device lock to be held.
5216 * Returns 0 if the device function was successfully reset or negative if the
5217 * device doesn't support resetting a single function.
5219 int pci_reset_function_locked(struct pci_dev *dev)
5226 pci_dev_save_and_disable(dev);
5228 rc = __pci_reset_function_locked(dev);
5230 pci_dev_restore(dev);
5234 EXPORT_SYMBOL_GPL(pci_reset_function_locked);
5237 * pci_try_reset_function - quiesce and reset a PCI device function
5238 * @dev: PCI device to reset
5240 * Same as above, except return -EAGAIN if unable to lock device.
5242 int pci_try_reset_function(struct pci_dev *dev)
5249 if (!pci_dev_trylock(dev))
5252 pci_dev_save_and_disable(dev);
5253 rc = __pci_reset_function_locked(dev);
5254 pci_dev_restore(dev);
5255 pci_dev_unlock(dev);
5259 EXPORT_SYMBOL_GPL(pci_try_reset_function);
5261 /* Do any devices on or below this bus prevent a bus reset? */
5262 static bool pci_bus_resetable(struct pci_bus *bus)
5264 struct pci_dev *dev;
5267 if (bus->self && (bus->self->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET))
5270 list_for_each_entry(dev, &bus->devices, bus_list) {
5271 if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
5272 (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
5279 /* Lock devices from the top of the tree down */
5280 static void pci_bus_lock(struct pci_bus *bus)
5282 struct pci_dev *dev;
5284 list_for_each_entry(dev, &bus->devices, bus_list) {
5286 if (dev->subordinate)
5287 pci_bus_lock(dev->subordinate);
5291 /* Unlock devices from the bottom of the tree up */
5292 static void pci_bus_unlock(struct pci_bus *bus)
5294 struct pci_dev *dev;
5296 list_for_each_entry(dev, &bus->devices, bus_list) {
5297 if (dev->subordinate)
5298 pci_bus_unlock(dev->subordinate);
5299 pci_dev_unlock(dev);
5303 /* Return 1 on successful lock, 0 on contention */
5304 static int pci_bus_trylock(struct pci_bus *bus)
5306 struct pci_dev *dev;
5308 list_for_each_entry(dev, &bus->devices, bus_list) {
5309 if (!pci_dev_trylock(dev))
5311 if (dev->subordinate) {
5312 if (!pci_bus_trylock(dev->subordinate)) {
5313 pci_dev_unlock(dev);
5321 list_for_each_entry_continue_reverse(dev, &bus->devices, bus_list) {
5322 if (dev->subordinate)
5323 pci_bus_unlock(dev->subordinate);
5324 pci_dev_unlock(dev);
5329 /* Do any devices on or below this slot prevent a bus reset? */
5330 static bool pci_slot_resetable(struct pci_slot *slot)
5332 struct pci_dev *dev;
5334 if (slot->bus->self &&
5335 (slot->bus->self->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET))
5338 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
5339 if (!dev->slot || dev->slot != slot)
5341 if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
5342 (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
5349 /* Lock devices from the top of the tree down */
5350 static void pci_slot_lock(struct pci_slot *slot)
5352 struct pci_dev *dev;
5354 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
5355 if (!dev->slot || dev->slot != slot)
5358 if (dev->subordinate)
5359 pci_bus_lock(dev->subordinate);
5363 /* Unlock devices from the bottom of the tree up */
5364 static void pci_slot_unlock(struct pci_slot *slot)
5366 struct pci_dev *dev;
5368 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
5369 if (!dev->slot || dev->slot != slot)
5371 if (dev->subordinate)
5372 pci_bus_unlock(dev->subordinate);
5373 pci_dev_unlock(dev);
5377 /* Return 1 on successful lock, 0 on contention */
5378 static int pci_slot_trylock(struct pci_slot *slot)
5380 struct pci_dev *dev;
5382 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
5383 if (!dev->slot || dev->slot != slot)
5385 if (!pci_dev_trylock(dev))
5387 if (dev->subordinate) {
5388 if (!pci_bus_trylock(dev->subordinate)) {
5389 pci_dev_unlock(dev);
5397 list_for_each_entry_continue_reverse(dev,
5398 &slot->bus->devices, bus_list) {
5399 if (!dev->slot || dev->slot != slot)
5401 if (dev->subordinate)
5402 pci_bus_unlock(dev->subordinate);
5403 pci_dev_unlock(dev);
5409 * Save and disable devices from the top of the tree down while holding
5410 * the @dev mutex lock for the entire tree.
5412 static void pci_bus_save_and_disable_locked(struct pci_bus *bus)
5414 struct pci_dev *dev;
5416 list_for_each_entry(dev, &bus->devices, bus_list) {
5417 pci_dev_save_and_disable(dev);
5418 if (dev->subordinate)
5419 pci_bus_save_and_disable_locked(dev->subordinate);
5424 * Restore devices from top of the tree down while holding @dev mutex lock
5425 * for the entire tree. Parent bridges need to be restored before we can
5426 * get to subordinate devices.
5428 static void pci_bus_restore_locked(struct pci_bus *bus)
5430 struct pci_dev *dev;
5432 list_for_each_entry(dev, &bus->devices, bus_list) {
5433 pci_dev_restore(dev);
5434 if (dev->subordinate)
5435 pci_bus_restore_locked(dev->subordinate);
5440 * Save and disable devices from the top of the tree down while holding
5441 * the @dev mutex lock for the entire tree.
5443 static void pci_slot_save_and_disable_locked(struct pci_slot *slot)
5445 struct pci_dev *dev;
5447 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
5448 if (!dev->slot || dev->slot != slot)
5450 pci_dev_save_and_disable(dev);
5451 if (dev->subordinate)
5452 pci_bus_save_and_disable_locked(dev->subordinate);
5457 * Restore devices from top of the tree down while holding @dev mutex lock
5458 * for the entire tree. Parent bridges need to be restored before we can
5459 * get to subordinate devices.
5461 static void pci_slot_restore_locked(struct pci_slot *slot)
5463 struct pci_dev *dev;
5465 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
5466 if (!dev->slot || dev->slot != slot)
5468 pci_dev_restore(dev);
5469 if (dev->subordinate)
5470 pci_bus_restore_locked(dev->subordinate);
5474 static int pci_slot_reset(struct pci_slot *slot, int probe)
5478 if (!slot || !pci_slot_resetable(slot))
5482 pci_slot_lock(slot);
5486 rc = pci_reset_hotplug_slot(slot->hotplug, probe);
5489 pci_slot_unlock(slot);
5495 * pci_probe_reset_slot - probe whether a PCI slot can be reset
5496 * @slot: PCI slot to probe
5498 * Return 0 if slot can be reset, negative if a slot reset is not supported.
5500 int pci_probe_reset_slot(struct pci_slot *slot)
5502 return pci_slot_reset(slot, 1);
5504 EXPORT_SYMBOL_GPL(pci_probe_reset_slot);
5507 * __pci_reset_slot - Try to reset a PCI slot
5508 * @slot: PCI slot to reset
5510 * A PCI bus may host multiple slots, each slot may support a reset mechanism
5511 * independent of other slots. For instance, some slots may support slot power
5512 * control. In the case of a 1:1 bus to slot architecture, this function may
5513 * wrap the bus reset to avoid spurious slot related events such as hotplug.
5514 * Generally a slot reset should be attempted before a bus reset. All of the
5515 * function of the slot and any subordinate buses behind the slot are reset
5516 * through this function. PCI config space of all devices in the slot and
5517 * behind the slot is saved before and restored after reset.
5519 * Same as above except return -EAGAIN if the slot cannot be locked
5521 static int __pci_reset_slot(struct pci_slot *slot)
5525 rc = pci_slot_reset(slot, 1);
5529 if (pci_slot_trylock(slot)) {
5530 pci_slot_save_and_disable_locked(slot);
5532 rc = pci_reset_hotplug_slot(slot->hotplug, 0);
5533 pci_slot_restore_locked(slot);
5534 pci_slot_unlock(slot);
5541 static int pci_bus_reset(struct pci_bus *bus, int probe)
5545 if (!bus->self || !pci_bus_resetable(bus))
5555 ret = pci_bridge_secondary_bus_reset(bus->self);
5557 pci_bus_unlock(bus);
5563 * pci_bus_error_reset - reset the bridge's subordinate bus
5564 * @bridge: The parent device that connects to the bus to reset
5566 * This function will first try to reset the slots on this bus if the method is
5567 * available. If slot reset fails or is not available, this will fall back to a
5568 * secondary bus reset.
5570 int pci_bus_error_reset(struct pci_dev *bridge)
5572 struct pci_bus *bus = bridge->subordinate;
5573 struct pci_slot *slot;
5578 mutex_lock(&pci_slot_mutex);
5579 if (list_empty(&bus->slots))
5582 list_for_each_entry(slot, &bus->slots, list)
5583 if (pci_probe_reset_slot(slot))
5586 list_for_each_entry(slot, &bus->slots, list)
5587 if (pci_slot_reset(slot, 0))
5590 mutex_unlock(&pci_slot_mutex);
5593 mutex_unlock(&pci_slot_mutex);
5594 return pci_bus_reset(bridge->subordinate, 0);
5598 * pci_probe_reset_bus - probe whether a PCI bus can be reset
5599 * @bus: PCI bus to probe
5601 * Return 0 if bus can be reset, negative if a bus reset is not supported.
5603 int pci_probe_reset_bus(struct pci_bus *bus)
5605 return pci_bus_reset(bus, 1);
5607 EXPORT_SYMBOL_GPL(pci_probe_reset_bus);
5610 * __pci_reset_bus - Try to reset a PCI bus
5611 * @bus: top level PCI bus to reset
5613 * Same as above except return -EAGAIN if the bus cannot be locked
5615 static int __pci_reset_bus(struct pci_bus *bus)
5619 rc = pci_bus_reset(bus, 1);
5623 if (pci_bus_trylock(bus)) {
5624 pci_bus_save_and_disable_locked(bus);
5626 rc = pci_bridge_secondary_bus_reset(bus->self);
5627 pci_bus_restore_locked(bus);
5628 pci_bus_unlock(bus);
5636 * pci_reset_bus - Try to reset a PCI bus
5637 * @pdev: top level PCI device to reset via slot/bus
5639 * Same as above except return -EAGAIN if the bus cannot be locked
5641 int pci_reset_bus(struct pci_dev *pdev)
5643 return (!pci_probe_reset_slot(pdev->slot)) ?
5644 __pci_reset_slot(pdev->slot) : __pci_reset_bus(pdev->bus);
5646 EXPORT_SYMBOL_GPL(pci_reset_bus);
5649 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
5650 * @dev: PCI device to query
5652 * Returns mmrbc: maximum designed memory read count in bytes or
5653 * appropriate error value.
5655 int pcix_get_max_mmrbc(struct pci_dev *dev)
5660 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
5664 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
5667 return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21);
5669 EXPORT_SYMBOL(pcix_get_max_mmrbc);
5672 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
5673 * @dev: PCI device to query
5675 * Returns mmrbc: maximum memory read count in bytes or appropriate error
5678 int pcix_get_mmrbc(struct pci_dev *dev)
5683 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
5687 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
5690 return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
5692 EXPORT_SYMBOL(pcix_get_mmrbc);
5695 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
5696 * @dev: PCI device to query
5697 * @mmrbc: maximum memory read count in bytes
5698 * valid values are 512, 1024, 2048, 4096
5700 * If possible sets maximum memory read byte count, some bridges have errata
5701 * that prevent this.
5703 int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
5709 if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
5712 v = ffs(mmrbc) - 10;
5714 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
5718 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
5721 if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
5724 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
5727 o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
5729 if (v > o && (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
5732 cmd &= ~PCI_X_CMD_MAX_READ;
5734 if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd))
5739 EXPORT_SYMBOL(pcix_set_mmrbc);
5742 * pcie_get_readrq - get PCI Express read request size
5743 * @dev: PCI device to query
5745 * Returns maximum memory read request in bytes or appropriate error value.
5747 int pcie_get_readrq(struct pci_dev *dev)
5751 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
5753 return 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
5755 EXPORT_SYMBOL(pcie_get_readrq);
5758 * pcie_set_readrq - set PCI Express maximum memory read request
5759 * @dev: PCI device to query
5760 * @rq: maximum memory read count in bytes
5761 * valid values are 128, 256, 512, 1024, 2048, 4096
5763 * If possible sets maximum memory read request in bytes
5765 int pcie_set_readrq(struct pci_dev *dev, int rq)
5770 if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
5774 * If using the "performance" PCIe config, we clamp the read rq
5775 * size to the max packet size to keep the host bridge from
5776 * generating requests larger than we can cope with.
5778 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
5779 int mps = pcie_get_mps(dev);
5785 v = (ffs(rq) - 8) << 12;
5787 ret = pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
5788 PCI_EXP_DEVCTL_READRQ, v);
5790 return pcibios_err_to_errno(ret);
5792 EXPORT_SYMBOL(pcie_set_readrq);
5795 * pcie_get_mps - get PCI Express maximum payload size
5796 * @dev: PCI device to query
5798 * Returns maximum payload size in bytes
5800 int pcie_get_mps(struct pci_dev *dev)
5804 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
5806 return 128 << ((ctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
5808 EXPORT_SYMBOL(pcie_get_mps);
5811 * pcie_set_mps - set PCI Express maximum payload size
5812 * @dev: PCI device to query
5813 * @mps: maximum payload size in bytes
5814 * valid values are 128, 256, 512, 1024, 2048, 4096
5816 * If possible sets maximum payload size
5818 int pcie_set_mps(struct pci_dev *dev, int mps)
5823 if (mps < 128 || mps > 4096 || !is_power_of_2(mps))
5827 if (v > dev->pcie_mpss)
5831 ret = pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
5832 PCI_EXP_DEVCTL_PAYLOAD, v);
5834 return pcibios_err_to_errno(ret);
5836 EXPORT_SYMBOL(pcie_set_mps);
5839 * pcie_bandwidth_available - determine minimum link settings of a PCIe
5840 * device and its bandwidth limitation
5841 * @dev: PCI device to query
5842 * @limiting_dev: storage for device causing the bandwidth limitation
5843 * @speed: storage for speed of limiting device
5844 * @width: storage for width of limiting device
5846 * Walk up the PCI device chain and find the point where the minimum
5847 * bandwidth is available. Return the bandwidth available there and (if
5848 * limiting_dev, speed, and width pointers are supplied) information about
5849 * that point. The bandwidth returned is in Mb/s, i.e., megabits/second of
5852 u32 pcie_bandwidth_available(struct pci_dev *dev, struct pci_dev **limiting_dev,
5853 enum pci_bus_speed *speed,
5854 enum pcie_link_width *width)
5857 enum pci_bus_speed next_speed;
5858 enum pcie_link_width next_width;
5862 *speed = PCI_SPEED_UNKNOWN;
5864 *width = PCIE_LNK_WIDTH_UNKNOWN;
5869 pcie_capability_read_word(dev, PCI_EXP_LNKSTA, &lnksta);
5871 next_speed = pcie_link_speed[lnksta & PCI_EXP_LNKSTA_CLS];
5872 next_width = (lnksta & PCI_EXP_LNKSTA_NLW) >>
5873 PCI_EXP_LNKSTA_NLW_SHIFT;
5875 next_bw = next_width * PCIE_SPEED2MBS_ENC(next_speed);
5877 /* Check if current device limits the total bandwidth */
5878 if (!bw || next_bw <= bw) {
5882 *limiting_dev = dev;
5884 *speed = next_speed;
5886 *width = next_width;
5889 dev = pci_upstream_bridge(dev);
5894 EXPORT_SYMBOL(pcie_bandwidth_available);
5897 * pcie_get_speed_cap - query for the PCI device's link speed capability
5898 * @dev: PCI device to query
5900 * Query the PCI device speed capability. Return the maximum link speed
5901 * supported by the device.
5903 enum pci_bus_speed pcie_get_speed_cap(struct pci_dev *dev)
5905 u32 lnkcap2, lnkcap;
5908 * Link Capabilities 2 was added in PCIe r3.0, sec 7.8.18. The
5909 * implementation note there recommends using the Supported Link
5910 * Speeds Vector in Link Capabilities 2 when supported.
5912 * Without Link Capabilities 2, i.e., prior to PCIe r3.0, software
5913 * should use the Supported Link Speeds field in Link Capabilities,
5914 * where only 2.5 GT/s and 5.0 GT/s speeds were defined.
5916 pcie_capability_read_dword(dev, PCI_EXP_LNKCAP2, &lnkcap2);
5918 /* PCIe r3.0-compliant */
5920 return PCIE_LNKCAP2_SLS2SPEED(lnkcap2);
5922 pcie_capability_read_dword(dev, PCI_EXP_LNKCAP, &lnkcap);
5923 if ((lnkcap & PCI_EXP_LNKCAP_SLS) == PCI_EXP_LNKCAP_SLS_5_0GB)
5924 return PCIE_SPEED_5_0GT;
5925 else if ((lnkcap & PCI_EXP_LNKCAP_SLS) == PCI_EXP_LNKCAP_SLS_2_5GB)
5926 return PCIE_SPEED_2_5GT;
5928 return PCI_SPEED_UNKNOWN;
5930 EXPORT_SYMBOL(pcie_get_speed_cap);
5933 * pcie_get_width_cap - query for the PCI device's link width capability
5934 * @dev: PCI device to query
5936 * Query the PCI device width capability. Return the maximum link width
5937 * supported by the device.
5939 enum pcie_link_width pcie_get_width_cap(struct pci_dev *dev)
5943 pcie_capability_read_dword(dev, PCI_EXP_LNKCAP, &lnkcap);
5945 return (lnkcap & PCI_EXP_LNKCAP_MLW) >> 4;
5947 return PCIE_LNK_WIDTH_UNKNOWN;
5949 EXPORT_SYMBOL(pcie_get_width_cap);
5952 * pcie_bandwidth_capable - calculate a PCI device's link bandwidth capability
5954 * @speed: storage for link speed
5955 * @width: storage for link width
5957 * Calculate a PCI device's link bandwidth by querying for its link speed
5958 * and width, multiplying them, and applying encoding overhead. The result
5959 * is in Mb/s, i.e., megabits/second of raw bandwidth.
5961 u32 pcie_bandwidth_capable(struct pci_dev *dev, enum pci_bus_speed *speed,
5962 enum pcie_link_width *width)
5964 *speed = pcie_get_speed_cap(dev);
5965 *width = pcie_get_width_cap(dev);
5967 if (*speed == PCI_SPEED_UNKNOWN || *width == PCIE_LNK_WIDTH_UNKNOWN)
5970 return *width * PCIE_SPEED2MBS_ENC(*speed);
5974 * __pcie_print_link_status - Report the PCI device's link speed and width
5975 * @dev: PCI device to query
5976 * @verbose: Print info even when enough bandwidth is available
5978 * If the available bandwidth at the device is less than the device is
5979 * capable of, report the device's maximum possible bandwidth and the
5980 * upstream link that limits its performance. If @verbose, always print
5981 * the available bandwidth, even if the device isn't constrained.
5983 void __pcie_print_link_status(struct pci_dev *dev, bool verbose)
5985 enum pcie_link_width width, width_cap;
5986 enum pci_bus_speed speed, speed_cap;
5987 struct pci_dev *limiting_dev = NULL;
5988 u32 bw_avail, bw_cap;
5990 bw_cap = pcie_bandwidth_capable(dev, &speed_cap, &width_cap);
5991 bw_avail = pcie_bandwidth_available(dev, &limiting_dev, &speed, &width);
5993 if (bw_avail >= bw_cap && verbose)
5994 pci_info(dev, "%u.%03u Gb/s available PCIe bandwidth (%s x%d link)\n",
5995 bw_cap / 1000, bw_cap % 1000,
5996 pci_speed_string(speed_cap), width_cap);
5997 else if (bw_avail < bw_cap)
5998 pci_info(dev, "%u.%03u Gb/s available PCIe bandwidth, limited by %s x%d link at %s (capable of %u.%03u Gb/s with %s x%d link)\n",
5999 bw_avail / 1000, bw_avail % 1000,
6000 pci_speed_string(speed), width,
6001 limiting_dev ? pci_name(limiting_dev) : "<unknown>",
6002 bw_cap / 1000, bw_cap % 1000,
6003 pci_speed_string(speed_cap), width_cap);
6007 * pcie_print_link_status - Report the PCI device's link speed and width
6008 * @dev: PCI device to query
6010 * Report the available bandwidth at the device.
6012 void pcie_print_link_status(struct pci_dev *dev)
6014 __pcie_print_link_status(dev, true);
6016 EXPORT_SYMBOL(pcie_print_link_status);
6019 * pci_select_bars - Make BAR mask from the type of resource
6020 * @dev: the PCI device for which BAR mask is made
6021 * @flags: resource type mask to be selected
6023 * This helper routine makes bar mask from the type of resource.
6025 int pci_select_bars(struct pci_dev *dev, unsigned long flags)
6028 for (i = 0; i < PCI_NUM_RESOURCES; i++)
6029 if (pci_resource_flags(dev, i) & flags)
6033 EXPORT_SYMBOL(pci_select_bars);
6035 /* Some architectures require additional programming to enable VGA */
6036 static arch_set_vga_state_t arch_set_vga_state;
6038 void __init pci_register_set_vga_state(arch_set_vga_state_t func)
6040 arch_set_vga_state = func; /* NULL disables */
6043 static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
6044 unsigned int command_bits, u32 flags)
6046 if (arch_set_vga_state)
6047 return arch_set_vga_state(dev, decode, command_bits,
6053 * pci_set_vga_state - set VGA decode state on device and parents if requested
6054 * @dev: the PCI device
6055 * @decode: true = enable decoding, false = disable decoding
6056 * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
6057 * @flags: traverse ancestors and change bridges
6058 * CHANGE_BRIDGE_ONLY / CHANGE_BRIDGE
6060 int pci_set_vga_state(struct pci_dev *dev, bool decode,
6061 unsigned int command_bits, u32 flags)
6063 struct pci_bus *bus;
6064 struct pci_dev *bridge;
6068 WARN_ON((flags & PCI_VGA_STATE_CHANGE_DECODES) && (command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY)));
6070 /* ARCH specific VGA enables */
6071 rc = pci_set_vga_state_arch(dev, decode, command_bits, flags);
6075 if (flags & PCI_VGA_STATE_CHANGE_DECODES) {
6076 pci_read_config_word(dev, PCI_COMMAND, &cmd);
6078 cmd |= command_bits;
6080 cmd &= ~command_bits;
6081 pci_write_config_word(dev, PCI_COMMAND, cmd);
6084 if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
6091 pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
6094 cmd |= PCI_BRIDGE_CTL_VGA;
6096 cmd &= ~PCI_BRIDGE_CTL_VGA;
6097 pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
6106 bool pci_pr3_present(struct pci_dev *pdev)
6108 struct acpi_device *adev;
6113 adev = ACPI_COMPANION(&pdev->dev);
6117 return adev->power.flags.power_resources &&
6118 acpi_has_method(adev->handle, "_PR3");
6120 EXPORT_SYMBOL_GPL(pci_pr3_present);
6124 * pci_add_dma_alias - Add a DMA devfn alias for a device
6125 * @dev: the PCI device for which alias is added
6126 * @devfn_from: alias slot and function
6127 * @nr_devfns: number of subsequent devfns to alias
6129 * This helper encodes an 8-bit devfn as a bit number in dma_alias_mask
6130 * which is used to program permissible bus-devfn source addresses for DMA
6131 * requests in an IOMMU. These aliases factor into IOMMU group creation
6132 * and are useful for devices generating DMA requests beyond or different
6133 * from their logical bus-devfn. Examples include device quirks where the
6134 * device simply uses the wrong devfn, as well as non-transparent bridges
6135 * where the alias may be a proxy for devices in another domain.
6137 * IOMMU group creation is performed during device discovery or addition,
6138 * prior to any potential DMA mapping and therefore prior to driver probing
6139 * (especially for userspace assigned devices where IOMMU group definition
6140 * cannot be left as a userspace activity). DMA aliases should therefore
6141 * be configured via quirks, such as the PCI fixup header quirk.
6143 void pci_add_dma_alias(struct pci_dev *dev, u8 devfn_from, unsigned nr_devfns)
6147 nr_devfns = min(nr_devfns, (unsigned) MAX_NR_DEVFNS - devfn_from);
6148 devfn_to = devfn_from + nr_devfns - 1;
6150 if (!dev->dma_alias_mask)
6151 dev->dma_alias_mask = bitmap_zalloc(MAX_NR_DEVFNS, GFP_KERNEL);
6152 if (!dev->dma_alias_mask) {
6153 pci_warn(dev, "Unable to allocate DMA alias mask\n");
6157 bitmap_set(dev->dma_alias_mask, devfn_from, nr_devfns);
6160 pci_info(dev, "Enabling fixed DMA alias to %02x.%d\n",
6161 PCI_SLOT(devfn_from), PCI_FUNC(devfn_from));
6162 else if (nr_devfns > 1)
6163 pci_info(dev, "Enabling fixed DMA alias for devfn range from %02x.%d to %02x.%d\n",
6164 PCI_SLOT(devfn_from), PCI_FUNC(devfn_from),
6165 PCI_SLOT(devfn_to), PCI_FUNC(devfn_to));
6168 bool pci_devs_are_dma_aliases(struct pci_dev *dev1, struct pci_dev *dev2)
6170 return (dev1->dma_alias_mask &&
6171 test_bit(dev2->devfn, dev1->dma_alias_mask)) ||
6172 (dev2->dma_alias_mask &&
6173 test_bit(dev1->devfn, dev2->dma_alias_mask)) ||
6174 pci_real_dma_dev(dev1) == dev2 ||
6175 pci_real_dma_dev(dev2) == dev1;
6178 bool pci_device_is_present(struct pci_dev *pdev)
6182 if (pci_dev_is_disconnected(pdev))
6184 return pci_bus_read_dev_vendor_id(pdev->bus, pdev->devfn, &v, 0);
6186 EXPORT_SYMBOL_GPL(pci_device_is_present);
6188 void pci_ignore_hotplug(struct pci_dev *dev)
6190 struct pci_dev *bridge = dev->bus->self;
6192 dev->ignore_hotplug = 1;
6193 /* Propagate the "ignore hotplug" setting to the parent bridge. */
6195 bridge->ignore_hotplug = 1;
6197 EXPORT_SYMBOL_GPL(pci_ignore_hotplug);
6200 * pci_real_dma_dev - Get PCI DMA device for PCI device
6201 * @dev: the PCI device that may have a PCI DMA alias
6203 * Permits the platform to provide architecture-specific functionality to
6204 * devices needing to alias DMA to another PCI device on another PCI bus. If
6205 * the PCI device is on the same bus, it is recommended to use
6206 * pci_add_dma_alias(). This is the default implementation. Architecture
6207 * implementations can override this.
6209 struct pci_dev __weak *pci_real_dma_dev(struct pci_dev *dev)
6214 resource_size_t __weak pcibios_default_alignment(void)
6220 * Arches that don't want to expose struct resource to userland as-is in
6221 * sysfs and /proc can implement their own pci_resource_to_user().
6223 void __weak pci_resource_to_user(const struct pci_dev *dev, int bar,
6224 const struct resource *rsrc,
6225 resource_size_t *start, resource_size_t *end)
6227 *start = rsrc->start;
6231 static char *resource_alignment_param;
6232 static DEFINE_SPINLOCK(resource_alignment_lock);
6235 * pci_specified_resource_alignment - get resource alignment specified by user.
6236 * @dev: the PCI device to get
6237 * @resize: whether or not to change resources' size when reassigning alignment
6239 * RETURNS: Resource alignment if it is specified.
6240 * Zero if it is not specified.
6242 static resource_size_t pci_specified_resource_alignment(struct pci_dev *dev,
6245 int align_order, count;
6246 resource_size_t align = pcibios_default_alignment();
6250 spin_lock(&resource_alignment_lock);
6251 p = resource_alignment_param;
6254 if (pci_has_flag(PCI_PROBE_ONLY)) {
6256 pr_info_once("PCI: Ignoring requested alignments (PCI_PROBE_ONLY)\n");
6262 if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
6265 if (align_order > 63) {
6266 pr_err("PCI: Invalid requested alignment (order %d)\n",
6268 align_order = PAGE_SHIFT;
6271 align_order = PAGE_SHIFT;
6274 ret = pci_dev_str_match(dev, p, &p);
6277 align = 1ULL << align_order;
6279 } else if (ret < 0) {
6280 pr_err("PCI: Can't parse resource_alignment parameter: %s\n",
6285 if (*p != ';' && *p != ',') {
6286 /* End of param or invalid format */
6292 spin_unlock(&resource_alignment_lock);
6296 static void pci_request_resource_alignment(struct pci_dev *dev, int bar,
6297 resource_size_t align, bool resize)
6299 struct resource *r = &dev->resource[bar];
6300 resource_size_t size;
6302 if (!(r->flags & IORESOURCE_MEM))
6305 if (r->flags & IORESOURCE_PCI_FIXED) {
6306 pci_info(dev, "BAR%d %pR: ignoring requested alignment %#llx\n",
6307 bar, r, (unsigned long long)align);
6311 size = resource_size(r);
6316 * Increase the alignment of the resource. There are two ways we
6319 * 1) Increase the size of the resource. BARs are aligned on their
6320 * size, so when we reallocate space for this resource, we'll
6321 * allocate it with the larger alignment. This also prevents
6322 * assignment of any other BARs inside the alignment region, so
6323 * if we're requesting page alignment, this means no other BARs
6324 * will share the page.
6326 * The disadvantage is that this makes the resource larger than
6327 * the hardware BAR, which may break drivers that compute things
6328 * based on the resource size, e.g., to find registers at a
6329 * fixed offset before the end of the BAR.
6331 * 2) Retain the resource size, but use IORESOURCE_STARTALIGN and
6332 * set r->start to the desired alignment. By itself this
6333 * doesn't prevent other BARs being put inside the alignment
6334 * region, but if we realign *every* resource of every device in
6335 * the system, none of them will share an alignment region.
6337 * When the user has requested alignment for only some devices via
6338 * the "pci=resource_alignment" argument, "resize" is true and we
6339 * use the first method. Otherwise we assume we're aligning all
6340 * devices and we use the second.
6343 pci_info(dev, "BAR%d %pR: requesting alignment to %#llx\n",
6344 bar, r, (unsigned long long)align);
6350 r->flags &= ~IORESOURCE_SIZEALIGN;
6351 r->flags |= IORESOURCE_STARTALIGN;
6353 r->end = r->start + size - 1;
6355 r->flags |= IORESOURCE_UNSET;
6359 * This function disables memory decoding and releases memory resources
6360 * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
6361 * It also rounds up size to specified alignment.
6362 * Later on, the kernel will assign page-aligned memory resource back
6365 void pci_reassigndev_resource_alignment(struct pci_dev *dev)
6369 resource_size_t align;
6371 bool resize = false;
6374 * VF BARs are read-only zero according to SR-IOV spec r1.1, sec
6375 * 3.4.1.11. Their resources are allocated from the space
6376 * described by the VF BARx register in the PF's SR-IOV capability.
6377 * We can't influence their alignment here.
6382 /* check if specified PCI is target device to reassign */
6383 align = pci_specified_resource_alignment(dev, &resize);
6387 if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
6388 (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
6389 pci_warn(dev, "Can't reassign resources to host bridge\n");
6393 pci_read_config_word(dev, PCI_COMMAND, &command);
6394 command &= ~PCI_COMMAND_MEMORY;
6395 pci_write_config_word(dev, PCI_COMMAND, command);
6397 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
6398 pci_request_resource_alignment(dev, i, align, resize);
6401 * Need to disable bridge's resource window,
6402 * to enable the kernel to reassign new resource
6405 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
6406 for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
6407 r = &dev->resource[i];
6408 if (!(r->flags & IORESOURCE_MEM))
6410 r->flags |= IORESOURCE_UNSET;
6411 r->end = resource_size(r) - 1;
6414 pci_disable_bridge_window(dev);
6418 static ssize_t resource_alignment_show(struct bus_type *bus, char *buf)
6422 spin_lock(&resource_alignment_lock);
6423 if (resource_alignment_param)
6424 count = scnprintf(buf, PAGE_SIZE, "%s", resource_alignment_param);
6425 spin_unlock(&resource_alignment_lock);
6428 * When set by the command line, resource_alignment_param will not
6429 * have a trailing line feed, which is ugly. So conditionally add
6432 if (count >= 2 && buf[count - 2] != '\n' && count < PAGE_SIZE - 1) {
6433 buf[count - 1] = '\n';
6440 static ssize_t resource_alignment_store(struct bus_type *bus,
6441 const char *buf, size_t count)
6443 char *param = kstrndup(buf, count, GFP_KERNEL);
6448 spin_lock(&resource_alignment_lock);
6449 kfree(resource_alignment_param);
6450 resource_alignment_param = param;
6451 spin_unlock(&resource_alignment_lock);
6455 static BUS_ATTR_RW(resource_alignment);
6457 static int __init pci_resource_alignment_sysfs_init(void)
6459 return bus_create_file(&pci_bus_type,
6460 &bus_attr_resource_alignment);
6462 late_initcall(pci_resource_alignment_sysfs_init);
6464 static void pci_no_domains(void)
6466 #ifdef CONFIG_PCI_DOMAINS
6467 pci_domains_supported = 0;
6471 #ifdef CONFIG_PCI_DOMAINS_GENERIC
6472 static atomic_t __domain_nr = ATOMIC_INIT(-1);
6474 static int pci_get_new_domain_nr(void)
6476 return atomic_inc_return(&__domain_nr);
6479 static int of_pci_bus_find_domain_nr(struct device *parent)
6481 static int use_dt_domains = -1;
6485 domain = of_get_pci_domain_nr(parent->of_node);
6488 * Check DT domain and use_dt_domains values.
6490 * If DT domain property is valid (domain >= 0) and
6491 * use_dt_domains != 0, the DT assignment is valid since this means
6492 * we have not previously allocated a domain number by using
6493 * pci_get_new_domain_nr(); we should also update use_dt_domains to
6494 * 1, to indicate that we have just assigned a domain number from
6497 * If DT domain property value is not valid (ie domain < 0), and we
6498 * have not previously assigned a domain number from DT
6499 * (use_dt_domains != 1) we should assign a domain number by
6502 * pci_get_new_domain_nr()
6504 * API and update the use_dt_domains value to keep track of method we
6505 * are using to assign domain numbers (use_dt_domains = 0).
6507 * All other combinations imply we have a platform that is trying
6508 * to mix domain numbers obtained from DT and pci_get_new_domain_nr(),
6509 * which is a recipe for domain mishandling and it is prevented by
6510 * invalidating the domain value (domain = -1) and printing a
6511 * corresponding error.
6513 if (domain >= 0 && use_dt_domains) {
6515 } else if (domain < 0 && use_dt_domains != 1) {
6517 domain = pci_get_new_domain_nr();
6520 pr_err("Node %pOF has ", parent->of_node);
6521 pr_err("Inconsistent \"linux,pci-domain\" property in DT\n");
6528 int pci_bus_find_domain_nr(struct pci_bus *bus, struct device *parent)
6530 return acpi_disabled ? of_pci_bus_find_domain_nr(parent) :
6531 acpi_pci_bus_find_domain_nr(bus);
6536 * pci_ext_cfg_avail - can we access extended PCI config space?
6538 * Returns 1 if we can access PCI extended config space (offsets
6539 * greater than 0xff). This is the default implementation. Architecture
6540 * implementations can override this.
6542 int __weak pci_ext_cfg_avail(void)
6547 void __weak pci_fixup_cardbus(struct pci_bus *bus)
6550 EXPORT_SYMBOL(pci_fixup_cardbus);
6552 static int __init pci_setup(char *str)
6555 char *k = strchr(str, ',');
6558 if (*str && (str = pcibios_setup(str)) && *str) {
6559 if (!strcmp(str, "nomsi")) {
6561 } else if (!strncmp(str, "noats", 5)) {
6562 pr_info("PCIe: ATS is disabled\n");
6563 pcie_ats_disabled = true;
6564 } else if (!strcmp(str, "noaer")) {
6566 } else if (!strcmp(str, "earlydump")) {
6567 pci_early_dump = true;
6568 } else if (!strncmp(str, "realloc=", 8)) {
6569 pci_realloc_get_opt(str + 8);
6570 } else if (!strncmp(str, "realloc", 7)) {
6571 pci_realloc_get_opt("on");
6572 } else if (!strcmp(str, "nodomains")) {
6574 } else if (!strncmp(str, "noari", 5)) {
6575 pcie_ari_disabled = true;
6576 } else if (!strncmp(str, "cbiosize=", 9)) {
6577 pci_cardbus_io_size = memparse(str + 9, &str);
6578 } else if (!strncmp(str, "cbmemsize=", 10)) {
6579 pci_cardbus_mem_size = memparse(str + 10, &str);
6580 } else if (!strncmp(str, "resource_alignment=", 19)) {
6581 resource_alignment_param = str + 19;
6582 } else if (!strncmp(str, "ecrc=", 5)) {
6583 pcie_ecrc_get_policy(str + 5);
6584 } else if (!strncmp(str, "hpiosize=", 9)) {
6585 pci_hotplug_io_size = memparse(str + 9, &str);
6586 } else if (!strncmp(str, "hpmmiosize=", 11)) {
6587 pci_hotplug_mmio_size = memparse(str + 11, &str);
6588 } else if (!strncmp(str, "hpmmioprefsize=", 15)) {
6589 pci_hotplug_mmio_pref_size = memparse(str + 15, &str);
6590 } else if (!strncmp(str, "hpmemsize=", 10)) {
6591 pci_hotplug_mmio_size = memparse(str + 10, &str);
6592 pci_hotplug_mmio_pref_size = pci_hotplug_mmio_size;
6593 } else if (!strncmp(str, "hpbussize=", 10)) {
6594 pci_hotplug_bus_size =
6595 simple_strtoul(str + 10, &str, 0);
6596 if (pci_hotplug_bus_size > 0xff)
6597 pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
6598 } else if (!strncmp(str, "pcie_bus_tune_off", 17)) {
6599 pcie_bus_config = PCIE_BUS_TUNE_OFF;
6600 } else if (!strncmp(str, "pcie_bus_safe", 13)) {
6601 pcie_bus_config = PCIE_BUS_SAFE;
6602 } else if (!strncmp(str, "pcie_bus_perf", 13)) {
6603 pcie_bus_config = PCIE_BUS_PERFORMANCE;
6604 } else if (!strncmp(str, "pcie_bus_peer2peer", 18)) {
6605 pcie_bus_config = PCIE_BUS_PEER2PEER;
6606 } else if (!strncmp(str, "pcie_scan_all", 13)) {
6607 pci_add_flags(PCI_SCAN_ALL_PCIE_DEVS);
6608 } else if (!strncmp(str, "disable_acs_redir=", 18)) {
6609 disable_acs_redir_param = str + 18;
6611 pr_err("PCI: Unknown option `%s'\n", str);
6618 early_param("pci", pci_setup);
6621 * 'resource_alignment_param' and 'disable_acs_redir_param' are initialized
6622 * in pci_setup(), above, to point to data in the __initdata section which
6623 * will be freed after the init sequence is complete. We can't allocate memory
6624 * in pci_setup() because some architectures do not have any memory allocation
6625 * service available during an early_param() call. So we allocate memory and
6626 * copy the variable here before the init section is freed.
6629 static int __init pci_realloc_setup_params(void)
6631 resource_alignment_param = kstrdup(resource_alignment_param,
6633 disable_acs_redir_param = kstrdup(disable_acs_redir_param, GFP_KERNEL);
6637 pure_initcall(pci_realloc_setup_params);