4 ** (c) Copyright 1999 Red Hat Software
5 ** (c) Copyright 1999 SuSE GmbH
6 ** (c) Copyright 1999,2000 Hewlett-Packard Company
7 ** (c) Copyright 2000 Grant Grundler
8 ** (c) Copyright 2006 Helge Deller
10 ** This program is free software; you can redistribute it and/or modify
11 ** it under the terms of the GNU General Public License as published by
12 ** the Free Software Foundation; either version 2 of the License, or
13 ** (at your option) any later version.
15 ** This module provides access to Dino PCI bus (config/IOport spaces)
16 ** and helps manage Dino IRQ lines.
18 ** Dino interrupt handling is a bit complicated.
19 ** Dino always writes to the broadcast EIR via irr0 for now.
20 ** (BIG WARNING: using broadcast EIR is a really bad thing for SMP!)
21 ** Only one processor interrupt is used for the 11 IRQ line
24 ** The different between Built-in Dino and Card-Mode
25 ** dino is in chip initialization and pci device initialization.
27 ** Linux drivers can only use Card-Mode Dino if pci devices I/O port
28 ** BARs are configured and used by the driver. Programming MMIO address
29 ** requires substantial knowledge of available Host I/O address ranges
30 ** is currently not supported. Port/Config accessor functions are the
31 ** same. "BIOS" differences are handled within the existing routines.
35 ** 2001-06-14 : Clement Moyroud (moyroudc@esiee.fr)
36 ** - added support for the integrated RS232.
40 ** TODO: create a virtual address for each Dino HPA.
41 ** GSC code might be able to do this since IODC data tells us
42 ** how many pages are used. PCI subsystem could (must?) do this
43 ** for PCI drivers devices which implement/use MMIO registers.
46 #include <linux/delay.h>
47 #include <linux/types.h>
48 #include <linux/kernel.h>
49 #include <linux/pci.h>
50 #include <linux/init.h>
51 #include <linux/ioport.h>
52 #include <linux/slab.h>
53 #include <linux/interrupt.h> /* for struct irqaction */
54 #include <linux/spinlock.h> /* for spinlock_t and prototypes */
59 #include <asm/hardware.h>
66 #define DBG(x...) printk(x)
72 ** Config accessor functions only pass in the 8-bit bus number
73 ** and not the 8-bit "PCI Segment" number. Each Dino will be
74 ** assigned a PCI bus number based on "when" it's discovered.
76 ** The "secondary" bus number is set to this before calling
77 ** pci_scan_bus(). If any PPB's are present, the scan will
78 ** discover them and update the "secondary" and "subordinate"
79 ** fields in Dino's pci_bus structure.
81 ** Changes in the configuration *will* result in a different
82 ** bus number for each dino.
85 #define is_card_dino(id) ((id)->hw_type == HPHW_A_DMA)
86 #define is_cujo(id) ((id)->hversion == 0x682)
88 #define DINO_IAR0 0x004
89 #define DINO_IODC_ADDR 0x008
90 #define DINO_IODC_DATA_0 0x008
91 #define DINO_IODC_DATA_1 0x008
92 #define DINO_IRR0 0x00C
93 #define DINO_IAR1 0x010
94 #define DINO_IRR1 0x014
95 #define DINO_IMR 0x018
96 #define DINO_IPR 0x01C
97 #define DINO_TOC_ADDR 0x020
98 #define DINO_ICR 0x024
99 #define DINO_ILR 0x028
100 #define DINO_IO_COMMAND 0x030
101 #define DINO_IO_STATUS 0x034
102 #define DINO_IO_CONTROL 0x038
103 #define DINO_IO_GSC_ERR_RESP 0x040
104 #define DINO_IO_ERR_INFO 0x044
105 #define DINO_IO_PCI_ERR_RESP 0x048
106 #define DINO_IO_FBB_EN 0x05c
107 #define DINO_IO_ADDR_EN 0x060
108 #define DINO_PCI_ADDR 0x064
109 #define DINO_CONFIG_DATA 0x068
110 #define DINO_IO_DATA 0x06c
111 #define DINO_MEM_DATA 0x070 /* Dino 3.x only */
112 #define DINO_GSC2X_CONFIG 0x7b4
113 #define DINO_GMASK 0x800
114 #define DINO_PAMR 0x804
115 #define DINO_PAPR 0x808
116 #define DINO_DAMODE 0x80c
117 #define DINO_PCICMD 0x810
118 #define DINO_PCISTS 0x814
119 #define DINO_MLTIM 0x81c
120 #define DINO_BRDG_FEAT 0x820
121 #define DINO_PCIROR 0x824
122 #define DINO_PCIWOR 0x828
123 #define DINO_TLTIM 0x830
125 #define DINO_IRQS 11 /* bits 0-10 are architected */
126 #define DINO_IRR_MASK 0x5ff /* only 10 bits are implemented */
127 #define DINO_LOCAL_IRQS (DINO_IRQS+1)
129 #define DINO_MASK_IRQ(x) (1<<(x))
131 #define PCIINTA 0x001
132 #define PCIINTB 0x002
133 #define PCIINTC 0x004
134 #define PCIINTD 0x008
135 #define PCIINTE 0x010
136 #define PCIINTF 0x020
137 #define GSCEXTINT 0x040
138 /* #define xxx 0x080 - bit 7 is "default" */
139 /* #define xxx 0x100 - bit 8 not used */
140 /* #define xxx 0x200 - bit 9 not used */
141 #define RS232INT 0x400
145 struct pci_hba_data hba; /* 'C' inheritance - must be first */
146 spinlock_t dinosaur_pen;
147 unsigned long txn_addr; /* EIR addr to generate interrupt */
148 u32 txn_data; /* EIR data assign to each dino */
149 u32 imr; /* IRQ's which are enabled */
150 int global_irq[DINO_LOCAL_IRQS]; /* map IMR bit to global irq */
152 unsigned int dino_irr0; /* save most recent IRQ line stat */
156 /* Looks nice and keeps the compiler happy */
157 #define DINO_DEV(d) ((struct dino_device *) d)
161 * Dino Configuration Space Accessor Functions
164 #define DINO_CFG_TOK(bus,dfn,pos) ((u32) ((bus)<<16 | (dfn)<<8 | (pos)))
167 * keep the current highest bus count to assist in allocating busses. This
168 * tries to keep a global bus count total so that when we discover an
169 * entirely new bus, it can be given a unique bus number.
171 static int dino_current_bus = 0;
173 static int dino_cfg_read(struct pci_bus *bus, unsigned int devfn, int where,
176 struct dino_device *d = DINO_DEV(parisc_walk_tree(bus->bridge));
177 u32 local_bus = (bus->parent == NULL) ? 0 : bus->busn_res.start;
178 u32 v = DINO_CFG_TOK(local_bus, devfn, where & ~3);
179 void __iomem *base_addr = d->hba.base_addr;
182 DBG("%s: %p, %d, %d, %d\n", __func__, base_addr, devfn, where,
184 spin_lock_irqsave(&d->dinosaur_pen, flags);
186 /* tell HW which CFG address */
187 __raw_writel(v, base_addr + DINO_PCI_ADDR);
189 /* generate cfg read cycle */
191 *val = readb(base_addr + DINO_CONFIG_DATA + (where & 3));
192 } else if (size == 2) {
193 *val = readw(base_addr + DINO_CONFIG_DATA + (where & 2));
194 } else if (size == 4) {
195 *val = readl(base_addr + DINO_CONFIG_DATA);
198 spin_unlock_irqrestore(&d->dinosaur_pen, flags);
203 * Dino address stepping "feature":
204 * When address stepping, Dino attempts to drive the bus one cycle too soon
205 * even though the type of cycle (config vs. MMIO) might be different.
206 * The read of Ven/Prod ID is harmless and avoids Dino's address stepping.
208 static int dino_cfg_write(struct pci_bus *bus, unsigned int devfn, int where,
211 struct dino_device *d = DINO_DEV(parisc_walk_tree(bus->bridge));
212 u32 local_bus = (bus->parent == NULL) ? 0 : bus->busn_res.start;
213 u32 v = DINO_CFG_TOK(local_bus, devfn, where & ~3);
214 void __iomem *base_addr = d->hba.base_addr;
217 DBG("%s: %p, %d, %d, %d\n", __func__, base_addr, devfn, where,
219 spin_lock_irqsave(&d->dinosaur_pen, flags);
221 /* avoid address stepping feature */
222 __raw_writel(v & 0xffffff00, base_addr + DINO_PCI_ADDR);
223 __raw_readl(base_addr + DINO_CONFIG_DATA);
225 /* tell HW which CFG address */
226 __raw_writel(v, base_addr + DINO_PCI_ADDR);
227 /* generate cfg read cycle */
229 writeb(val, base_addr + DINO_CONFIG_DATA + (where & 3));
230 } else if (size == 2) {
231 writew(val, base_addr + DINO_CONFIG_DATA + (where & 2));
232 } else if (size == 4) {
233 writel(val, base_addr + DINO_CONFIG_DATA);
236 spin_unlock_irqrestore(&d->dinosaur_pen, flags);
240 static struct pci_ops dino_cfg_ops = {
241 .read = dino_cfg_read,
242 .write = dino_cfg_write,
247 * Dino "I/O Port" Space Accessor Functions
249 * Many PCI devices don't require use of I/O port space (eg Tulip,
250 * NCR720) since they export the same registers to both MMIO and
251 * I/O port space. Performance is going to stink if drivers use
252 * I/O port instead of MMIO.
255 #define DINO_PORT_IN(type, size, mask) \
256 static u##size dino_in##size (struct pci_hba_data *d, u16 addr) \
259 unsigned long flags; \
260 spin_lock_irqsave(&(DINO_DEV(d)->dinosaur_pen), flags); \
261 /* tell HW which IO Port address */ \
262 __raw_writel((u32) addr, d->base_addr + DINO_PCI_ADDR); \
263 /* generate I/O PORT read cycle */ \
264 v = read##type(d->base_addr+DINO_IO_DATA+(addr&mask)); \
265 spin_unlock_irqrestore(&(DINO_DEV(d)->dinosaur_pen), flags); \
269 DINO_PORT_IN(b, 8, 3)
270 DINO_PORT_IN(w, 16, 2)
271 DINO_PORT_IN(l, 32, 0)
273 #define DINO_PORT_OUT(type, size, mask) \
274 static void dino_out##size (struct pci_hba_data *d, u16 addr, u##size val) \
276 unsigned long flags; \
277 spin_lock_irqsave(&(DINO_DEV(d)->dinosaur_pen), flags); \
278 /* tell HW which IO port address */ \
279 __raw_writel((u32) addr, d->base_addr + DINO_PCI_ADDR); \
280 /* generate cfg write cycle */ \
281 write##type(val, d->base_addr+DINO_IO_DATA+(addr&mask)); \
282 spin_unlock_irqrestore(&(DINO_DEV(d)->dinosaur_pen), flags); \
285 DINO_PORT_OUT(b, 8, 3)
286 DINO_PORT_OUT(w, 16, 2)
287 DINO_PORT_OUT(l, 32, 0)
289 static struct pci_port_ops dino_port_ops = {
298 static void dino_mask_irq(struct irq_data *d)
300 struct dino_device *dino_dev = irq_data_get_irq_chip_data(d);
301 int local_irq = gsc_find_local_irq(d->irq, dino_dev->global_irq, DINO_LOCAL_IRQS);
303 DBG(KERN_WARNING "%s(0x%p, %d)\n", __func__, dino_dev, d->irq);
305 /* Clear the matching bit in the IMR register */
306 dino_dev->imr &= ~(DINO_MASK_IRQ(local_irq));
307 __raw_writel(dino_dev->imr, dino_dev->hba.base_addr+DINO_IMR);
310 static void dino_unmask_irq(struct irq_data *d)
312 struct dino_device *dino_dev = irq_data_get_irq_chip_data(d);
313 int local_irq = gsc_find_local_irq(d->irq, dino_dev->global_irq, DINO_LOCAL_IRQS);
316 DBG(KERN_WARNING "%s(0x%p, %d)\n", __func__, dino_dev, d->irq);
319 ** clear pending IRQ bits
321 ** This does NOT change ILR state!
322 ** See comment below for ILR usage.
324 __raw_readl(dino_dev->hba.base_addr+DINO_IPR);
326 /* set the matching bit in the IMR register */
327 dino_dev->imr |= DINO_MASK_IRQ(local_irq); /* used in dino_isr() */
328 __raw_writel( dino_dev->imr, dino_dev->hba.base_addr+DINO_IMR);
330 /* Emulate "Level Triggered" Interrupt
331 ** Basically, a driver is blowing it if the IRQ line is asserted
332 ** while the IRQ is disabled. But tulip.c seems to do that....
333 ** Give 'em a kluge award and a nice round of applause!
335 ** The gsc_write will generate an interrupt which invokes dino_isr().
336 ** dino_isr() will read IPR and find nothing. But then catch this
337 ** when it also checks ILR.
339 tmp = __raw_readl(dino_dev->hba.base_addr+DINO_ILR);
340 if (tmp & DINO_MASK_IRQ(local_irq)) {
341 DBG(KERN_WARNING "%s(): IRQ asserted! (ILR 0x%x)\n",
343 gsc_writel(dino_dev->txn_data, dino_dev->txn_addr);
347 static struct irq_chip dino_interrupt_type = {
349 .irq_unmask = dino_unmask_irq,
350 .irq_mask = dino_mask_irq,
355 * Handle a Processor interrupt generated by Dino.
357 * ilr_loop counter is a kluge to prevent a "stuck" IRQ line from
358 * wedging the CPU. Could be removed or made optional at some point.
360 static irqreturn_t dino_isr(int irq, void *intr_dev)
362 struct dino_device *dino_dev = intr_dev;
366 /* read and acknowledge pending interrupts */
368 dino_dev->dino_irr0 =
370 mask = __raw_readl(dino_dev->hba.base_addr+DINO_IRR0) & DINO_IRR_MASK;
377 int local_irq = __ffs(mask);
378 int irq = dino_dev->global_irq[local_irq];
379 DBG(KERN_DEBUG "%s(%d, %p) mask 0x%x\n",
380 __func__, irq, intr_dev, mask);
381 generic_handle_irq(irq);
382 mask &= ~(1 << local_irq);
385 /* Support for level triggered IRQ lines.
387 ** Dropping this support would make this routine *much* faster.
388 ** But since PCI requires level triggered IRQ line to share lines...
389 ** device drivers may assume lines are level triggered (and not
390 ** edge triggered like EISA/ISA can be).
392 mask = __raw_readl(dino_dev->hba.base_addr+DINO_ILR) & dino_dev->imr;
396 printk(KERN_ERR "Dino 0x%p: stuck interrupt %d\n",
397 dino_dev->hba.base_addr, mask);
403 static void dino_assign_irq(struct dino_device *dino, int local_irq, int *irqp)
405 int irq = gsc_assign_irq(&dino_interrupt_type, dino);
410 dino->global_irq[local_irq] = irq;
413 static void dino_choose_irq(struct parisc_device *dev, void *ctrl)
416 struct dino_device *dino = ctrl;
418 switch (dev->id.sversion) {
419 case 0x00084: irq = 8; break; /* PS/2 */
420 case 0x0008c: irq = 10; break; /* RS232 */
421 case 0x00096: irq = 8; break; /* PS/2 */
422 default: return; /* Unknown */
425 dino_assign_irq(dino, irq, &dev->irq);
430 * Cirrus 6832 Cardbus reports wrong irq on RDI Tadpole PARISC Laptop (deller@gmx.de)
431 * (the irqs are off-by-one, not sure yet if this is a cirrus, dino-hardware or dino-driver problem...)
433 static void __devinit quirk_cirrus_cardbus(struct pci_dev *dev)
435 u8 new_irq = dev->irq - 1;
436 printk(KERN_INFO "PCI: Cirrus Cardbus IRQ fixup for %s, from %d to %d\n",
437 pci_name(dev), dev->irq, new_irq);
440 DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_CIRRUS, PCI_DEVICE_ID_CIRRUS_6832, quirk_cirrus_cardbus );
446 DBG("dino_bios_init\n");
450 * dino_card_setup - Set up the memory space for a Dino in card mode.
451 * @bus: the bus under this dino
453 * Claim an 8MB chunk of unused IO space and call the generic PCI routines
454 * to set up the addresses of the devices on this bus.
456 #define _8MB 0x00800000UL
458 dino_card_setup(struct pci_bus *bus, void __iomem *base_addr)
461 struct dino_device *dino_dev = DINO_DEV(parisc_walk_tree(bus->bridge));
462 struct resource *res;
466 res = &dino_dev->hba.lmmio_space;
467 res->flags = IORESOURCE_MEM;
468 size = scnprintf(name, sizeof(name), "Dino LMMIO (%s)",
469 dev_name(bus->bridge));
470 res->name = kmalloc(size+1, GFP_KERNEL);
472 strcpy((char *)res->name, name);
474 res->name = dino_dev->hba.lmmio_space.name;
477 if (ccio_allocate_resource(dino_dev->hba.dev, res, _8MB,
478 F_EXTEND(0xf0000000UL) | _8MB,
479 F_EXTEND(0xffffffffUL) &~ _8MB, _8MB) < 0) {
480 struct list_head *ln, *tmp_ln;
482 printk(KERN_ERR "Dino: cannot attach bus %s\n",
483 dev_name(bus->bridge));
484 /* kill the bus, we can't do anything with it */
485 list_for_each_safe(ln, tmp_ln, &bus->devices) {
486 struct pci_dev *dev = pci_dev_b(ln);
488 list_del(&dev->bus_list);
493 bus->resource[1] = res;
494 bus->resource[0] = &(dino_dev->hba.io_space);
496 /* Now tell dino what range it has */
497 for (i = 1; i < 31; i++) {
498 if (res->start == F_EXTEND(0xf0000000UL | (i * _8MB)))
501 DBG("DINO GSC WRITE i=%d, start=%lx, dino addr = %p\n",
502 i, res->start, base_addr + DINO_IO_ADDR_EN);
503 __raw_writel(1 << i, base_addr + DINO_IO_ADDR_EN);
507 dino_card_fixup(struct pci_dev *dev)
512 ** REVISIT: card-mode PCI-PCI expansion chassis do exist.
513 ** Not sure they were ever productized.
514 ** Die here since we'll die later in dino_inb() anyway.
516 if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
517 panic("Card-Mode Dino: PCI-PCI Bridge not supported\n");
521 ** Set Latency Timer to 0xff (not a shared bus)
522 ** Set CACHELINE_SIZE.
524 dino_cfg_write(dev->bus, dev->devfn,
525 PCI_CACHE_LINE_SIZE, 2, 0xff00 | L1_CACHE_BYTES/4);
528 ** Program INT_LINE for card-mode devices.
529 ** The cards are hardwired according to this algorithm.
530 ** And it doesn't matter if PPB's are present or not since
531 ** the IRQ lines bypass the PPB.
533 ** "-1" converts INTA-D (1-4) to PCIINTA-D (0-3) range.
534 ** The additional "-1" adjusts for skewing the IRQ<->slot.
536 dino_cfg_read(dev->bus, dev->devfn, PCI_INTERRUPT_PIN, 1, &irq_pin);
537 dev->irq = pci_swizzle_interrupt_pin(dev, irq_pin) - 1;
539 /* Shouldn't really need to do this but it's in case someone tries
540 ** to bypass PCI services and look at the card themselves.
542 dino_cfg_write(dev->bus, dev->devfn, PCI_INTERRUPT_LINE, 1, dev->irq);
545 /* The alignment contraints for PCI bridges under dino */
546 #define DINO_BRIDGE_ALIGN 0x100000
550 dino_fixup_bus(struct pci_bus *bus)
552 struct list_head *ln;
554 struct dino_device *dino_dev = DINO_DEV(parisc_walk_tree(bus->bridge));
556 DBG(KERN_WARNING "%s(0x%p) bus %d platform_data 0x%p\n",
557 __func__, bus, bus->busn_res.start,
558 bus->bridge->platform_data);
560 /* Firmware doesn't set up card-mode dino, so we have to */
561 if (is_card_dino(&dino_dev->hba.dev->id)) {
562 dino_card_setup(bus, dino_dev->hba.base_addr);
563 } else if (bus->parent) {
566 pci_read_bridge_bases(bus);
569 for(i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
570 if((bus->self->resource[i].flags &
571 (IORESOURCE_IO | IORESOURCE_MEM)) == 0)
574 if(bus->self->resource[i].flags & IORESOURCE_MEM) {
575 /* There's a quirk to alignment of
576 * bridge memory resources: the start
577 * is the alignment and start-end is
578 * the size. However, firmware will
579 * have assigned start and end, so we
580 * need to take this into account */
581 bus->self->resource[i].end = bus->self->resource[i].end - bus->self->resource[i].start + DINO_BRIDGE_ALIGN;
582 bus->self->resource[i].start = DINO_BRIDGE_ALIGN;
586 DBG("DEBUG %s assigning %d [0x%lx,0x%lx]\n",
587 dev_name(&bus->self->dev), i,
588 bus->self->resource[i].start,
589 bus->self->resource[i].end);
590 WARN_ON(pci_assign_resource(bus->self, i));
591 DBG("DEBUG %s after assign %d [0x%lx,0x%lx]\n",
592 dev_name(&bus->self->dev), i,
593 bus->self->resource[i].start,
594 bus->self->resource[i].end);
599 list_for_each(ln, &bus->devices) {
601 if (is_card_dino(&dino_dev->hba.dev->id))
602 dino_card_fixup(dev);
605 ** P2PB's only have 2 BARs, no IRQs.
606 ** I'd like to just ignore them for now.
608 if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI)
611 /* null out the ROM resource if there is one (we don't
612 * care about an expansion rom on parisc, since it
613 * usually contains (x86) bios code) */
614 dev->resource[PCI_ROM_RESOURCE].flags = 0;
616 if(dev->irq == 255) {
618 #define DINO_FIX_UNASSIGNED_INTERRUPTS
619 #ifdef DINO_FIX_UNASSIGNED_INTERRUPTS
621 /* This code tries to assign an unassigned
622 * interrupt. Leave it disabled unless you
623 * *really* know what you're doing since the
624 * pin<->interrupt line mapping varies by bus
629 dino_cfg_read(dev->bus, dev->devfn,
630 PCI_INTERRUPT_PIN, 1, &irq_pin);
631 irq_pin = pci_swizzle_interrupt_pin(dev, irq_pin) - 1;
632 printk(KERN_WARNING "Device %s has undefined IRQ, "
633 "setting to %d\n", pci_name(dev), irq_pin);
634 dino_cfg_write(dev->bus, dev->devfn,
635 PCI_INTERRUPT_LINE, 1, irq_pin);
636 dino_assign_irq(dino_dev, irq_pin, &dev->irq);
639 printk(KERN_WARNING "Device %s has unassigned IRQ\n", pci_name(dev));
642 /* Adjust INT_LINE for that busses region */
643 dino_assign_irq(dino_dev, dev->irq, &dev->irq);
649 static struct pci_bios_ops dino_bios_ops = {
650 .init = dino_bios_init,
651 .fixup_bus = dino_fixup_bus
656 * Initialise a DINO controller chip
659 dino_card_init(struct dino_device *dino_dev)
661 u32 brdg_feat = 0x00784e05;
662 unsigned long status;
664 status = __raw_readl(dino_dev->hba.base_addr+DINO_IO_STATUS);
665 if (status & 0x0000ff80) {
666 __raw_writel(0x00000005,
667 dino_dev->hba.base_addr+DINO_IO_COMMAND);
671 __raw_writel(0x00000000, dino_dev->hba.base_addr+DINO_GMASK);
672 __raw_writel(0x00000001, dino_dev->hba.base_addr+DINO_IO_FBB_EN);
673 __raw_writel(0x00000000, dino_dev->hba.base_addr+DINO_ICR);
676 /* REVISIT - should be a runtime check (eg if (CPU_IS_PCX_L) ...) */
678 ** PCX-L processors don't support XQL like Dino wants it.
679 ** PCX-L2 ignore XQL signal and it doesn't matter.
681 brdg_feat &= ~0x4; /* UXQL */
683 __raw_writel( brdg_feat, dino_dev->hba.base_addr+DINO_BRDG_FEAT);
686 ** Don't enable address decoding until we know which I/O range
687 ** currently is available from the host. Only affects MMIO
688 ** and not I/O port space.
690 __raw_writel(0x00000000, dino_dev->hba.base_addr+DINO_IO_ADDR_EN);
692 __raw_writel(0x00000000, dino_dev->hba.base_addr+DINO_DAMODE);
693 __raw_writel(0x00222222, dino_dev->hba.base_addr+DINO_PCIROR);
694 __raw_writel(0x00222222, dino_dev->hba.base_addr+DINO_PCIWOR);
696 __raw_writel(0x00000040, dino_dev->hba.base_addr+DINO_MLTIM);
697 __raw_writel(0x00000080, dino_dev->hba.base_addr+DINO_IO_CONTROL);
698 __raw_writel(0x0000008c, dino_dev->hba.base_addr+DINO_TLTIM);
700 /* Disable PAMR before writing PAPR */
701 __raw_writel(0x0000007e, dino_dev->hba.base_addr+DINO_PAMR);
702 __raw_writel(0x0000007f, dino_dev->hba.base_addr+DINO_PAPR);
703 __raw_writel(0x00000000, dino_dev->hba.base_addr+DINO_PAMR);
706 ** Dino ERS encourages enabling FBB (0x6f).
707 ** We can't until we know *all* devices below us can support it.
708 ** (Something in device configuration header tells us).
710 __raw_writel(0x0000004f, dino_dev->hba.base_addr+DINO_PCICMD);
712 /* Somewhere, the PCI spec says give devices 1 second
713 ** to recover from the #RESET being de-asserted.
714 ** Experience shows most devices only need 10ms.
715 ** This short-cut speeds up booting significantly.
717 mdelay(pci_post_reset_delay);
721 dino_bridge_init(struct dino_device *dino_dev, const char *name)
723 unsigned long io_addr;
724 int result, i, count=0;
725 struct resource *res, *prevres = NULL;
727 * Decoding IO_ADDR_EN only works for Built-in Dino
728 * since PDC has already initialized this.
731 io_addr = __raw_readl(dino_dev->hba.base_addr + DINO_IO_ADDR_EN);
733 printk(KERN_WARNING "%s: No PCI devices enabled.\n", name);
737 res = &dino_dev->hba.lmmio_space;
738 for (i = 0; i < 32; i++) {
739 unsigned long start, end;
741 if((io_addr & (1 << i)) == 0)
744 start = F_EXTEND(0xf0000000UL) | (i << 23);
745 end = start + 8 * 1024 * 1024 - 1;
747 DBG("DINO RANGE %d is at 0x%lx-0x%lx\n", count,
750 if(prevres && prevres->end + 1 == start) {
753 if(count >= DINO_MAX_LMMIO_RESOURCES) {
754 printk(KERN_ERR "%s is out of resource windows for range %d (0x%lx-0x%lx)\n", name, count, start, end);
760 res->flags = IORESOURCE_MEM;
761 res->name = kmalloc(64, GFP_KERNEL);
763 snprintf((char *)res->name, 64, "%s LMMIO %d",
770 res = &dino_dev->hba.lmmio_space;
772 for(i = 0; i < DINO_MAX_LMMIO_RESOURCES; i++) {
773 if(res[i].flags == 0)
776 result = ccio_request_resource(dino_dev->hba.dev, &res[i]);
778 printk(KERN_ERR "%s: failed to claim PCI Bus address "
779 "space %d (0x%lx-0x%lx)!\n", name, i,
780 (unsigned long)res[i].start, (unsigned long)res[i].end);
787 static int __init dino_common_init(struct parisc_device *dev,
788 struct dino_device *dino_dev, const char *name)
792 struct gsc_irq gsc_irq;
793 struct resource *res;
795 pcibios_register_hba(&dino_dev->hba);
797 pci_bios = &dino_bios_ops; /* used by pci_scan_bus() */
798 pci_port = &dino_port_ops;
801 ** Note: SMP systems can make use of IRR1/IAR1 registers
802 ** But it won't buy much performance except in very
803 ** specific applications/configurations. Note Dino
804 ** still only has 11 IRQ input lines - just map some of them
805 ** to a different processor.
807 dev->irq = gsc_alloc_irq(&gsc_irq);
808 dino_dev->txn_addr = gsc_irq.txn_addr;
809 dino_dev->txn_data = gsc_irq.txn_data;
810 eim = ((u32) gsc_irq.txn_addr) | gsc_irq.txn_data;
813 ** Dino needs a PA "IRQ" to get a processor's attention.
814 ** arch/parisc/kernel/irq.c returns an EIRR bit.
817 printk(KERN_WARNING "%s: gsc_alloc_irq() failed\n", name);
821 status = request_irq(dev->irq, dino_isr, 0, name, dino_dev);
823 printk(KERN_WARNING "%s: request_irq() failed with %d\n",
828 /* Support the serial port which is sometimes attached on built-in
832 gsc_fixup_irqs(dev, dino_dev, dino_choose_irq);
835 ** This enables DINO to generate interrupts when it sees
836 ** any of its inputs *change*. Just asserting an IRQ
837 ** before it's enabled (ie unmasked) isn't good enough.
839 __raw_writel(eim, dino_dev->hba.base_addr+DINO_IAR0);
842 ** Some platforms don't clear Dino's IRR0 register at boot time.
843 ** Reading will clear it now.
845 __raw_readl(dino_dev->hba.base_addr+DINO_IRR0);
847 /* allocate I/O Port resource region */
848 res = &dino_dev->hba.io_space;
849 if (!is_cujo(&dev->id)) {
850 res->name = "Dino I/O Port";
852 res->name = "Cujo I/O Port";
854 res->start = HBA_PORT_BASE(dino_dev->hba.hba_num);
855 res->end = res->start + (HBA_PORT_SPACE_SIZE - 1);
856 res->flags = IORESOURCE_IO; /* do not mark it busy ! */
857 if (request_resource(&ioport_resource, res) < 0) {
858 printk(KERN_ERR "%s: request I/O Port region failed "
859 "0x%lx/%lx (hpa 0x%p)\n",
860 name, (unsigned long)res->start, (unsigned long)res->end,
861 dino_dev->hba.base_addr);
868 #define CUJO_RAVEN_ADDR F_EXTEND(0xf1000000UL)
869 #define CUJO_FIREHAWK_ADDR F_EXTEND(0xf1604000UL)
870 #define CUJO_RAVEN_BADPAGE 0x01003000UL
871 #define CUJO_FIREHAWK_BADPAGE 0x01607000UL
873 static const char *dino_vers[] = {
880 static const char *cujo_vers[] = {
885 void ccio_cujo20_fixup(struct parisc_device *dev, u32 iovp);
888 ** Determine if dino should claim this chip (return 0) or not (return 1).
889 ** If so, initialize the chip appropriately (card-mode vs bridge mode).
890 ** Much of the initialization is common though.
892 static int __init dino_probe(struct parisc_device *dev)
894 struct dino_device *dino_dev; // Dino specific control struct
895 const char *version = "unknown";
898 LIST_HEAD(resources);
900 unsigned long hpa = dev->hpa.start;
904 if (is_card_dino(&dev->id)) {
905 version = "3.x (card mode)";
907 if (!is_cujo(&dev->id)) {
908 if (dev->id.hversion_rev < 4) {
909 version = dino_vers[dev->id.hversion_rev];
914 if (dev->id.hversion_rev < 2) {
915 version = cujo_vers[dev->id.hversion_rev];
920 printk("%s version %s found at 0x%lx\n", name, version, hpa);
922 if (!request_mem_region(hpa, PAGE_SIZE, name)) {
923 printk(KERN_ERR "DINO: Hey! Someone took my MMIO space (0x%ld)!\n",
929 if (is_cujo && dev->id.hversion_rev == 1) {
930 #ifdef CONFIG_IOMMU_CCIO
931 printk(KERN_WARNING "Enabling Cujo 2.0 bug workaround\n");
932 if (hpa == (unsigned long)CUJO_RAVEN_ADDR) {
933 ccio_cujo20_fixup(dev, CUJO_RAVEN_BADPAGE);
934 } else if (hpa == (unsigned long)CUJO_FIREHAWK_ADDR) {
935 ccio_cujo20_fixup(dev, CUJO_FIREHAWK_BADPAGE);
937 printk("Don't recognise Cujo at address 0x%lx, not enabling workaround\n", hpa);
940 } else if (!is_cujo && !is_card_dino(&dev->id) &&
941 dev->id.hversion_rev < 3) {
943 "The GSCtoPCI (Dino hrev %d) bus converter found may exhibit\n"
944 "data corruption. See Service Note Numbers: A4190A-01, A4191A-01.\n"
945 "Systems shipped after Aug 20, 1997 will not exhibit this problem.\n"
946 "Models affected: C180, C160, C160L, B160L, and B132L workstations.\n\n",
947 dev->id.hversion_rev);
948 /* REVISIT: why are C200/C240 listed in the README table but not
949 ** "Models affected"? Could be an omission in the original literature.
953 dino_dev = kzalloc(sizeof(struct dino_device), GFP_KERNEL);
955 printk("dino_init_chip - couldn't alloc dino_device\n");
959 dino_dev->hba.dev = dev;
960 dino_dev->hba.base_addr = ioremap_nocache(hpa, 4096);
961 dino_dev->hba.lmmio_space_offset = 0; /* CPU addrs == bus addrs */
962 spin_lock_init(&dino_dev->dinosaur_pen);
963 dino_dev->hba.iommu = ccio_get_iommu(dev);
965 if (is_card_dino(&dev->id)) {
966 dino_card_init(dino_dev);
968 dino_bridge_init(dino_dev, name);
971 if (dino_common_init(dev, dino_dev, name))
974 dev->dev.platform_data = dino_dev;
976 pci_add_resource_offset(&resources, &dino_dev->hba.io_space,
977 HBA_PORT_BASE(dino_dev->hba.hba_num));
978 if (dino_dev->hba.lmmio_space.flags)
979 pci_add_resource_offset(&resources, &dino_dev->hba.lmmio_space,
980 dino_dev->hba.lmmio_space_offset);
981 if (dino_dev->hba.elmmio_space.flags)
982 pci_add_resource_offset(&resources, &dino_dev->hba.elmmio_space,
983 dino_dev->hba.lmmio_space_offset);
984 if (dino_dev->hba.gmmio_space.flags)
985 pci_add_resource(&resources, &dino_dev->hba.gmmio_space);
987 dino_dev->hba.bus_num.start = dino_current_bus;
988 dino_dev->hba.bus_num.end = 255;
989 dino_dev->hba.bus_num.flags = IORESOURCE_BUS;
990 pci_add_resource(&resources, &dino_dev->hba.bus_num);
992 ** It's not used to avoid chicken/egg problems
993 ** with configuration accessor functions.
995 dino_dev->hba.hba_bus = bus = pci_create_root_bus(&dev->dev,
996 dino_current_bus, &dino_cfg_ops, NULL, &resources);
998 printk(KERN_ERR "ERROR: failed to scan PCI bus on %s (duplicate bus number %d?)\n",
999 dev_name(&dev->dev), dino_current_bus);
1000 pci_free_resource_list(&resources);
1001 /* increment the bus number in case of duplicates */
1006 max = pci_scan_child_bus(bus);
1007 pci_bus_update_busn_res_end(bus, max);
1009 /* This code *depends* on scanning being single threaded
1010 * if it isn't, this global bus number count will fail
1012 dino_current_bus = max + 1;
1013 pci_bus_assign_resources(bus);
1014 pci_bus_add_devices(bus);
1019 * Normally, we would just test sversion. But the Elroy PCI adapter has
1020 * the same sversion as Dino, so we have to check hversion as well.
1021 * Unfortunately, the J2240 PDC reports the wrong hversion for the first
1022 * Dino, so we have to test for Dino, Cujo and Dino-in-a-J2240.
1023 * For card-mode Dino, most machines report an sversion of 9D. But 715
1024 * and 725 firmware misreport it as 0x08080 for no adequately explained
1027 static struct parisc_device_id dino_tbl[] = {
1028 { HPHW_A_DMA, HVERSION_REV_ANY_ID, 0x004, 0x0009D },/* Card-mode Dino */
1029 { HPHW_A_DMA, HVERSION_REV_ANY_ID, HVERSION_ANY_ID, 0x08080 }, /* XXX */
1030 { HPHW_BRIDGE, HVERSION_REV_ANY_ID, 0x680, 0xa }, /* Bridge-mode Dino */
1031 { HPHW_BRIDGE, HVERSION_REV_ANY_ID, 0x682, 0xa }, /* Bridge-mode Cujo */
1032 { HPHW_BRIDGE, HVERSION_REV_ANY_ID, 0x05d, 0xa }, /* Dino in a J2240 */
1036 static struct parisc_driver dino_driver = {
1038 .id_table = dino_tbl,
1039 .probe = dino_probe,
1043 * One time initialization to let the world know Dino is here.
1044 * This is the only routine which is NOT static.
1045 * Must be called exactly once before pci_init().
1047 int __init dino_init(void)
1049 register_parisc_driver(&dino_driver);