1 /* SPDX-License-Identifier: ISC */
3 * Copyright (c) 2005-2011 Atheros Communications Inc.
4 * Copyright (c) 2011-2017 Qualcomm Atheros, Inc.
5 * Copyright (c) 2018 The Linux Foundation. All rights reserved.
11 #include "targaddrs.h"
21 #define ATH10K_FW_DIR "ath10k"
23 #define QCA988X_2_0_DEVICE_ID_UBNT (0x11ac)
24 #define QCA988X_2_0_DEVICE_ID (0x003c)
25 #define QCA6164_2_1_DEVICE_ID (0x0041)
26 #define QCA6174_2_1_DEVICE_ID (0x003e)
27 #define QCA99X0_2_0_DEVICE_ID (0x0040)
28 #define QCA9888_2_0_DEVICE_ID (0x0056)
29 #define QCA9984_1_0_DEVICE_ID (0x0046)
30 #define QCA9377_1_0_DEVICE_ID (0x0042)
31 #define QCA9887_1_0_DEVICE_ID (0x0050)
33 /* QCA988X 1.0 definitions (unsupported) */
34 #define QCA988X_HW_1_0_CHIP_ID_REV 0x0
36 /* QCA988X 2.0 definitions */
37 #define QCA988X_HW_2_0_VERSION 0x4100016c
38 #define QCA988X_HW_2_0_CHIP_ID_REV 0x2
39 #define QCA988X_HW_2_0_FW_DIR ATH10K_FW_DIR "/QCA988X/hw2.0"
40 #define QCA988X_HW_2_0_BOARD_DATA_FILE "board.bin"
41 #define QCA988X_HW_2_0_PATCH_LOAD_ADDR 0x1234
43 /* QCA9887 1.0 definitions */
44 #define QCA9887_HW_1_0_VERSION 0x4100016d
45 #define QCA9887_HW_1_0_CHIP_ID_REV 0
46 #define QCA9887_HW_1_0_FW_DIR ATH10K_FW_DIR "/QCA9887/hw1.0"
47 #define QCA9887_HW_1_0_BOARD_DATA_FILE "board.bin"
48 #define QCA9887_HW_1_0_PATCH_LOAD_ADDR 0x1234
50 /* QCA6174 target BMI version signatures */
51 #define QCA6174_HW_1_0_VERSION 0x05000000
52 #define QCA6174_HW_1_1_VERSION 0x05000001
53 #define QCA6174_HW_1_3_VERSION 0x05000003
54 #define QCA6174_HW_2_1_VERSION 0x05010000
55 #define QCA6174_HW_3_0_VERSION 0x05020000
56 #define QCA6174_HW_3_2_VERSION 0x05030000
58 /* QCA9377 target BMI version signatures */
59 #define QCA9377_HW_1_0_DEV_VERSION 0x05020000
60 #define QCA9377_HW_1_1_DEV_VERSION 0x05020001
62 enum qca6174_pci_rev {
63 QCA6174_PCI_REV_1_1 = 0x11,
64 QCA6174_PCI_REV_1_3 = 0x13,
65 QCA6174_PCI_REV_2_0 = 0x20,
66 QCA6174_PCI_REV_3_0 = 0x30,
69 enum qca6174_chip_id_rev {
70 QCA6174_HW_1_0_CHIP_ID_REV = 0,
71 QCA6174_HW_1_1_CHIP_ID_REV = 1,
72 QCA6174_HW_1_3_CHIP_ID_REV = 2,
73 QCA6174_HW_2_1_CHIP_ID_REV = 4,
74 QCA6174_HW_2_2_CHIP_ID_REV = 5,
75 QCA6174_HW_3_0_CHIP_ID_REV = 8,
76 QCA6174_HW_3_1_CHIP_ID_REV = 9,
77 QCA6174_HW_3_2_CHIP_ID_REV = 10,
80 enum qca9377_chip_id_rev {
81 QCA9377_HW_1_0_CHIP_ID_REV = 0x0,
82 QCA9377_HW_1_1_CHIP_ID_REV = 0x1,
85 #define QCA6174_HW_2_1_FW_DIR ATH10K_FW_DIR "/QCA6174/hw2.1"
86 #define QCA6174_HW_2_1_BOARD_DATA_FILE "board.bin"
87 #define QCA6174_HW_2_1_PATCH_LOAD_ADDR 0x1234
89 #define QCA6174_HW_3_0_FW_DIR ATH10K_FW_DIR "/QCA6174/hw3.0"
90 #define QCA6174_HW_3_0_BOARD_DATA_FILE "board.bin"
91 #define QCA6174_HW_3_0_PATCH_LOAD_ADDR 0x1234
93 /* QCA99X0 1.0 definitions (unsupported) */
94 #define QCA99X0_HW_1_0_CHIP_ID_REV 0x0
96 /* QCA99X0 2.0 definitions */
97 #define QCA99X0_HW_2_0_DEV_VERSION 0x01000000
98 #define QCA99X0_HW_2_0_CHIP_ID_REV 0x1
99 #define QCA99X0_HW_2_0_FW_DIR ATH10K_FW_DIR "/QCA99X0/hw2.0"
100 #define QCA99X0_HW_2_0_BOARD_DATA_FILE "board.bin"
101 #define QCA99X0_HW_2_0_PATCH_LOAD_ADDR 0x1234
103 /* QCA9984 1.0 defines */
104 #define QCA9984_HW_1_0_DEV_VERSION 0x1000000
105 #define QCA9984_HW_DEV_TYPE 0xa
106 #define QCA9984_HW_1_0_CHIP_ID_REV 0x0
107 #define QCA9984_HW_1_0_FW_DIR ATH10K_FW_DIR "/QCA9984/hw1.0"
108 #define QCA9984_HW_1_0_BOARD_DATA_FILE "board.bin"
109 #define QCA9984_HW_1_0_EBOARD_DATA_FILE "eboard.bin"
110 #define QCA9984_HW_1_0_PATCH_LOAD_ADDR 0x1234
112 /* QCA9888 2.0 defines */
113 #define QCA9888_HW_2_0_DEV_VERSION 0x1000000
114 #define QCA9888_HW_DEV_TYPE 0xc
115 #define QCA9888_HW_2_0_CHIP_ID_REV 0x0
116 #define QCA9888_HW_2_0_FW_DIR ATH10K_FW_DIR "/QCA9888/hw2.0"
117 #define QCA9888_HW_2_0_BOARD_DATA_FILE "board.bin"
118 #define QCA9888_HW_2_0_PATCH_LOAD_ADDR 0x1234
120 /* QCA9377 1.0 definitions */
121 #define QCA9377_HW_1_0_FW_DIR ATH10K_FW_DIR "/QCA9377/hw1.0"
122 #define QCA9377_HW_1_0_BOARD_DATA_FILE "board.bin"
123 #define QCA9377_HW_1_0_PATCH_LOAD_ADDR 0x1234
125 /* QCA4019 1.0 definitions */
126 #define QCA4019_HW_1_0_DEV_VERSION 0x01000000
127 #define QCA4019_HW_1_0_FW_DIR ATH10K_FW_DIR "/QCA4019/hw1.0"
128 #define QCA4019_HW_1_0_BOARD_DATA_FILE "board.bin"
129 #define QCA4019_HW_1_0_PATCH_LOAD_ADDR 0x1234
131 /* WCN3990 1.0 definitions */
132 #define WCN3990_HW_1_0_DEV_VERSION ATH10K_HW_WCN3990
133 #define WCN3990_HW_1_0_FW_DIR ATH10K_FW_DIR "/WCN3990/hw1.0"
135 #define ATH10K_FW_FILE_BASE "firmware"
136 #define ATH10K_FW_API_MAX 6
137 #define ATH10K_FW_API_MIN 2
139 #define ATH10K_FW_API2_FILE "firmware-2.bin"
140 #define ATH10K_FW_API3_FILE "firmware-3.bin"
142 /* added support for ATH10K_FW_IE_WMI_OP_VERSION */
143 #define ATH10K_FW_API4_FILE "firmware-4.bin"
145 /* HTT id conflict fix for management frames over HTT */
146 #define ATH10K_FW_API5_FILE "firmware-5.bin"
148 /* the firmware-6.bin blob */
149 #define ATH10K_FW_API6_FILE "firmware-6.bin"
151 #define ATH10K_FW_UTF_FILE "utf.bin"
152 #define ATH10K_FW_UTF_API2_FILE "utf-2.bin"
154 /* includes also the null byte */
155 #define ATH10K_FIRMWARE_MAGIC "QCA-ATH10K"
156 #define ATH10K_BOARD_MAGIC "QCA-ATH10K-BOARD"
158 #define ATH10K_BOARD_API2_FILE "board-2.bin"
160 #define REG_DUMP_COUNT_QCA988X 60
162 struct ath10k_fw_ie {
168 enum ath10k_fw_ie_type {
169 ATH10K_FW_IE_FW_VERSION = 0,
170 ATH10K_FW_IE_TIMESTAMP = 1,
171 ATH10K_FW_IE_FEATURES = 2,
172 ATH10K_FW_IE_FW_IMAGE = 3,
173 ATH10K_FW_IE_OTP_IMAGE = 4,
175 /* WMI "operations" interface version, 32 bit value. Supported from
176 * FW API 4 and above.
178 ATH10K_FW_IE_WMI_OP_VERSION = 5,
180 /* HTT "operations" interface version, 32 bit value. Supported from
181 * FW API 5 and above.
183 ATH10K_FW_IE_HTT_OP_VERSION = 6,
185 /* Code swap image for firmware binary */
186 ATH10K_FW_IE_FW_CODE_SWAP_IMAGE = 7,
189 enum ath10k_fw_wmi_op_version {
190 ATH10K_FW_WMI_OP_VERSION_UNSET = 0,
192 ATH10K_FW_WMI_OP_VERSION_MAIN = 1,
193 ATH10K_FW_WMI_OP_VERSION_10_1 = 2,
194 ATH10K_FW_WMI_OP_VERSION_10_2 = 3,
195 ATH10K_FW_WMI_OP_VERSION_TLV = 4,
196 ATH10K_FW_WMI_OP_VERSION_10_2_4 = 5,
197 ATH10K_FW_WMI_OP_VERSION_10_4 = 6,
200 ATH10K_FW_WMI_OP_VERSION_MAX,
203 enum ath10k_fw_htt_op_version {
204 ATH10K_FW_HTT_OP_VERSION_UNSET = 0,
206 ATH10K_FW_HTT_OP_VERSION_MAIN = 1,
208 /* also used in 10.2 and 10.2.4 branches */
209 ATH10K_FW_HTT_OP_VERSION_10_1 = 2,
211 ATH10K_FW_HTT_OP_VERSION_TLV = 3,
213 ATH10K_FW_HTT_OP_VERSION_10_4 = 4,
216 ATH10K_FW_HTT_OP_VERSION_MAX,
219 enum ath10k_bd_ie_type {
220 /* contains sub IEs of enum ath10k_bd_ie_board_type */
221 ATH10K_BD_IE_BOARD = 0,
222 ATH10K_BD_IE_BOARD_EXT = 1,
225 enum ath10k_bd_ie_board_type {
226 ATH10K_BD_IE_BOARD_NAME = 0,
227 ATH10K_BD_IE_BOARD_DATA = 1,
242 struct ath10k_hw_regs {
243 u32 rtc_soc_base_address;
244 u32 rtc_wmac_base_address;
245 u32 soc_core_base_address;
246 u32 wlan_mac_base_address;
247 u32 ce_wrapper_base_address;
248 u32 ce0_base_address;
249 u32 ce1_base_address;
250 u32 ce2_base_address;
251 u32 ce3_base_address;
252 u32 ce4_base_address;
253 u32 ce5_base_address;
254 u32 ce6_base_address;
255 u32 ce7_base_address;
256 u32 ce8_base_address;
257 u32 ce9_base_address;
258 u32 ce10_base_address;
259 u32 ce11_base_address;
260 u32 soc_reset_control_si0_rst_mask;
261 u32 soc_reset_control_ce_rst_mask;
262 u32 soc_chip_id_address;
263 u32 scratch_3_address;
264 u32 fw_indicator_address;
265 u32 pcie_local_base_address;
266 u32 ce_wrap_intr_sum_host_msi_lsb;
267 u32 ce_wrap_intr_sum_host_msi_mask;
268 u32 pcie_intr_fw_mask;
269 u32 pcie_intr_ce_mask_all;
270 u32 pcie_intr_clr_address;
271 u32 cpu_pll_init_address;
272 u32 cpu_speed_address;
273 u32 core_clk_div_address;
276 extern const struct ath10k_hw_regs qca988x_regs;
277 extern const struct ath10k_hw_regs qca6174_regs;
278 extern const struct ath10k_hw_regs qca99x0_regs;
279 extern const struct ath10k_hw_regs qca4019_regs;
280 extern const struct ath10k_hw_regs wcn3990_regs;
282 struct ath10k_hw_ce_regs_addr_map {
288 struct ath10k_hw_ce_ctrl1 {
296 struct ath10k_hw_ce_regs_addr_map *src_ring;
297 struct ath10k_hw_ce_regs_addr_map *dst_ring;
298 struct ath10k_hw_ce_regs_addr_map *dmax; };
300 struct ath10k_hw_ce_cmd_halt {
304 struct ath10k_hw_ce_regs_addr_map *status; };
306 struct ath10k_hw_ce_host_ie {
307 u32 copy_complete_reset;
308 struct ath10k_hw_ce_regs_addr_map *copy_complete; };
310 struct ath10k_hw_ce_host_wm_regs {
320 struct ath10k_hw_ce_misc_regs {
331 struct ath10k_hw_ce_dst_src_wm_regs {
335 struct ath10k_hw_ce_regs_addr_map *wm_low;
336 struct ath10k_hw_ce_regs_addr_map *wm_high; };
338 struct ath10k_hw_ce_ctrl1_upd {
344 struct ath10k_hw_ce_regs {
353 u32 sr_wr_index_addr;
354 u32 dst_wr_index_addr;
355 u32 current_srri_addr;
356 u32 current_drri_addr;
357 u32 ddr_addr_for_rri_low;
358 u32 ddr_addr_for_rri_high;
362 struct ath10k_hw_ce_host_wm_regs *wm_regs;
363 struct ath10k_hw_ce_misc_regs *misc_regs;
364 struct ath10k_hw_ce_ctrl1 *ctrl1_regs;
365 struct ath10k_hw_ce_cmd_halt *cmd_halt;
366 struct ath10k_hw_ce_host_ie *host_ie;
367 struct ath10k_hw_ce_dst_src_wm_regs *wm_srcr;
368 struct ath10k_hw_ce_dst_src_wm_regs *wm_dstr;
369 struct ath10k_hw_ce_ctrl1_upd *upd;
372 struct ath10k_hw_values {
373 u32 rtc_state_val_on;
375 u8 msi_assign_ce_max;
376 u8 num_target_ce_config_wlan;
377 u16 ce_desc_meta_data_mask;
378 u8 ce_desc_meta_data_lsb;
381 extern const struct ath10k_hw_values qca988x_values;
382 extern const struct ath10k_hw_values qca6174_values;
383 extern const struct ath10k_hw_values qca99x0_values;
384 extern const struct ath10k_hw_values qca9888_values;
385 extern const struct ath10k_hw_values qca4019_values;
386 extern const struct ath10k_hw_values wcn3990_values;
387 extern const struct ath10k_hw_ce_regs wcn3990_ce_regs;
388 extern const struct ath10k_hw_ce_regs qcax_ce_regs;
390 void ath10k_hw_fill_survey_time(struct ath10k *ar, struct survey_info *survey,
391 u32 cc, u32 rcc, u32 cc_prev, u32 rcc_prev);
393 int ath10k_hw_diag_fast_download(struct ath10k *ar,
398 #define QCA_REV_988X(ar) ((ar)->hw_rev == ATH10K_HW_QCA988X)
399 #define QCA_REV_9887(ar) ((ar)->hw_rev == ATH10K_HW_QCA9887)
400 #define QCA_REV_6174(ar) ((ar)->hw_rev == ATH10K_HW_QCA6174)
401 #define QCA_REV_99X0(ar) ((ar)->hw_rev == ATH10K_HW_QCA99X0)
402 #define QCA_REV_9888(ar) ((ar)->hw_rev == ATH10K_HW_QCA9888)
403 #define QCA_REV_9984(ar) ((ar)->hw_rev == ATH10K_HW_QCA9984)
404 #define QCA_REV_9377(ar) ((ar)->hw_rev == ATH10K_HW_QCA9377)
405 #define QCA_REV_40XX(ar) ((ar)->hw_rev == ATH10K_HW_QCA4019)
406 #define QCA_REV_WCN3990(ar) ((ar)->hw_rev == ATH10K_HW_WCN3990)
408 /* Known peculiarities:
409 * - raw appears in nwifi decap, raw and nwifi appear in ethernet decap
410 * - raw have FCS, nwifi doesn't
411 * - ethernet frames have 802.11 header decapped and parts (base hdr, cipher
412 * param, llc/snap) are aligned to 4byte boundaries each
414 enum ath10k_hw_txrx_mode {
415 ATH10K_HW_TXRX_RAW = 0,
417 /* Native Wifi decap mode is used to align IP frames to 4-byte
418 * boundaries and avoid a very expensive re-alignment in mac80211.
420 ATH10K_HW_TXRX_NATIVE_WIFI = 1,
421 ATH10K_HW_TXRX_ETHERNET = 2,
423 /* Valid for HTT >= 3.0. Used for management frames in TX_FRM. */
424 ATH10K_HW_TXRX_MGMT = 3,
427 enum ath10k_mcast2ucast_mode {
428 ATH10K_MCAST2UCAST_DISABLED = 0,
429 ATH10K_MCAST2UCAST_ENABLED = 1,
432 enum ath10k_hw_rate_ofdm {
433 ATH10K_HW_RATE_OFDM_48M = 0,
434 ATH10K_HW_RATE_OFDM_24M,
435 ATH10K_HW_RATE_OFDM_12M,
436 ATH10K_HW_RATE_OFDM_6M,
437 ATH10K_HW_RATE_OFDM_54M,
438 ATH10K_HW_RATE_OFDM_36M,
439 ATH10K_HW_RATE_OFDM_18M,
440 ATH10K_HW_RATE_OFDM_9M,
443 enum ath10k_hw_rate_cck {
444 ATH10K_HW_RATE_CCK_LP_11M = 0,
445 ATH10K_HW_RATE_CCK_LP_5_5M,
446 ATH10K_HW_RATE_CCK_LP_2M,
447 ATH10K_HW_RATE_CCK_LP_1M,
448 ATH10K_HW_RATE_CCK_SP_11M,
449 ATH10K_HW_RATE_CCK_SP_5_5M,
450 ATH10K_HW_RATE_CCK_SP_2M,
453 enum ath10k_hw_rate_rev2_cck {
454 ATH10K_HW_RATE_REV2_CCK_LP_1M = 1,
455 ATH10K_HW_RATE_REV2_CCK_LP_2M,
456 ATH10K_HW_RATE_REV2_CCK_LP_5_5M,
457 ATH10K_HW_RATE_REV2_CCK_LP_11M,
458 ATH10K_HW_RATE_REV2_CCK_SP_2M,
459 ATH10K_HW_RATE_REV2_CCK_SP_5_5M,
460 ATH10K_HW_RATE_REV2_CCK_SP_11M,
463 enum ath10k_hw_cc_wraparound_type {
464 ATH10K_HW_CC_WRAP_DISABLED = 0,
466 /* This type is when the HW chip has a quirky Cycle Counter
467 * wraparound which resets to 0x7fffffff instead of 0. All
468 * other CC related counters (e.g. Rx Clear Count) are divided
469 * by 2 so they never wraparound themselves.
471 ATH10K_HW_CC_WRAP_SHIFTED_ALL = 1,
473 /* Each hw counter wrapsaround independently. When the
474 * counter overflows the repestive counter is right shifted
475 * by 1, i.e reset to 0x7fffffff, and other counters will be
476 * running unaffected. In this type of wraparound, it should
477 * be possible to report accurate Rx busy time unlike the
480 ATH10K_HW_CC_WRAP_SHIFTED_EACH = 2,
483 enum ath10k_hw_refclk_speed {
484 ATH10K_HW_REFCLK_UNKNOWN = -1,
485 ATH10K_HW_REFCLK_48_MHZ = 0,
486 ATH10K_HW_REFCLK_19_2_MHZ = 1,
487 ATH10K_HW_REFCLK_24_MHZ = 2,
488 ATH10K_HW_REFCLK_26_MHZ = 3,
489 ATH10K_HW_REFCLK_37_4_MHZ = 4,
490 ATH10K_HW_REFCLK_38_4_MHZ = 5,
491 ATH10K_HW_REFCLK_40_MHZ = 6,
492 ATH10K_HW_REFCLK_52_MHZ = 7,
494 /* must be the last one */
495 ATH10K_HW_REFCLK_COUNT,
498 struct ath10k_hw_clk_params {
507 struct ath10k_hw_params {
516 /* Type of hw cycle counter wraparound logic, for more info
517 * refer enum ath10k_hw_cc_wraparound_type.
519 enum ath10k_hw_cc_wraparound_type cc_wraparound_type;
521 /* Some of chip expects fragment descriptor to be continuous
522 * memory for any TX operation. Set continuous_frag_desc flag
523 * for the hardware which have such requirement.
525 bool continuous_frag_desc;
527 /* CCK hardware rate table mapping for the newer chipsets
528 * like QCA99X0, QCA4019 got revised. The CCK h/w rate values
529 * are in a proper order with respect to the rate/preamble
531 bool cck_rate_map_rev2;
533 u32 channel_counters_freq_hz;
535 /* Mgmt tx descriptors threshold for limiting probe response
538 u32 max_probe_resp_desc_thres;
542 u32 max_spatial_stream;
545 struct ath10k_hw_params_fw {
550 size_t ext_board_size;
551 size_t board_ext_size;
554 /* qca99x0 family chips deliver broadcast/multicast management
555 * frames encrypted and expect software do decryption.
557 bool sw_decrypt_mcast_mgmt;
559 const struct ath10k_hw_ops *hw_ops;
561 /* Number of bytes used for alignment in rx_hdr_status of rx desc. */
562 int decap_align_bytes;
564 /* hw specific clock control parameters */
565 const struct ath10k_hw_clk_params *hw_clk;
568 /* Number of bytes to be discarded for each FFT sample */
569 int spectral_bin_discard;
571 /* The board may have a restricted NSS for 160 or 80+80 vs what it
574 int vht160_mcs_rx_highest;
575 int vht160_mcs_tx_highest;
577 /* Number of ciphers supported (i.e First N) in cipher_suites array */
584 /* Targets supporting physical addressing capability above 32-bits */
587 /* Target rx ring fill level */
588 u32 rx_ring_fill_level;
590 /* target supporting per ce IRQ */
593 /* target supporting shadow register for ce write */
594 bool shadow_reg_support;
596 /* target supporting retention restore on ddr */
599 /* Number of bytes to be the offset for each FFT sample */
600 int spectral_bin_offset;
602 /* targets which require hw filter reset during boot up,
603 * to avoid it sending spurious acks.
605 bool hw_filter_reset_required;
607 /* target supporting fw download via diag ce */
608 bool fw_diag_ce_download;
613 /* Defines needed for Rx descriptor abstraction */
614 struct ath10k_hw_ops {
615 int (*rx_desc_get_l3_pad_bytes)(struct htt_rx_desc *rxd);
616 void (*set_coverage_class)(struct ath10k *ar, s16 value);
617 int (*enable_pll_clk)(struct ath10k *ar);
618 bool (*rx_desc_get_msdu_limit_error)(struct htt_rx_desc *rxd);
621 extern const struct ath10k_hw_ops qca988x_ops;
622 extern const struct ath10k_hw_ops qca99x0_ops;
623 extern const struct ath10k_hw_ops qca6174_ops;
624 extern const struct ath10k_hw_ops wcn3990_ops;
626 extern const struct ath10k_hw_clk_params qca6174_clk[];
629 ath10k_rx_desc_get_l3_pad_bytes(struct ath10k_hw_params *hw,
630 struct htt_rx_desc *rxd)
632 if (hw->hw_ops->rx_desc_get_l3_pad_bytes)
633 return hw->hw_ops->rx_desc_get_l3_pad_bytes(rxd);
638 ath10k_rx_desc_msdu_limit_error(struct ath10k_hw_params *hw,
639 struct htt_rx_desc *rxd)
641 if (hw->hw_ops->rx_desc_get_msdu_limit_error)
642 return hw->hw_ops->rx_desc_get_msdu_limit_error(rxd);
646 /* Target specific defines for MAIN firmware */
647 #define TARGET_NUM_VDEVS 8
648 #define TARGET_NUM_PEER_AST 2
649 #define TARGET_NUM_WDS_ENTRIES 32
650 #define TARGET_DMA_BURST_SIZE 0
651 #define TARGET_MAC_AGGR_DELIM 0
652 #define TARGET_AST_SKID_LIMIT 16
653 #define TARGET_NUM_STATIONS 16
654 #define TARGET_NUM_PEERS ((TARGET_NUM_STATIONS) + \
656 #define TARGET_NUM_OFFLOAD_PEERS 0
657 #define TARGET_NUM_OFFLOAD_REORDER_BUFS 0
658 #define TARGET_NUM_PEER_KEYS 2
659 #define TARGET_NUM_TIDS ((TARGET_NUM_PEERS) * 2)
660 #define TARGET_TX_CHAIN_MASK (BIT(0) | BIT(1) | BIT(2))
661 #define TARGET_RX_CHAIN_MASK (BIT(0) | BIT(1) | BIT(2))
662 #define TARGET_RX_TIMEOUT_LO_PRI 100
663 #define TARGET_RX_TIMEOUT_HI_PRI 40
665 #define TARGET_SCAN_MAX_PENDING_REQS 4
666 #define TARGET_BMISS_OFFLOAD_MAX_VDEV 3
667 #define TARGET_ROAM_OFFLOAD_MAX_VDEV 3
668 #define TARGET_ROAM_OFFLOAD_MAX_AP_PROFILES 8
669 #define TARGET_GTK_OFFLOAD_MAX_VDEV 3
670 #define TARGET_NUM_MCAST_GROUPS 0
671 #define TARGET_NUM_MCAST_TABLE_ELEMS 0
672 #define TARGET_MCAST2UCAST_MODE ATH10K_MCAST2UCAST_DISABLED
673 #define TARGET_TX_DBG_LOG_SIZE 1024
674 #define TARGET_RX_SKIP_DEFRAG_TIMEOUT_DUP_DETECTION_CHECK 0
675 #define TARGET_VOW_CONFIG 0
676 #define TARGET_NUM_MSDU_DESC (1024 + 400)
677 #define TARGET_MAX_FRAG_ENTRIES 0
679 /* Target specific defines for 10.X firmware */
680 #define TARGET_10X_NUM_VDEVS 16
681 #define TARGET_10X_NUM_PEER_AST 2
682 #define TARGET_10X_NUM_WDS_ENTRIES 32
683 #define TARGET_10X_DMA_BURST_SIZE 0
684 #define TARGET_10X_MAC_AGGR_DELIM 0
685 #define TARGET_10X_AST_SKID_LIMIT 128
686 #define TARGET_10X_NUM_STATIONS 128
687 #define TARGET_10X_TX_STATS_NUM_STATIONS 118
688 #define TARGET_10X_NUM_PEERS ((TARGET_10X_NUM_STATIONS) + \
689 (TARGET_10X_NUM_VDEVS))
690 #define TARGET_10X_TX_STATS_NUM_PEERS ((TARGET_10X_TX_STATS_NUM_STATIONS) + \
691 (TARGET_10X_NUM_VDEVS))
692 #define TARGET_10X_NUM_OFFLOAD_PEERS 0
693 #define TARGET_10X_NUM_OFFLOAD_REORDER_BUFS 0
694 #define TARGET_10X_NUM_PEER_KEYS 2
695 #define TARGET_10X_NUM_TIDS_MAX 256
696 #define TARGET_10X_NUM_TIDS min((TARGET_10X_NUM_TIDS_MAX), \
697 (TARGET_10X_NUM_PEERS) * 2)
698 #define TARGET_10X_TX_STATS_NUM_TIDS min((TARGET_10X_NUM_TIDS_MAX), \
699 (TARGET_10X_TX_STATS_NUM_PEERS) * 2)
700 #define TARGET_10X_TX_CHAIN_MASK (BIT(0) | BIT(1) | BIT(2))
701 #define TARGET_10X_RX_CHAIN_MASK (BIT(0) | BIT(1) | BIT(2))
702 #define TARGET_10X_RX_TIMEOUT_LO_PRI 100
703 #define TARGET_10X_RX_TIMEOUT_HI_PRI 40
704 #define TARGET_10X_SCAN_MAX_PENDING_REQS 4
705 #define TARGET_10X_BMISS_OFFLOAD_MAX_VDEV 2
706 #define TARGET_10X_ROAM_OFFLOAD_MAX_VDEV 2
707 #define TARGET_10X_ROAM_OFFLOAD_MAX_AP_PROFILES 8
708 #define TARGET_10X_GTK_OFFLOAD_MAX_VDEV 3
709 #define TARGET_10X_NUM_MCAST_GROUPS 0
710 #define TARGET_10X_NUM_MCAST_TABLE_ELEMS 0
711 #define TARGET_10X_MCAST2UCAST_MODE ATH10K_MCAST2UCAST_DISABLED
712 #define TARGET_10X_TX_DBG_LOG_SIZE 1024
713 #define TARGET_10X_RX_SKIP_DEFRAG_TIMEOUT_DUP_DETECTION_CHECK 1
714 #define TARGET_10X_VOW_CONFIG 0
715 #define TARGET_10X_NUM_MSDU_DESC (1024 + 400)
716 #define TARGET_10X_MAX_FRAG_ENTRIES 0
718 /* 10.2 parameters */
719 #define TARGET_10_2_DMA_BURST_SIZE 0
721 /* Target specific defines for WMI-TLV firmware */
722 #define TARGET_TLV_NUM_VDEVS 4
723 #define TARGET_TLV_NUM_STATIONS 32
724 #define TARGET_TLV_NUM_PEERS 33
725 #define TARGET_TLV_NUM_TDLS_VDEVS 1
726 #define TARGET_TLV_NUM_TIDS ((TARGET_TLV_NUM_PEERS) * 2)
727 #define TARGET_TLV_NUM_MSDU_DESC (1024 + 32)
728 #define TARGET_TLV_NUM_MSDU_DESC_HL 64
729 #define TARGET_TLV_NUM_WOW_PATTERNS 22
730 #define TARGET_TLV_MGMT_NUM_MSDU_DESC (50)
732 /* Target specific defines for WMI-HL-1.0 firmware */
733 #define TARGET_HL_10_TLV_NUM_PEERS 14
734 #define TARGET_HL_10_TLV_AST_SKID_LIMIT 6
735 #define TARGET_HL_10_TLV_NUM_WDS_ENTRIES 2
737 /* Diagnostic Window */
738 #define CE_DIAG_PIPE 7
740 #define NUM_TARGET_CE_CONFIG_WLAN ar->hw_values->num_target_ce_config_wlan
742 /* Target specific defines for 10.4 firmware */
743 #define TARGET_10_4_NUM_VDEVS 16
744 #define TARGET_10_4_NUM_STATIONS 32
745 #define TARGET_10_4_NUM_PEERS ((TARGET_10_4_NUM_STATIONS) + \
746 (TARGET_10_4_NUM_VDEVS))
747 #define TARGET_10_4_ACTIVE_PEERS 0
749 #define TARGET_10_4_NUM_QCACHE_PEERS_MAX 512
750 #define TARGET_10_4_QCACHE_ACTIVE_PEERS 50
751 #define TARGET_10_4_QCACHE_ACTIVE_PEERS_PFC 35
752 #define TARGET_10_4_NUM_OFFLOAD_PEERS 0
753 #define TARGET_10_4_NUM_OFFLOAD_REORDER_BUFFS 0
754 #define TARGET_10_4_NUM_PEER_KEYS 2
755 #define TARGET_10_4_TGT_NUM_TIDS ((TARGET_10_4_NUM_PEERS) * 2)
756 #define TARGET_10_4_NUM_MSDU_DESC (1024 + 400)
757 #define TARGET_10_4_NUM_MSDU_DESC_PFC 2500
758 #define TARGET_10_4_AST_SKID_LIMIT 32
760 /* 100 ms for video, best-effort, and background */
761 #define TARGET_10_4_RX_TIMEOUT_LO_PRI 100
763 /* 40 ms for voice */
764 #define TARGET_10_4_RX_TIMEOUT_HI_PRI 40
766 #define TARGET_10_4_RX_DECAP_MODE ATH10K_HW_TXRX_NATIVE_WIFI
767 #define TARGET_10_4_SCAN_MAX_REQS 4
768 #define TARGET_10_4_BMISS_OFFLOAD_MAX_VDEV 3
769 #define TARGET_10_4_ROAM_OFFLOAD_MAX_VDEV 3
770 #define TARGET_10_4_ROAM_OFFLOAD_MAX_PROFILES 8
772 /* Note: mcast to ucast is disabled by default */
773 #define TARGET_10_4_NUM_MCAST_GROUPS 0
774 #define TARGET_10_4_NUM_MCAST_TABLE_ELEMS 0
775 #define TARGET_10_4_MCAST2UCAST_MODE 0
777 #define TARGET_10_4_TX_DBG_LOG_SIZE 1024
778 #define TARGET_10_4_NUM_WDS_ENTRIES 32
779 #define TARGET_10_4_DMA_BURST_SIZE 0
780 #define TARGET_10_4_MAC_AGGR_DELIM 0
781 #define TARGET_10_4_RX_SKIP_DEFRAG_TIMEOUT_DUP_DETECTION_CHECK 1
782 #define TARGET_10_4_VOW_CONFIG 0
783 #define TARGET_10_4_GTK_OFFLOAD_MAX_VDEV 3
784 #define TARGET_10_4_11AC_TX_MAX_FRAGS 2
785 #define TARGET_10_4_MAX_PEER_EXT_STATS 16
786 #define TARGET_10_4_SMART_ANT_CAP 0
787 #define TARGET_10_4_BK_MIN_FREE 0
788 #define TARGET_10_4_BE_MIN_FREE 0
789 #define TARGET_10_4_VI_MIN_FREE 0
790 #define TARGET_10_4_VO_MIN_FREE 0
791 #define TARGET_10_4_RX_BATCH_MODE 1
792 #define TARGET_10_4_THERMAL_THROTTLING_CONFIG 0
793 #define TARGET_10_4_ATF_CONFIG 0
794 #define TARGET_10_4_IPHDR_PAD_CONFIG 1
795 #define TARGET_10_4_QWRAP_CONFIG 0
798 #define TARGET_10_4_NUM_TDLS_VDEVS 1
799 #define TARGET_10_4_NUM_TDLS_BUFFER_STA 1
800 #define TARGET_10_4_NUM_TDLS_SLEEP_STA 1
802 /* Maximum number of Copy Engine's supported */
803 #define CE_COUNT_MAX 12
805 /* Number of Copy Engines supported */
806 #define CE_COUNT ar->hw_values->ce_count
809 * Granted MSIs are assigned as follows:
810 * Firmware uses the first
811 * Remaining MSIs, if any, are used by Copy Engines
812 * This mapping is known to both Target firmware and Host software.
813 * It may be changed as long as Host and Target are kept in sync.
815 /* MSI for firmware (errors, etc.) */
816 #define MSI_ASSIGN_FW 0
818 /* MSIs for Copy Engines */
819 #define MSI_ASSIGN_CE_INITIAL 1
820 #define MSI_ASSIGN_CE_MAX ar->hw_values->msi_assign_ce_max
823 #define RTC_STATE_V_ON ar->hw_values->rtc_state_val_on
825 #define RTC_STATE_V_LSB 0
826 #define RTC_STATE_V_MASK 0x00000007
827 #define RTC_STATE_ADDRESS 0x0000
828 #define PCIE_SOC_WAKE_V_MASK 0x00000001
829 #define PCIE_SOC_WAKE_ADDRESS 0x0004
830 #define PCIE_SOC_WAKE_RESET 0x00000000
831 #define SOC_GLOBAL_RESET_ADDRESS 0x0008
833 #define RTC_SOC_BASE_ADDRESS ar->regs->rtc_soc_base_address
834 #define RTC_WMAC_BASE_ADDRESS ar->regs->rtc_wmac_base_address
835 #define MAC_COEX_BASE_ADDRESS 0x00006000
836 #define BT_COEX_BASE_ADDRESS 0x00007000
837 #define SOC_PCIE_BASE_ADDRESS 0x00008000
838 #define SOC_CORE_BASE_ADDRESS ar->regs->soc_core_base_address
839 #define WLAN_UART_BASE_ADDRESS 0x0000c000
840 #define WLAN_SI_BASE_ADDRESS 0x00010000
841 #define WLAN_GPIO_BASE_ADDRESS 0x00014000
842 #define WLAN_ANALOG_INTF_BASE_ADDRESS 0x0001c000
843 #define WLAN_MAC_BASE_ADDRESS ar->regs->wlan_mac_base_address
844 #define EFUSE_BASE_ADDRESS 0x00030000
845 #define FPGA_REG_BASE_ADDRESS 0x00039000
846 #define WLAN_UART2_BASE_ADDRESS 0x00054c00
847 #define CE_WRAPPER_BASE_ADDRESS ar->regs->ce_wrapper_base_address
848 #define CE0_BASE_ADDRESS ar->regs->ce0_base_address
849 #define CE1_BASE_ADDRESS ar->regs->ce1_base_address
850 #define CE2_BASE_ADDRESS ar->regs->ce2_base_address
851 #define CE3_BASE_ADDRESS ar->regs->ce3_base_address
852 #define CE4_BASE_ADDRESS ar->regs->ce4_base_address
853 #define CE5_BASE_ADDRESS ar->regs->ce5_base_address
854 #define CE6_BASE_ADDRESS ar->regs->ce6_base_address
855 #define CE7_BASE_ADDRESS ar->regs->ce7_base_address
856 #define DBI_BASE_ADDRESS 0x00060000
857 #define WLAN_ANALOG_INTF_PCIE_BASE_ADDRESS 0x0006c000
858 #define PCIE_LOCAL_BASE_ADDRESS ar->regs->pcie_local_base_address
860 #define SOC_RESET_CONTROL_ADDRESS 0x00000000
861 #define SOC_RESET_CONTROL_OFFSET 0x00000000
862 #define SOC_RESET_CONTROL_SI0_RST_MASK ar->regs->soc_reset_control_si0_rst_mask
863 #define SOC_RESET_CONTROL_CE_RST_MASK ar->regs->soc_reset_control_ce_rst_mask
864 #define SOC_RESET_CONTROL_CPU_WARM_RST_MASK 0x00000040
865 #define SOC_CPU_CLOCK_OFFSET 0x00000020
866 #define SOC_CPU_CLOCK_STANDARD_LSB 0
867 #define SOC_CPU_CLOCK_STANDARD_MASK 0x00000003
868 #define SOC_CLOCK_CONTROL_OFFSET 0x00000028
869 #define SOC_CLOCK_CONTROL_SI0_CLK_MASK 0x00000001
870 #define SOC_SYSTEM_SLEEP_OFFSET 0x000000c4
871 #define SOC_LPO_CAL_OFFSET 0x000000e0
872 #define SOC_LPO_CAL_ENABLE_LSB 20
873 #define SOC_LPO_CAL_ENABLE_MASK 0x00100000
874 #define SOC_LF_TIMER_CONTROL0_ADDRESS 0x00000050
875 #define SOC_LF_TIMER_CONTROL0_ENABLE_MASK 0x00000004
877 #define SOC_CHIP_ID_ADDRESS ar->regs->soc_chip_id_address
878 #define SOC_CHIP_ID_REV_LSB 8
879 #define SOC_CHIP_ID_REV_MASK 0x00000f00
881 #define WLAN_RESET_CONTROL_COLD_RST_MASK 0x00000008
882 #define WLAN_RESET_CONTROL_WARM_RST_MASK 0x00000004
883 #define WLAN_SYSTEM_SLEEP_DISABLE_LSB 0
884 #define WLAN_SYSTEM_SLEEP_DISABLE_MASK 0x00000001
886 #define WLAN_GPIO_PIN0_ADDRESS 0x00000028
887 #define WLAN_GPIO_PIN0_CONFIG_LSB 11
888 #define WLAN_GPIO_PIN0_CONFIG_MASK 0x00007800
889 #define WLAN_GPIO_PIN0_PAD_PULL_LSB 5
890 #define WLAN_GPIO_PIN0_PAD_PULL_MASK 0x00000060
891 #define WLAN_GPIO_PIN1_ADDRESS 0x0000002c
892 #define WLAN_GPIO_PIN1_CONFIG_MASK 0x00007800
893 #define WLAN_GPIO_PIN10_ADDRESS 0x00000050
894 #define WLAN_GPIO_PIN11_ADDRESS 0x00000054
895 #define WLAN_GPIO_PIN12_ADDRESS 0x00000058
896 #define WLAN_GPIO_PIN13_ADDRESS 0x0000005c
898 #define CLOCK_GPIO_OFFSET 0xffffffff
899 #define CLOCK_GPIO_BT_CLK_OUT_EN_LSB 0
900 #define CLOCK_GPIO_BT_CLK_OUT_EN_MASK 0
902 #define SI_CONFIG_OFFSET 0x00000000
903 #define SI_CONFIG_ERR_INT_LSB 19
904 #define SI_CONFIG_ERR_INT_MASK 0x00080000
905 #define SI_CONFIG_BIDIR_OD_DATA_LSB 18
906 #define SI_CONFIG_BIDIR_OD_DATA_MASK 0x00040000
907 #define SI_CONFIG_I2C_LSB 16
908 #define SI_CONFIG_I2C_MASK 0x00010000
909 #define SI_CONFIG_POS_SAMPLE_LSB 7
910 #define SI_CONFIG_POS_SAMPLE_MASK 0x00000080
911 #define SI_CONFIG_INACTIVE_DATA_LSB 5
912 #define SI_CONFIG_INACTIVE_DATA_MASK 0x00000020
913 #define SI_CONFIG_INACTIVE_CLK_LSB 4
914 #define SI_CONFIG_INACTIVE_CLK_MASK 0x00000010
915 #define SI_CONFIG_DIVIDER_LSB 0
916 #define SI_CONFIG_DIVIDER_MASK 0x0000000f
917 #define SI_CS_OFFSET 0x00000004
918 #define SI_CS_DONE_ERR_LSB 10
919 #define SI_CS_DONE_ERR_MASK 0x00000400
920 #define SI_CS_DONE_INT_LSB 9
921 #define SI_CS_DONE_INT_MASK 0x00000200
922 #define SI_CS_START_LSB 8
923 #define SI_CS_START_MASK 0x00000100
924 #define SI_CS_RX_CNT_LSB 4
925 #define SI_CS_RX_CNT_MASK 0x000000f0
926 #define SI_CS_TX_CNT_LSB 0
927 #define SI_CS_TX_CNT_MASK 0x0000000f
929 #define SI_TX_DATA0_OFFSET 0x00000008
930 #define SI_TX_DATA1_OFFSET 0x0000000c
931 #define SI_RX_DATA0_OFFSET 0x00000010
932 #define SI_RX_DATA1_OFFSET 0x00000014
934 #define CORE_CTRL_CPU_INTR_MASK 0x00002000
935 #define CORE_CTRL_PCIE_REG_31_MASK 0x00000800
936 #define CORE_CTRL_ADDRESS 0x0000
937 #define PCIE_INTR_ENABLE_ADDRESS 0x0008
938 #define PCIE_INTR_CAUSE_ADDRESS 0x000c
939 #define PCIE_INTR_CLR_ADDRESS ar->regs->pcie_intr_clr_address
940 #define SCRATCH_3_ADDRESS ar->regs->scratch_3_address
941 #define CPU_INTR_ADDRESS 0x0010
942 #define FW_RAM_CONFIG_ADDRESS 0x0018
944 #define CCNT_TO_MSEC(ar, x) ((x) / ar->hw_params.channel_counters_freq_hz)
946 /* Firmware indications to the Host via SCRATCH_3 register. */
947 #define FW_INDICATOR_ADDRESS ar->regs->fw_indicator_address
948 #define FW_IND_EVENT_PENDING 1
949 #define FW_IND_INITIALIZED 2
950 #define FW_IND_HOST_READY 0x80000000
952 /* HOST_REG interrupt from firmware */
953 #define PCIE_INTR_FIRMWARE_MASK ar->regs->pcie_intr_fw_mask
954 #define PCIE_INTR_CE_MASK_ALL ar->regs->pcie_intr_ce_mask_all
956 #define DRAM_BASE_ADDRESS 0x00400000
958 #define PCIE_BAR_REG_ADDRESS 0x40030
962 #define SYSTEM_SLEEP_OFFSET SOC_SYSTEM_SLEEP_OFFSET
963 #define WLAN_SYSTEM_SLEEP_OFFSET SOC_SYSTEM_SLEEP_OFFSET
964 #define WLAN_RESET_CONTROL_OFFSET SOC_RESET_CONTROL_OFFSET
965 #define CLOCK_CONTROL_OFFSET SOC_CLOCK_CONTROL_OFFSET
966 #define CLOCK_CONTROL_SI0_CLK_MASK SOC_CLOCK_CONTROL_SI0_CLK_MASK
967 #define RESET_CONTROL_MBOX_RST_MASK MISSING
968 #define RESET_CONTROL_SI0_RST_MASK SOC_RESET_CONTROL_SI0_RST_MASK
969 #define GPIO_BASE_ADDRESS WLAN_GPIO_BASE_ADDRESS
970 #define GPIO_PIN0_OFFSET WLAN_GPIO_PIN0_ADDRESS
971 #define GPIO_PIN1_OFFSET WLAN_GPIO_PIN1_ADDRESS
972 #define GPIO_PIN0_CONFIG_LSB WLAN_GPIO_PIN0_CONFIG_LSB
973 #define GPIO_PIN0_CONFIG_MASK WLAN_GPIO_PIN0_CONFIG_MASK
974 #define GPIO_PIN0_PAD_PULL_LSB WLAN_GPIO_PIN0_PAD_PULL_LSB
975 #define GPIO_PIN0_PAD_PULL_MASK WLAN_GPIO_PIN0_PAD_PULL_MASK
976 #define GPIO_PIN1_CONFIG_MASK WLAN_GPIO_PIN1_CONFIG_MASK
977 #define SI_BASE_ADDRESS WLAN_SI_BASE_ADDRESS
978 #define SCRATCH_BASE_ADDRESS SOC_CORE_BASE_ADDRESS
979 #define LOCAL_SCRATCH_OFFSET 0x18
980 #define CPU_CLOCK_OFFSET SOC_CPU_CLOCK_OFFSET
981 #define LPO_CAL_OFFSET SOC_LPO_CAL_OFFSET
982 #define GPIO_PIN10_OFFSET WLAN_GPIO_PIN10_ADDRESS
983 #define GPIO_PIN11_OFFSET WLAN_GPIO_PIN11_ADDRESS
984 #define GPIO_PIN12_OFFSET WLAN_GPIO_PIN12_ADDRESS
985 #define GPIO_PIN13_OFFSET WLAN_GPIO_PIN13_ADDRESS
986 #define CPU_CLOCK_STANDARD_LSB SOC_CPU_CLOCK_STANDARD_LSB
987 #define CPU_CLOCK_STANDARD_MASK SOC_CPU_CLOCK_STANDARD_MASK
988 #define LPO_CAL_ENABLE_LSB SOC_LPO_CAL_ENABLE_LSB
989 #define LPO_CAL_ENABLE_MASK SOC_LPO_CAL_ENABLE_MASK
990 #define ANALOG_INTF_BASE_ADDRESS WLAN_ANALOG_INTF_BASE_ADDRESS
991 #define MBOX_BASE_ADDRESS MISSING
992 #define INT_STATUS_ENABLE_ERROR_LSB MISSING
993 #define INT_STATUS_ENABLE_ERROR_MASK MISSING
994 #define INT_STATUS_ENABLE_CPU_LSB MISSING
995 #define INT_STATUS_ENABLE_CPU_MASK MISSING
996 #define INT_STATUS_ENABLE_COUNTER_LSB MISSING
997 #define INT_STATUS_ENABLE_COUNTER_MASK MISSING
998 #define INT_STATUS_ENABLE_MBOX_DATA_LSB MISSING
999 #define INT_STATUS_ENABLE_MBOX_DATA_MASK MISSING
1000 #define ERROR_STATUS_ENABLE_RX_UNDERFLOW_LSB MISSING
1001 #define ERROR_STATUS_ENABLE_RX_UNDERFLOW_MASK MISSING
1002 #define ERROR_STATUS_ENABLE_TX_OVERFLOW_LSB MISSING
1003 #define ERROR_STATUS_ENABLE_TX_OVERFLOW_MASK MISSING
1004 #define COUNTER_INT_STATUS_ENABLE_BIT_LSB MISSING
1005 #define COUNTER_INT_STATUS_ENABLE_BIT_MASK MISSING
1006 #define INT_STATUS_ENABLE_ADDRESS MISSING
1007 #define CPU_INT_STATUS_ENABLE_BIT_LSB MISSING
1008 #define CPU_INT_STATUS_ENABLE_BIT_MASK MISSING
1009 #define HOST_INT_STATUS_ADDRESS MISSING
1010 #define CPU_INT_STATUS_ADDRESS MISSING
1011 #define ERROR_INT_STATUS_ADDRESS MISSING
1012 #define ERROR_INT_STATUS_WAKEUP_MASK MISSING
1013 #define ERROR_INT_STATUS_WAKEUP_LSB MISSING
1014 #define ERROR_INT_STATUS_RX_UNDERFLOW_MASK MISSING
1015 #define ERROR_INT_STATUS_RX_UNDERFLOW_LSB MISSING
1016 #define ERROR_INT_STATUS_TX_OVERFLOW_MASK MISSING
1017 #define ERROR_INT_STATUS_TX_OVERFLOW_LSB MISSING
1018 #define COUNT_DEC_ADDRESS MISSING
1019 #define HOST_INT_STATUS_CPU_MASK MISSING
1020 #define HOST_INT_STATUS_CPU_LSB MISSING
1021 #define HOST_INT_STATUS_ERROR_MASK MISSING
1022 #define HOST_INT_STATUS_ERROR_LSB MISSING
1023 #define HOST_INT_STATUS_COUNTER_MASK MISSING
1024 #define HOST_INT_STATUS_COUNTER_LSB MISSING
1025 #define RX_LOOKAHEAD_VALID_ADDRESS MISSING
1026 #define WINDOW_DATA_ADDRESS MISSING
1027 #define WINDOW_READ_ADDR_ADDRESS MISSING
1028 #define WINDOW_WRITE_ADDR_ADDRESS MISSING
1030 #define QCA9887_1_0_I2C_SDA_GPIO_PIN 5
1031 #define QCA9887_1_0_I2C_SDA_PIN_CONFIG 3
1032 #define QCA9887_1_0_SI_CLK_GPIO_PIN 17
1033 #define QCA9887_1_0_SI_CLK_PIN_CONFIG 3
1034 #define QCA9887_1_0_GPIO_ENABLE_W1TS_LOW_ADDRESS 0x00000010
1036 #define QCA9887_EEPROM_SELECT_READ 0xa10000a0
1037 #define QCA9887_EEPROM_ADDR_HI_MASK 0x0000ff00
1038 #define QCA9887_EEPROM_ADDR_HI_LSB 8
1039 #define QCA9887_EEPROM_ADDR_LO_MASK 0x00ff0000
1040 #define QCA9887_EEPROM_ADDR_LO_LSB 16
1042 #define MBOX_RESET_CONTROL_ADDRESS 0x00000000
1043 #define MBOX_HOST_INT_STATUS_ADDRESS 0x00000800
1044 #define MBOX_HOST_INT_STATUS_ERROR_LSB 7
1045 #define MBOX_HOST_INT_STATUS_ERROR_MASK 0x00000080
1046 #define MBOX_HOST_INT_STATUS_CPU_LSB 6
1047 #define MBOX_HOST_INT_STATUS_CPU_MASK 0x00000040
1048 #define MBOX_HOST_INT_STATUS_COUNTER_LSB 4
1049 #define MBOX_HOST_INT_STATUS_COUNTER_MASK 0x00000010
1050 #define MBOX_CPU_INT_STATUS_ADDRESS 0x00000801
1051 #define MBOX_ERROR_INT_STATUS_ADDRESS 0x00000802
1052 #define MBOX_ERROR_INT_STATUS_WAKEUP_LSB 2
1053 #define MBOX_ERROR_INT_STATUS_WAKEUP_MASK 0x00000004
1054 #define MBOX_ERROR_INT_STATUS_RX_UNDERFLOW_LSB 1
1055 #define MBOX_ERROR_INT_STATUS_RX_UNDERFLOW_MASK 0x00000002
1056 #define MBOX_ERROR_INT_STATUS_TX_OVERFLOW_LSB 0
1057 #define MBOX_ERROR_INT_STATUS_TX_OVERFLOW_MASK 0x00000001
1058 #define MBOX_COUNTER_INT_STATUS_ADDRESS 0x00000803
1059 #define MBOX_COUNTER_INT_STATUS_COUNTER_LSB 0
1060 #define MBOX_COUNTER_INT_STATUS_COUNTER_MASK 0x000000ff
1061 #define MBOX_RX_LOOKAHEAD_VALID_ADDRESS 0x00000805
1062 #define MBOX_INT_STATUS_ENABLE_ADDRESS 0x00000828
1063 #define MBOX_INT_STATUS_ENABLE_ERROR_LSB 7
1064 #define MBOX_INT_STATUS_ENABLE_ERROR_MASK 0x00000080
1065 #define MBOX_INT_STATUS_ENABLE_CPU_LSB 6
1066 #define MBOX_INT_STATUS_ENABLE_CPU_MASK 0x00000040
1067 #define MBOX_INT_STATUS_ENABLE_INT_LSB 5
1068 #define MBOX_INT_STATUS_ENABLE_INT_MASK 0x00000020
1069 #define MBOX_INT_STATUS_ENABLE_COUNTER_LSB 4
1070 #define MBOX_INT_STATUS_ENABLE_COUNTER_MASK 0x00000010
1071 #define MBOX_INT_STATUS_ENABLE_MBOX_DATA_LSB 0
1072 #define MBOX_INT_STATUS_ENABLE_MBOX_DATA_MASK 0x0000000f
1073 #define MBOX_CPU_INT_STATUS_ENABLE_ADDRESS 0x00000819
1074 #define MBOX_CPU_INT_STATUS_ENABLE_BIT_LSB 0
1075 #define MBOX_CPU_INT_STATUS_ENABLE_BIT_MASK 0x000000ff
1076 #define MBOX_ERROR_STATUS_ENABLE_ADDRESS 0x0000081a
1077 #define MBOX_ERROR_STATUS_ENABLE_RX_UNDERFLOW_LSB 1
1078 #define MBOX_ERROR_STATUS_ENABLE_RX_UNDERFLOW_MASK 0x00000002
1079 #define MBOX_ERROR_STATUS_ENABLE_TX_OVERFLOW_LSB 0
1080 #define MBOX_ERROR_STATUS_ENABLE_TX_OVERFLOW_MASK 0x00000001
1081 #define MBOX_COUNTER_INT_STATUS_ENABLE_ADDRESS 0x0000081b
1082 #define MBOX_COUNTER_INT_STATUS_ENABLE_BIT_LSB 0
1083 #define MBOX_COUNTER_INT_STATUS_ENABLE_BIT_MASK 0x000000ff
1084 #define MBOX_COUNT_ADDRESS 0x00000820
1085 #define MBOX_COUNT_DEC_ADDRESS 0x00000840
1086 #define MBOX_WINDOW_DATA_ADDRESS 0x00000874
1087 #define MBOX_WINDOW_WRITE_ADDR_ADDRESS 0x00000878
1088 #define MBOX_WINDOW_READ_ADDR_ADDRESS 0x0000087c
1089 #define MBOX_CPU_DBG_SEL_ADDRESS 0x00000883
1090 #define MBOX_CPU_DBG_ADDRESS 0x00000884
1091 #define MBOX_RTC_BASE_ADDRESS 0x00000000
1092 #define MBOX_GPIO_BASE_ADDRESS 0x00005000
1093 #define MBOX_MBOX_BASE_ADDRESS 0x00008000
1095 #define RTC_STATE_V_GET(x) (((x) & RTC_STATE_V_MASK) >> RTC_STATE_V_LSB)
1097 /* Register definitions for first generation ath10k cards. These cards include
1098 * a mac thich has a register allocation similar to ath9k and at least some
1099 * registers including the ones relevant for modifying the coverage class are
1100 * identical to the ath9k definitions.
1101 * These registers are usually managed by the ath10k firmware. However by
1102 * overriding them it is possible to support coverage class modifications.
1104 #define WAVE1_PCU_ACK_CTS_TIMEOUT 0x8014
1105 #define WAVE1_PCU_ACK_CTS_TIMEOUT_MAX 0x00003FFF
1106 #define WAVE1_PCU_ACK_CTS_TIMEOUT_ACK_MASK 0x00003FFF
1107 #define WAVE1_PCU_ACK_CTS_TIMEOUT_ACK_LSB 0
1108 #define WAVE1_PCU_ACK_CTS_TIMEOUT_CTS_MASK 0x3FFF0000
1109 #define WAVE1_PCU_ACK_CTS_TIMEOUT_CTS_LSB 16
1111 #define WAVE1_PCU_GBL_IFS_SLOT 0x1070
1112 #define WAVE1_PCU_GBL_IFS_SLOT_MASK 0x0000FFFF
1113 #define WAVE1_PCU_GBL_IFS_SLOT_MAX 0x0000FFFF
1114 #define WAVE1_PCU_GBL_IFS_SLOT_LSB 0
1115 #define WAVE1_PCU_GBL_IFS_SLOT_RESV0 0xFFFF0000
1117 #define WAVE1_PHYCLK 0x801C
1118 #define WAVE1_PHYCLK_USEC_MASK 0x0000007F
1119 #define WAVE1_PHYCLK_USEC_LSB 0
1121 /* qca6174 PLL offset/mask */
1122 #define SOC_CORE_CLK_CTRL_OFFSET 0x00000114
1123 #define SOC_CORE_CLK_CTRL_DIV_LSB 0
1124 #define SOC_CORE_CLK_CTRL_DIV_MASK 0x00000007
1126 #define EFUSE_OFFSET 0x0000032c
1127 #define EFUSE_XTAL_SEL_LSB 8
1128 #define EFUSE_XTAL_SEL_MASK 0x00000700
1130 #define BB_PLL_CONFIG_OFFSET 0x000002f4
1131 #define BB_PLL_CONFIG_FRAC_LSB 0
1132 #define BB_PLL_CONFIG_FRAC_MASK 0x0003ffff
1133 #define BB_PLL_CONFIG_OUTDIV_LSB 18
1134 #define BB_PLL_CONFIG_OUTDIV_MASK 0x001c0000
1136 #define WLAN_PLL_SETTLE_OFFSET 0x0018
1137 #define WLAN_PLL_SETTLE_TIME_LSB 0
1138 #define WLAN_PLL_SETTLE_TIME_MASK 0x000007ff
1140 #define WLAN_PLL_CONTROL_OFFSET 0x0014
1141 #define WLAN_PLL_CONTROL_DIV_LSB 0
1142 #define WLAN_PLL_CONTROL_DIV_MASK 0x000003ff
1143 #define WLAN_PLL_CONTROL_REFDIV_LSB 10
1144 #define WLAN_PLL_CONTROL_REFDIV_MASK 0x00003c00
1145 #define WLAN_PLL_CONTROL_BYPASS_LSB 16
1146 #define WLAN_PLL_CONTROL_BYPASS_MASK 0x00010000
1147 #define WLAN_PLL_CONTROL_NOPWD_LSB 18
1148 #define WLAN_PLL_CONTROL_NOPWD_MASK 0x00040000
1150 #define RTC_SYNC_STATUS_OFFSET 0x0244
1151 #define RTC_SYNC_STATUS_PLL_CHANGING_LSB 5
1152 #define RTC_SYNC_STATUS_PLL_CHANGING_MASK 0x00000020
1153 /* qca6174 PLL offset/mask end */
1155 /* CPU_ADDR_MSB is a register, bit[3:0] is to specify which memory
1156 * region is accessed. The memory region size is 1M.
1157 * If host wants to access 0xX12345 at target, then CPU_ADDR_MSB[3:0]
1159 * The following MACROs are defined to get the 0xX and the size limit.
1161 #define CPU_ADDR_MSB_REGION_MASK GENMASK(23, 20)
1162 #define CPU_ADDR_MSB_REGION_VAL(X) FIELD_GET(CPU_ADDR_MSB_REGION_MASK, X)
1163 #define REGION_ACCESS_SIZE_LIMIT 0x100000
1164 #define REGION_ACCESS_SIZE_MASK (REGION_ACCESS_SIZE_LIMIT - 1)