4 * SPDX-License-Identifier: GPL-2.0+
6 * Copyright (c) 2007 Freescale Semiconductor, Inc.
10 /* IP101A/G - IP1001 */
11 #define IP10XX_SPEC_CTRL_STATUS 16 /* Spec. Control Register */
12 #define IP1001_SPEC_CTRL_STATUS_2 20 /* IP1001 Spec. Control Reg 2 */
13 #define IP1001_PHASE_SEL_MASK 3 /* IP1001 RX/TXPHASE_SEL */
14 #define IP1001_APS_ON 11 /* IP1001 APS Mode bit */
15 #define IP101A_G_APS_ON 2 /* IP101A/G APS Mode bit */
16 #define IP101A_G_IRQ_CONF_STATUS 0x11 /* Conf Info IRQ & Status Reg */
17 #define IP101A_G_IRQ_PIN_USED (1<<15) /* INTR pin used */
18 #define IP101A_G_IRQ_DEFAULT IP101A_G_IRQ_PIN_USED
20 static int ip1001_config(struct phy_device *phydev)
24 /* Enable Auto Power Saving mode */
25 c = phy_read(phydev, MDIO_DEVAD_NONE, IP1001_SPEC_CTRL_STATUS_2);
29 c = phy_write(phydev, MDIO_DEVAD_NONE, IP1001_SPEC_CTRL_STATUS_2, c);
33 /* INTR pin used: speed/link/duplex will cause an interrupt */
34 c = phy_write(phydev, MDIO_DEVAD_NONE, IP101A_G_IRQ_CONF_STATUS,
35 IP101A_G_IRQ_DEFAULT);
39 if (phydev->interface == PHY_INTERFACE_MODE_RGMII) {
41 * Additional delay (2ns) used to adjust RX clock phase
44 c = phy_read(phydev, MDIO_DEVAD_NONE, IP10XX_SPEC_CTRL_STATUS);
48 c |= IP1001_PHASE_SEL_MASK;
49 c = phy_write(phydev, MDIO_DEVAD_NONE, IP10XX_SPEC_CTRL_STATUS,
58 static int ip1001_startup(struct phy_device *phydev)
60 genphy_update_link(phydev);
61 genphy_parse_link(phydev);
65 static struct phy_driver IP1001_driver = {
66 .name = "ICPlus IP1001",
69 .features = PHY_GBIT_FEATURES,
70 .config = &ip1001_config,
71 .startup = &ip1001_startup,
72 .shutdown = &genphy_shutdown,
75 int phy_icplus_init(void)
77 phy_register(&IP1001_driver);