2 * Copyright (C) 2004 IMMS gGmbH <www.imms.de>
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License as
6 * published by the Free Software Foundation; either version 2 of
7 * the License, or (at your option) any later version.
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
19 * author(s): Thomas Elste, <info@elste.org>
20 * (some parts derived from uCLinux Netarm Ethernet Driver)
26 #ifdef CONFIG_DRIVER_NETARMETH
29 #include "netarm_eth.h"
30 #include <asm/arch/netarm_registers.h>
32 #if defined(CONFIG_CMD_NET)
34 static int na_mii_poll_busy (void);
36 static void na_get_mac_addr (void)
44 p[0] = (unsigned short) GET_EADDR (NETARM_ETH_SAL_STATION_ADDR_1);
45 p[1] = (unsigned short) GET_EADDR (NETARM_ETH_SAL_STATION_ADDR_2);
46 p[2] = (unsigned short) GET_EADDR (NETARM_ETH_SAL_STATION_ADDR_3);
48 sprintf (ethaddr, "%02X:%02X:%02X:%02X:%02X:%02X",
50 m_addr[2], m_addr[3], m_addr[4], m_addr[5]);
52 printf ("HW-MAC Address: %s\n", ethaddr);
54 /* set env, todo: check if already an adress is set */
55 setenv ("ethaddr", ethaddr);
58 static void na_mii_write (int reg, int value)
63 mii_addr = CFG_ETH_PHY_ADDR + reg;
64 SET_EADDR (NETARM_ETH_MII_ADDR, mii_addr);
66 SET_EADDR (NETARM_ETH_MII_WRITE, value);
70 static unsigned int na_mii_read (int reg)
75 mii_addr = CFG_ETH_PHY_ADDR + reg;
76 SET_EADDR (NETARM_ETH_MII_ADDR, mii_addr);
77 /* do one management cycle */
78 SET_EADDR (NETARM_ETH_MII_CMD,
79 GET_EADDR (NETARM_ETH_MII_CMD) | NETARM_ETH_MIIC_RSTAT);
81 /* Return read value */
82 val = GET_EADDR (NETARM_ETH_MII_READ);
86 static int na_mii_poll_busy (void)
88 /* arm simple, non interrupt dependent timer */
89 reset_timer_masked ();
90 while (get_timer_masked () < NA_MII_POLL_BUSY_DELAY) {
91 if (!(GET_EADDR (NETARM_ETH_MII_IND) & NETARM_ETH_MIII_BUSY)) {
95 printf ("na_mii_busy timeout\n");
99 static int na_mii_identify_phy (void)
103 /* get phy id register */
104 id_reg_a = na_mii_read (MII_PHY_ID);
106 if (id_reg_a == 0x0043) {
107 /* This must be an Enable or a Lucent LU3X31 PHY chip */
109 } else if (id_reg_a == 0x0013) {
110 /* it is an Intel LXT971A */
116 static int na_mii_negotiate (void)
120 /* Enable auto-negotiation */
121 na_mii_write (MII_PHY_AUTONEGADV, 0x01e1);
122 /* FIXME: 0x01E1 is 100Mb half and full duplex, 0x0061 is 10Mb only */
123 /* Restart auto-negotiation */
124 na_mii_write (MII_PHY_CONTROL, 0x1200);
126 /* status register is 0xffff after setting the autoneg restart bit */
127 while (na_mii_read (MII_PHY_STATUS) == 0xffff) {
131 /* na_mii_read uses the timer already, so we can't use it again for
133 Instead we just try some times.
135 for (i = 0; i < 40000; i++) {
136 if ((na_mii_read (MII_PHY_STATUS) & 0x0024) == 0x0024) {
141 printf("*Warning* autonegotiation timeout, status: 0x%x\n",na_mii_read(MII_PHY_STATUS));
146 static unsigned int na_mii_check_speed (void)
150 /* Read Status register */
151 status = na_mii_read (MII_PHY_STATUS);
152 /* Check link status. If 0, default to 100 Mbps. */
153 if ((status & 0x0004) == 0) {
154 printf ("*Warning* no link detected, set default speed to 100Mbs\n");
157 if ((na_mii_read (17) & 0x4000) != 0) {
158 printf ("100Mbs link detected\n");
161 printf ("10Mbs link detected\n");
168 static int reset_eth (void)
173 pt = na_mii_identify_phy ();
176 na_mii_write (MII_PHY_CONTROL, 0x8000);
177 reset_timer_masked ();
178 while (get_timer_masked () < NA_MII_NEGOTIATE_DELAY) {
179 if ((na_mii_read (MII_PHY_STATUS) & 0x8000) == 0) {
183 if (get_timer_masked () >= NA_MII_NEGOTIATE_DELAY)
184 printf ("phy reset timeout\n");
186 /* set the PCS reg */
187 SET_EADDR (NETARM_ETH_PCS_CFG, NETARM_ETH_PCSC_CLKS_25M |
188 NETARM_ETH_PCSC_ENJAB | NETARM_ETH_PCSC_NOCFR);
191 na_mii_check_speed ();
193 /* Delay 10 millisecond. (Maybe this should be 1 second.) */
197 Enable statistics register autozero on read.
198 Do not insert MAC address on transmit.
199 Do not enable special test modes. */
200 SET_EADDR (NETARM_ETH_STL_CFG,
201 (NETARM_ETH_STLC_AUTOZ | NETARM_ETH_STLC_RXEN));
203 /* Set the inter-packet gap delay to 0.96us for MII.
204 The NET+ARM H/W Reference Guide indicates that the Back-to-back IPG
205 Gap Timer Register should be set to 0x15 and the Non Back-to-back IPG
206 Gap Timer Register should be set to 0x00000C12 for the MII PHY. */
207 SET_EADDR (NETARM_ETH_B2B_IPG_GAP_TMR, 0x15);
208 SET_EADDR (NETARM_ETH_NB2B_IPG_GAP_TMR, 0x00000C12);
210 /* Add CRC to end of packets.
211 Pad packets to minimum length of 64 bytes.
212 Allow unlimited length transmit packets.
213 Receive all broadcast packets.
214 NOTE: Multicast addressing is NOT enabled here currently. */
215 SET_EADDR (NETARM_ETH_MAC_CFG,
216 (NETARM_ETH_MACC_CRCEN |
217 NETARM_ETH_MACC_PADEN | NETARM_ETH_MACC_HUGEN));
218 SET_EADDR (NETARM_ETH_SAL_FILTER, NETARM_ETH_SALF_BROAD);
221 SET_EADDR (NETARM_ETH_GEN_CTRL,
222 (NETARM_ETH_GCR_ERX | NETARM_ETH_GCR_ETX));
228 extern int eth_init (bd_t * bd)
234 extern void eth_halt (void)
236 SET_EADDR (NETARM_ETH_GEN_CTRL, 0);
239 /* Get a data block via Ethernet */
240 extern int eth_rx (void)
243 unsigned short rxlen;
245 unsigned int rxstatus, lastrxlen;
248 /* RXBR is 1, data block was received */
249 if ((GET_EADDR (NETARM_ETH_GEN_STAT) & NETARM_ETH_GST_RXBR) == 0)
252 /* get status register and the length of received block */
253 rxstatus = GET_EADDR (NETARM_ETH_RX_STAT);
254 rxlen = (rxstatus & NETARM_ETH_RXSTAT_SIZE) >> 16;
259 /* clear RXBR to make fifo available */
260 SET_EADDR (NETARM_ETH_GEN_STAT,
261 GET_EADDR (NETARM_ETH_GEN_STAT) & ~NETARM_ETH_GST_RXBR);
263 /* clear TXBC to make fifo available */
264 /* According to NETARM50 data manual you just have to clear
265 RXBR but that has no effect. Only after clearing TXBC the
266 Fifo becomes readable. */
267 SET_EADDR (NETARM_ETH_GEN_STAT,
268 GET_EADDR (NETARM_ETH_GEN_STAT) & ~NETARM_ETH_GST_TXBC);
270 addr = (unsigned int *) NetRxPackets[0];
271 pa = (char *) NetRxPackets[0];
274 for (i = 0; i < rxlen / 4; i++) {
275 *addr = GET_EADDR (NETARM_ETH_FIFO_DAT1);
279 if (GET_EADDR (NETARM_ETH_GEN_STAT) & NETARM_ETH_GST_RXREGR) {
280 /* RXFDB indicates wether the last word is 1,2,3 or 4 bytes long */
282 (GET_EADDR (NETARM_ETH_GEN_STAT) &
283 NETARM_ETH_GST_RXFDB) >> 28;
284 *addr = GET_EADDR (NETARM_ETH_FIFO_DAT1);
298 /* Pass the packet up to the protocol layers. */
299 NetReceive (NetRxPackets[0], rxlen);
304 /* Send a data block via Ethernet. */
305 extern int eth_send (volatile void *packet, int length)
309 unsigned int *pa32, lastp = 0, rest;
311 pa = (char *) packet;
312 pa32 = (unsigned int *) packet;
313 length32 = length / 4;
316 /* make sure there's no garbage in the last word */
319 lastp = pa32[length32];
323 lastp = pa32[length32] & 0x000000ff;
326 lastp = pa32[length32] & 0x0000ffff;
329 lastp = pa32[length32] & 0x00ffffff;
333 /* write to the fifo */
334 for (i = 0; i < length32; i++)
335 SET_EADDR (NETARM_ETH_FIFO_DAT1, pa32[i]);
337 /* the last word is written to an extra register, this
338 starts the transmission */
339 SET_EADDR (NETARM_ETH_FIFO_DAT2, lastp);
341 /* NETARM_ETH_TXSTAT_TXOK should be checked, to know if the transmission
342 went fine. But we can't use the timer for a timeout loop because
343 of it is used already in upper layers. So we just try some times. */
346 if ((GET_EADDR (NETARM_ETH_TX_STAT) & NETARM_ETH_TXSTAT_TXOK)
347 == NETARM_ETH_TXSTAT_TXOK)
352 printf ("eth_send timeout\n");
356 #endif /* CONFIG_CMD_NET */
358 #endif /* CONFIG_DRIVER_NETARMETH */