1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * (C) Copyright 2009 Ilya Yanok, Emcraft Systems Ltd <yanok@emcraft.com>
4 * (C) Copyright 2008 Armadeus Systems, nc
5 * (C) Copyright 2008 Eric Jarrige <eric.jarrige@armadeus.org>
6 * (C) Copyright 2007 Pengutronix, Sascha Hauer <s.hauer@pengutronix.de>
7 * (C) Copyright 2007 Pengutronix, Juergen Beisert <j.beisert@pengutronix.de>
10 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
12 * This file is based on mpc4200fec.h
13 * (C) Copyright Motorola, Inc., 2000
21 /* Layout description of the FEC */
22 struct ethernet_regs {
25 /* Control and status Registers (offset 000-1FF) */
26 uint32_t res0[1]; /* MBAR_ETH + 0x000 */
27 uint32_t ievent; /* MBAR_ETH + 0x004 */
28 uint32_t imask; /* MBAR_ETH + 0x008 */
30 uint32_t res1[1]; /* MBAR_ETH + 0x00C */
31 uint32_t r_des_active; /* MBAR_ETH + 0x010 */
32 uint32_t x_des_active; /* MBAR_ETH + 0x014 */
33 uint32_t res2[3]; /* MBAR_ETH + 0x018-20 */
34 uint32_t ecntrl; /* MBAR_ETH + 0x024 */
36 uint32_t res3[6]; /* MBAR_ETH + 0x028-03C */
37 uint32_t mii_data; /* MBAR_ETH + 0x040 */
38 uint32_t mii_speed; /* MBAR_ETH + 0x044 */
39 uint32_t res4[7]; /* MBAR_ETH + 0x048-60 */
40 uint32_t mib_control; /* MBAR_ETH + 0x064 */
42 uint32_t res5[7]; /* MBAR_ETH + 0x068-80 */
43 uint32_t r_cntrl; /* MBAR_ETH + 0x084 */
44 uint32_t res6[15]; /* MBAR_ETH + 0x088-C0 */
45 uint32_t x_cntrl; /* MBAR_ETH + 0x0C4 */
46 uint32_t res7[7]; /* MBAR_ETH + 0x0C8-E0 */
47 uint32_t paddr1; /* MBAR_ETH + 0x0E4 */
48 uint32_t paddr2; /* MBAR_ETH + 0x0E8 */
49 uint32_t op_pause; /* MBAR_ETH + 0x0EC */
51 uint32_t res8[10]; /* MBAR_ETH + 0x0F0-114 */
52 uint32_t iaddr1; /* MBAR_ETH + 0x118 */
53 uint32_t iaddr2; /* MBAR_ETH + 0x11C */
54 uint32_t gaddr1; /* MBAR_ETH + 0x120 */
55 uint32_t gaddr2; /* MBAR_ETH + 0x124 */
56 uint32_t res9[7]; /* MBAR_ETH + 0x128-140 */
58 uint32_t x_wmrk; /* MBAR_ETH + 0x144 */
59 uint32_t res10[1]; /* MBAR_ETH + 0x148 */
60 uint32_t r_bound; /* MBAR_ETH + 0x14C */
61 uint32_t r_fstart; /* MBAR_ETH + 0x150 */
62 uint32_t res11[11]; /* MBAR_ETH + 0x154-17C */
63 uint32_t erdsr; /* MBAR_ETH + 0x180 */
64 uint32_t etdsr; /* MBAR_ETH + 0x184 */
65 uint32_t emrbr; /* MBAR_ETH + 0x188 */
66 uint32_t res12[29]; /* MBAR_ETH + 0x18C-1FC */
68 /* MIB COUNTERS (Offset 200-2FF) */
69 uint32_t rmon_t_drop; /* MBAR_ETH + 0x200 */
70 uint32_t rmon_t_packets; /* MBAR_ETH + 0x204 */
71 uint32_t rmon_t_bc_pkt; /* MBAR_ETH + 0x208 */
72 uint32_t rmon_t_mc_pkt; /* MBAR_ETH + 0x20C */
73 uint32_t rmon_t_crc_align; /* MBAR_ETH + 0x210 */
74 uint32_t rmon_t_undersize; /* MBAR_ETH + 0x214 */
75 uint32_t rmon_t_oversize; /* MBAR_ETH + 0x218 */
76 uint32_t rmon_t_frag; /* MBAR_ETH + 0x21C */
77 uint32_t rmon_t_jab; /* MBAR_ETH + 0x220 */
78 uint32_t rmon_t_col; /* MBAR_ETH + 0x224 */
79 uint32_t rmon_t_p64; /* MBAR_ETH + 0x228 */
80 uint32_t rmon_t_p65to127; /* MBAR_ETH + 0x22C */
81 uint32_t rmon_t_p128to255; /* MBAR_ETH + 0x230 */
82 uint32_t rmon_t_p256to511; /* MBAR_ETH + 0x234 */
83 uint32_t rmon_t_p512to1023; /* MBAR_ETH + 0x238 */
84 uint32_t rmon_t_p1024to2047; /* MBAR_ETH + 0x23C */
85 uint32_t rmon_t_p_gte2048; /* MBAR_ETH + 0x240 */
86 uint32_t rmon_t_octets; /* MBAR_ETH + 0x244 */
87 uint32_t ieee_t_drop; /* MBAR_ETH + 0x248 */
88 uint32_t ieee_t_frame_ok; /* MBAR_ETH + 0x24C */
89 uint32_t ieee_t_1col; /* MBAR_ETH + 0x250 */
90 uint32_t ieee_t_mcol; /* MBAR_ETH + 0x254 */
91 uint32_t ieee_t_def; /* MBAR_ETH + 0x258 */
92 uint32_t ieee_t_lcol; /* MBAR_ETH + 0x25C */
93 uint32_t ieee_t_excol; /* MBAR_ETH + 0x260 */
94 uint32_t ieee_t_macerr; /* MBAR_ETH + 0x264 */
95 uint32_t ieee_t_cserr; /* MBAR_ETH + 0x268 */
96 uint32_t ieee_t_sqe; /* MBAR_ETH + 0x26C */
97 uint32_t t_fdxfc; /* MBAR_ETH + 0x270 */
98 uint32_t ieee_t_octets_ok; /* MBAR_ETH + 0x274 */
100 uint32_t res13[2]; /* MBAR_ETH + 0x278-27C */
101 uint32_t rmon_r_drop; /* MBAR_ETH + 0x280 */
102 uint32_t rmon_r_packets; /* MBAR_ETH + 0x284 */
103 uint32_t rmon_r_bc_pkt; /* MBAR_ETH + 0x288 */
104 uint32_t rmon_r_mc_pkt; /* MBAR_ETH + 0x28C */
105 uint32_t rmon_r_crc_align; /* MBAR_ETH + 0x290 */
106 uint32_t rmon_r_undersize; /* MBAR_ETH + 0x294 */
107 uint32_t rmon_r_oversize; /* MBAR_ETH + 0x298 */
108 uint32_t rmon_r_frag; /* MBAR_ETH + 0x29C */
109 uint32_t rmon_r_jab; /* MBAR_ETH + 0x2A0 */
111 uint32_t rmon_r_resvd_0; /* MBAR_ETH + 0x2A4 */
113 uint32_t rmon_r_p64; /* MBAR_ETH + 0x2A8 */
114 uint32_t rmon_r_p65to127; /* MBAR_ETH + 0x2AC */
115 uint32_t rmon_r_p128to255; /* MBAR_ETH + 0x2B0 */
116 uint32_t rmon_r_p256to511; /* MBAR_ETH + 0x2B4 */
117 uint32_t rmon_r_p512to1023; /* MBAR_ETH + 0x2B8 */
118 uint32_t rmon_r_p1024to2047; /* MBAR_ETH + 0x2BC */
119 uint32_t rmon_r_p_gte2048; /* MBAR_ETH + 0x2C0 */
120 uint32_t rmon_r_octets; /* MBAR_ETH + 0x2C4 */
121 uint32_t ieee_r_drop; /* MBAR_ETH + 0x2C8 */
122 uint32_t ieee_r_frame_ok; /* MBAR_ETH + 0x2CC */
123 uint32_t ieee_r_crc; /* MBAR_ETH + 0x2D0 */
124 uint32_t ieee_r_align; /* MBAR_ETH + 0x2D4 */
125 uint32_t r_macerr; /* MBAR_ETH + 0x2D8 */
126 uint32_t r_fdxfc; /* MBAR_ETH + 0x2DC */
127 uint32_t ieee_r_octets_ok; /* MBAR_ETH + 0x2E0 */
129 uint32_t res14[7]; /* MBAR_ETH + 0x2E4-2FC */
131 #if defined(CONFIG_MX25) || defined(CONFIG_MX53) || defined(CONFIG_MX6SL)
132 uint16_t miigsk_cfgr; /* MBAR_ETH + 0x300 */
133 uint16_t res15[3]; /* MBAR_ETH + 0x302-306 */
134 uint16_t miigsk_enr; /* MBAR_ETH + 0x308 */
135 uint16_t res16[3]; /* MBAR_ETH + 0x30a-30e */
136 uint32_t res17[60]; /* MBAR_ETH + 0x300-3FF */
138 uint32_t res15[64]; /* MBAR_ETH + 0x300-3FF */
142 #define FEC_IEVENT_HBERR 0x80000000
143 #define FEC_IEVENT_BABR 0x40000000
144 #define FEC_IEVENT_BABT 0x20000000
145 #define FEC_IEVENT_GRA 0x10000000
146 #define FEC_IEVENT_TXF 0x08000000
147 #define FEC_IEVENT_TXB 0x04000000
148 #define FEC_IEVENT_RXF 0x02000000
149 #define FEC_IEVENT_RXB 0x01000000
150 #define FEC_IEVENT_MII 0x00800000
151 #define FEC_IEVENT_EBERR 0x00400000
152 #define FEC_IEVENT_LC 0x00200000
153 #define FEC_IEVENT_RL 0x00100000
154 #define FEC_IEVENT_UN 0x00080000
156 #define FEC_IMASK_HBERR 0x80000000
157 #define FEC_IMASK_BABR 0x40000000
158 #define FEC_IMASKT_BABT 0x20000000
159 #define FEC_IMASK_GRA 0x10000000
160 #define FEC_IMASKT_TXF 0x08000000
161 #define FEC_IMASK_TXB 0x04000000
162 #define FEC_IMASKT_RXF 0x02000000
163 #define FEC_IMASK_RXB 0x01000000
164 #define FEC_IMASK_MII 0x00800000
165 #define FEC_IMASK_EBERR 0x00400000
166 #define FEC_IMASK_LC 0x00200000
167 #define FEC_IMASKT_RL 0x00100000
168 #define FEC_IMASK_UN 0x00080000
170 #define FEC_RCNTRL_MAX_FL_SHIFT 16
171 #define FEC_RCNTRL_LOOP 0x00000001
172 #define FEC_RCNTRL_DRT 0x00000002
173 #define FEC_RCNTRL_MII_MODE 0x00000004
174 #define FEC_RCNTRL_PROM 0x00000008
175 #define FEC_RCNTRL_BC_REJ 0x00000010
176 #define FEC_RCNTRL_FCE 0x00000020
177 #define FEC_RCNTRL_RGMII 0x00000040
178 #define FEC_RCNTRL_RMII 0x00000100
179 #define FEC_RCNTRL_RMII_10T 0x00000200
181 #define FEC_TCNTRL_GTS 0x00000001
182 #define FEC_TCNTRL_HBC 0x00000002
183 #define FEC_TCNTRL_FDEN 0x00000004
184 #define FEC_TCNTRL_TFC_PAUSE 0x00000008
185 #define FEC_TCNTRL_RFC_PAUSE 0x00000010
187 #define FEC_ECNTRL_RESET 0x00000001 /* reset the FEC */
188 #define FEC_ECNTRL_ETHER_EN 0x00000002 /* enable the FEC */
189 #define FEC_ECNTRL_SPEED 0x00000020
190 #define FEC_ECNTRL_DBSWAP 0x00000100
192 #define FEC_X_WMRK_STRFWD 0x00000100
194 #define FEC_X_DES_ACTIVE_TDAR 0x01000000
195 #define FEC_R_DES_ACTIVE_RDAR 0x01000000
197 #if defined(CONFIG_MX25) || defined(CONFIG_MX53) || defined(CONFIG_MX6SL)
198 /* defines for MIIGSK */
199 /* RMII frequency control: 0=50MHz, 1=5MHz */
200 #define MIIGSK_CFGR_FRCONT (1 << 6)
202 #define MIIGSK_CFGR_LBMODE (1 << 4)
204 #define MIIGSK_CFGR_EMODE (1 << 3)
205 /* MII gasket mode field */
206 #define MIIGSK_CFGR_IF_MODE_MASK (3 << 0)
207 /* MMI/7-Wire mode */
208 #define MIIGSK_CFGR_IF_MODE_MII (0 << 0)
210 #define MIIGSK_CFGR_IF_MODE_RMII (1 << 0)
211 /* reflects MIIGSK Enable bit (RO) */
212 #define MIIGSK_ENR_READY (1 << 2)
213 /* enable MIGSK (set by default) */
214 #define MIIGSK_ENR_EN (1 << 1)
218 * @brief Receive & Transmit Buffer Descriptor definitions
220 * Note: The first BD must be aligned (see DB_ALIGNMENT)
223 uint16_t data_length; /* payload's length in bytes */
224 uint16_t status; /* BD's staus (see datasheet) */
225 uint32_t data_pointer; /* payload's buffer address */
228 /* Supported phy types on this platform */
230 SEVENWIRE, /* 7-wire */
231 MII10, /* MII 10Mbps */
232 MII100, /* MII 100Mbps */
237 /* @brief i.MX27-FEC private structure */
239 struct ethernet_regs *eth; /* pointer to register'S base */
240 enum xceiver_type xcv_type; /* transceiver type */
241 struct fec_bd *rbd_base; /* RBD ring */
242 int rbd_index; /* next receive BD to read */
243 struct fec_bd *tbd_base; /* TBD ring */
244 int tbd_index; /* next transmit BD to write */
250 struct phy_device *phydev;
253 int (*mii_postcall)(int);
255 #ifdef CONFIG_DM_REGULATOR
256 struct udevice *phy_supply;
258 #if CONFIG_IS_ENABLED(DM_GPIO)
259 struct gpio_desc phy_reset_gpio;
260 uint32_t reset_delay;
261 uint32_t reset_post_delay;
268 struct clk clk_enet_out;
274 void imx_get_mac_from_fuse(int dev_id, unsigned char *mac);
277 * @brief Numbers of buffer descriptors for receiving
279 * The number defines the stocked memory buffers for the receiving task.
280 * Larger values makes no sense in this limited environment.
282 #define FEC_RBD_NUM 64
285 * @brief Define the ethernet packet size limit in memory
287 * Note: Do not shrink this number. This will force the FEC to spread larger
288 * frames in more than one BD. This is nothing to worry about, but the current
289 * driver can't handle it.
291 #define FEC_MAX_PKT_SIZE 1536
293 /* Receive BD status bits */
294 #define FEC_RBD_EMPTY 0x8000 /* Receive BD status: Buffer is empty */
295 #define FEC_RBD_WRAP 0x2000 /* Receive BD status: Last BD in ring */
296 /* Receive BD status: Buffer is last in frame (useless here!) */
297 #define FEC_RBD_LAST 0x0800
298 #define FEC_RBD_MISS 0x0100 /* Receive BD status: Miss bit for prom mode */
299 /* Receive BD status: The received frame is broadcast frame */
300 #define FEC_RBD_BC 0x0080
301 /* Receive BD status: The received frame is multicast frame */
302 #define FEC_RBD_MC 0x0040
303 #define FEC_RBD_LG 0x0020 /* Receive BD status: Frame length violation */
304 #define FEC_RBD_NO 0x0010 /* Receive BD status: Nonoctet align frame */
305 #define FEC_RBD_CR 0x0004 /* Receive BD status: CRC error */
306 #define FEC_RBD_OV 0x0002 /* Receive BD status: Receive FIFO overrun */
307 #define FEC_RBD_TR 0x0001 /* Receive BD status: Frame is truncated */
308 #define FEC_RBD_ERR (FEC_RBD_LG | FEC_RBD_NO | FEC_RBD_CR | \
309 FEC_RBD_OV | FEC_RBD_TR)
311 /* Transmit BD status bits */
312 #define FEC_TBD_READY 0x8000 /* Tansmit BD status: Buffer is ready */
313 #define FEC_TBD_WRAP 0x2000 /* Tansmit BD status: Mark as last BD in ring */
314 #define FEC_TBD_LAST 0x0800 /* Tansmit BD status: Buffer is last in frame */
315 #define FEC_TBD_TC 0x0400 /* Tansmit BD status: Transmit the CRC */
316 #define FEC_TBD_ABC 0x0200 /* Tansmit BD status: Append bad CRC */
318 /* MII-related definitios */
319 #define FEC_MII_DATA_ST 0x40000000 /* Start of frame delimiter */
320 #define FEC_MII_DATA_OP_RD 0x20000000 /* Perform a read operation */
321 #define FEC_MII_DATA_OP_WR 0x10000000 /* Perform a write operation */
322 #define FEC_MII_DATA_PA_MSK 0x0f800000 /* PHY Address field mask */
323 #define FEC_MII_DATA_RA_MSK 0x007c0000 /* PHY Register field mask */
324 #define FEC_MII_DATA_TA 0x00020000 /* Turnaround */
325 #define FEC_MII_DATA_DATAMSK 0x0000ffff /* PHY data field */
327 #define FEC_MII_DATA_RA_SHIFT 18 /* MII Register address bits */
328 #define FEC_MII_DATA_PA_SHIFT 23 /* MII PHY address bits */
330 #endif /* __FEC_MXC_H */