1 /* QLogic qed NIC Driver
2 * Copyright (c) 2015 QLogic Corporation
4 * This software is available under the terms of the GNU General Public License
5 * (GPL) Version 2, available from the file COPYING in the main directory of
12 #include <linux/types.h>
14 #include <linux/delay.h>
15 #include <linux/firmware.h>
16 #include <linux/interrupt.h>
17 #include <linux/list.h>
18 #include <linux/mutex.h>
19 #include <linux/pci.h>
20 #include <linux/slab.h>
21 #include <linux/string.h>
22 #include <linux/workqueue.h>
23 #include <linux/zlib.h>
24 #include <linux/hashtable.h>
25 #include <linux/qed/qed_if.h>
28 extern const struct qed_common_ops qed_common_ops_pass;
29 #define DRV_MODULE_VERSION "8.7.1.20"
31 #define MAX_HWFNS_PER_DEVICE (4)
35 #define QED_WFQ_UNIT 100
38 enum qed_coalescing_mode {
39 QED_COAL_MODE_DISABLE,
43 struct qed_eth_cb_ops;
47 static inline u32 qed_db_addr(u32 cid, u32 DEMS)
49 u32 db_addr = FIELD_VALUE(DB_LEGACY_ADDR_DEMS, DEMS) |
50 FIELD_VALUE(DB_LEGACY_ADDR_ICID, cid);
55 #define ALIGNED_TYPE_SIZE(type_name, p_hwfn) \
56 ((sizeof(type_name) + (u32)(1 << (p_hwfn->cdev->cache_shift)) - 1) & \
57 ~((1 << (p_hwfn->cdev->cache_shift)) - 1))
59 #define for_each_hwfn(cdev, i) for (i = 0; i < cdev->num_hwfns; i++)
61 #define D_TRINE(val, cond1, cond2, true1, true2, def) \
62 (val == (cond1) ? true1 : \
63 (val == (cond2) ? true2 : def))
69 struct qed_sb_attn_info;
71 struct qed_sb_sp_info;
80 QED_MODE_L2GENEVE_TUNN,
81 QED_MODE_IPGENEVE_TUNN,
88 QED_TUNN_CLSS_MAC_VLAN,
89 QED_TUNN_CLSS_MAC_VNI,
90 QED_TUNN_CLSS_INNER_MAC_VLAN,
91 QED_TUNN_CLSS_INNER_MAC_VNI,
95 struct qed_tunn_start_params {
96 unsigned long tunn_mode;
99 u8 update_vxlan_udp_port;
100 u8 update_geneve_udp_port;
102 u8 tunn_clss_l2geneve;
103 u8 tunn_clss_ipgeneve;
108 struct qed_tunn_update_params {
109 unsigned long tunn_mode_update_mask;
110 unsigned long tunn_mode;
113 u8 update_rx_pf_clss;
114 u8 update_tx_pf_clss;
115 u8 update_vxlan_udp_port;
116 u8 update_geneve_udp_port;
118 u8 tunn_clss_l2geneve;
119 u8 tunn_clss_ipgeneve;
124 /* The PCI personality is not quite synonymous to protocol ID:
125 * 1. All personalities need CORE connections
126 * 2. The Ethernet personality may support also the RoCE protocol
128 enum qed_pci_personality {
132 QED_PCI_DEFAULT /* default in shmem */
135 /* All VFs are symmetric, all counters are PF + all VFs */
162 QED_PORT_MODE_DE_2X40G,
163 QED_PORT_MODE_DE_2X50G,
164 QED_PORT_MODE_DE_1X100G,
165 QED_PORT_MODE_DE_4X10G_F,
166 QED_PORT_MODE_DE_4X10G_E,
167 QED_PORT_MODE_DE_4X20G,
168 QED_PORT_MODE_DE_1X40G,
169 QED_PORT_MODE_DE_2X25G,
170 QED_PORT_MODE_DE_1X25G
180 /* PCI personality */
181 enum qed_pci_personality personality;
183 /* Resource Allocation scheme results */
184 u32 resc_start[QED_MAX_RESC];
185 u32 resc_num[QED_MAX_RESC];
186 u32 feat_num[QED_MAX_FEATURES];
188 #define RESC_START(_p_hwfn, resc) ((_p_hwfn)->hw_info.resc_start[resc])
189 #define RESC_NUM(_p_hwfn, resc) ((_p_hwfn)->hw_info.resc_num[resc])
190 #define RESC_END(_p_hwfn, resc) (RESC_START(_p_hwfn, resc) + \
191 RESC_NUM(_p_hwfn, resc))
192 #define FEAT_NUM(_p_hwfn, resc) ((_p_hwfn)->hw_info.feat_num[resc])
203 unsigned char hw_mac_addr[ETH_ALEN];
205 struct qed_igu_info *p_igu_info;
209 unsigned long device_capabilities;
212 struct qed_hw_cid_data {
214 bool b_cid_allocated;
216 /* Additional identifiers */
221 /* maximun size of read/write commands (HW limit) */
222 #define DMAE_MAX_RW_SIZE 0x2000
224 struct qed_dmae_info {
225 /* Mutex for synchronizing access to functions */
230 dma_addr_t completion_word_phys_addr;
232 /* The memory location where the DMAE writes the completion
233 * value when an operation is finished on this context.
235 u32 *p_completion_word;
237 dma_addr_t intermediate_buffer_phys_addr;
239 /* An intermediate buffer for DMAE operations that use virtual
240 * addresses - data is DMA'd to/from this buffer and then
241 * memcpy'd to/from the virtual address
243 u32 *p_intermediate_buffer;
245 dma_addr_t dmae_cmd_phys_addr;
246 struct dmae_cmd *p_dmae_cmd;
249 struct qed_wfq_data {
250 /* when feature is configured for at least 1 vport */
256 struct init_qm_pq_params *qm_pq_params;
257 struct init_qm_vport_params *qm_vport_params;
258 struct init_qm_port_params *qm_port_params;
269 u8 max_phys_tcs_per_port;
276 struct qed_wfq_data *wfq_data;
285 struct qed_storm_stats {
286 struct storm_stats mstats;
287 struct storm_stats pstats;
288 struct storm_stats tstats;
289 struct storm_stats ustats;
293 struct fw_ver_info *fw_ver_info;
294 const u8 *modes_tree_buf;
295 union init_op *init_ops;
300 struct qed_simd_fp_handler {
302 void (*func)(void *);
306 struct qed_dev *cdev;
307 u8 my_id; /* ID inside the PF */
308 #define IS_LEAD_HWFN(edev) (!((edev)->my_id))
309 u8 rel_pf_id; /* Relative to engine*/
311 #define QED_PATH_ID(_p_hwfn) ((_p_hwfn)->abs_pf_id & 1)
317 char name[NAME_SIZE];
319 bool first_on_engine;
322 u8 num_funcs_on_engine;
326 void __iomem *regview;
327 void __iomem *doorbells;
329 unsigned long db_size;
332 struct qed_ptt_pool *p_ptt_pool;
335 struct qed_hw_info hw_info;
337 /* rt_array (for init-tool) */
338 struct qed_rt_data rt_data;
341 struct qed_spq *p_spq;
347 struct qed_consq *p_consq;
349 /* Slow-Path definitions */
350 struct tasklet_struct *sp_dpc;
351 bool b_sp_dpc_enabled;
353 struct qed_ptt *p_main_ptt;
354 struct qed_ptt *p_dpc_ptt;
356 struct qed_sb_sp_info *p_sp_sb;
357 struct qed_sb_attn_info *p_sb_attn;
359 /* Protocol related */
360 struct qed_pf_params pf_params;
362 bool b_rdma_enabled_in_prs;
363 u32 rdma_prs_search_reg;
365 /* Array of sb_info of all status blocks */
366 struct qed_sb_info *sbs_info[MAX_SB_PER_PF_MIMD];
369 struct qed_cxt_mngr *p_cxt_mngr;
371 /* Flag indicating whether interrupts are enabled or not*/
373 bool b_int_requested;
375 /* True if the driver requests for the link */
376 bool b_drv_link_init;
378 struct qed_vf_iov *vf_iov_info;
379 struct qed_pf_iov *pf_iov_info;
380 struct qed_mcp_info *mcp_info;
382 struct qed_dcbx_info *p_dcbx_info;
384 struct qed_hw_cid_data *p_tx_cids;
385 struct qed_hw_cid_data *p_rx_cids;
387 struct qed_dmae_info dmae_info;
390 struct qed_qm_info qm_info;
391 struct qed_storm_stats storm_stats;
393 /* Buffer for unzipping firmware data */
396 struct qed_simd_fp_handler simd_proto_handler[64];
398 #ifdef CONFIG_QED_SRIOV
399 struct workqueue_struct *iov_wq;
400 struct delayed_work iov_task;
401 unsigned long iov_task_flags;
404 struct z_stream_s *stream;
410 unsigned long mem_start;
411 unsigned long mem_end;
416 struct qed_int_param {
419 u8 min_msix_cnt; /* for minimal functionality */
422 struct qed_int_params {
423 struct qed_int_param in;
424 struct qed_int_param out;
425 struct msix_entry *msix_table;
434 char name[NAME_SIZE];
437 #define QED_DEV_TYPE_BB (0 << 0)
438 #define QED_DEV_TYPE_AH BIT(0)
439 /* Translate type/revision combo into the proper conditions */
440 #define QED_IS_BB(dev) ((dev)->type == QED_DEV_TYPE_BB)
441 #define QED_IS_BB_A0(dev) (QED_IS_BB(dev) && \
443 #define QED_IS_BB_B0(dev) (QED_IS_BB(dev) && \
446 #define QED_GET_TYPE(dev) (QED_IS_BB_A0(dev) ? CHIP_BB_A0 : \
447 QED_IS_BB_B0(dev) ? CHIP_BB_B0 : CHIP_K2)
453 #define CHIP_NUM_MASK 0xffff
454 #define CHIP_NUM_SHIFT 16
457 #define CHIP_REV_MASK 0xf
458 #define CHIP_REV_SHIFT 12
459 #define CHIP_REV_IS_A0(_cdev) (!(_cdev)->chip_rev)
460 #define CHIP_REV_IS_B0(_cdev) ((_cdev)->chip_rev == 1)
463 #define CHIP_METAL_MASK 0xff
464 #define CHIP_METAL_SHIFT 4
467 #define CHIP_BOND_ID_MASK 0xf
468 #define CHIP_BOND_ID_SHIFT 0
471 u8 num_ports_in_engines;
472 u8 num_funcs_in_port;
475 enum qed_mf_mode mf_mode;
476 #define IS_MF_DEFAULT(_p_hwfn) (((_p_hwfn)->cdev)->mf_mode == QED_MF_DEFAULT)
477 #define IS_MF_SI(_p_hwfn) (((_p_hwfn)->cdev)->mf_mode == QED_MF_NPAR)
478 #define IS_MF_SD(_p_hwfn) (((_p_hwfn)->cdev)->mf_mode == QED_MF_OVLAN)
482 u8 ver_str[VER_SIZE];
484 /* Add MF related configuration */
491 enum qed_coalescing_mode int_coalescing_mode;
492 u16 rx_coalesce_usecs;
493 u16 tx_coalesce_usecs;
495 /* Start Bar offset of first hwfn */
496 void __iomem *regview;
497 void __iomem *doorbells;
499 unsigned long db_size;
505 const struct iro *iro_arr;
506 #define IRO (p_hwfn->cdev->iro_arr)
510 struct qed_hwfn hwfns[MAX_HWFNS_PER_DEVICE];
513 struct qed_hw_sriov_info *p_iov_info;
514 #define IS_QED_SRIOV(cdev) (!!(cdev)->p_iov_info)
516 unsigned long tunn_mode;
521 struct qed_eth_stats *reset_stats;
522 struct qed_fw_data *fw_data;
526 /* Linux specific here */
527 struct qede_dev *edev;
528 struct pci_dev *pdev;
531 struct pci_params pci_params;
533 struct qed_int_params int_params;
536 #define IS_QED_ETH_IF(cdev) ((cdev)->protocol == QED_PROTOCOL_ETH)
538 /* Callbacks to protocol driver */
540 struct qed_common_cb_ops *common;
541 struct qed_eth_cb_ops *eth;
545 const struct firmware *firmware;
548 #define NUM_OF_VFS(dev) MAX_NUM_VFS_BB
549 #define NUM_OF_L2_QUEUES(dev) MAX_NUM_L2_QUEUES_BB
550 #define NUM_OF_SBS(dev) MAX_SB_PER_PATH_BB
551 #define NUM_OF_ENG_PFS(dev) MAX_NUM_PFS_BB
554 * @brief qed_concrete_to_sw_fid - get the sw function id from
555 * the concrete value.
557 * @param concrete_fid
561 static inline u8 qed_concrete_to_sw_fid(struct qed_dev *cdev,
564 u8 pfid = GET_FIELD(concrete_fid, PXP_CONCRETE_FID_PFID);
572 int qed_configure_vport_wfq(struct qed_dev *cdev, u16 vp_id, u32 rate);
573 void qed_configure_vp_wfq_on_link_change(struct qed_dev *cdev, u32 min_pf_rate);
575 void qed_clean_wfq_db(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt);
576 #define QED_LEADING_HWFN(dev) (&dev->hwfns[0])
578 /* Other Linux specific common definitions */
579 #define DP_NAME(cdev) ((cdev)->name)
581 #define REG_ADDR(cdev, offset) (void __iomem *)((u8 __iomem *)\
585 #define REG_RD(cdev, offset) readl(REG_ADDR(cdev, offset))
586 #define REG_WR(cdev, offset, val) writel((u32)val, REG_ADDR(cdev, offset))
587 #define REG_WR16(cdev, offset, val) writew((u16)val, REG_ADDR(cdev, offset))
589 #define DOORBELL(cdev, db_addr, val) \
590 writel((u32)val, (void __iomem *)((u8 __iomem *)\
591 (cdev->doorbells) + (db_addr)))
594 int qed_fill_dev_info(struct qed_dev *cdev,
595 struct qed_dev_info *dev_info);
596 void qed_link_update(struct qed_hwfn *hwfn);
597 u32 qed_unzip_data(struct qed_hwfn *p_hwfn,
598 u32 input_len, u8 *input_buf,
599 u32 max_size, u8 *unzip_buf);
601 int qed_slowpath_irq_req(struct qed_hwfn *hwfn);