2 * Copyright (c) 2017, Mellanox Technologies, Ltd. All rights reserved.
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
33 #ifndef __MLX5_FPGA_CORE_H__
34 #define __MLX5_FPGA_CORE_H__
36 #ifdef CONFIG_MLX5_FPGA
40 /* Represents an Innova device */
41 struct mlx5_fpga_device {
42 struct mlx5_core_dev *mdev;
43 spinlock_t state_lock; /* Protects state transitions */
44 enum mlx5_fpga_status state;
45 enum mlx5_fpga_image last_admin_image;
46 enum mlx5_fpga_image last_oper_image;
48 /* QP Connection resources */
51 struct mlx5_core_mkey mkey;
52 struct mlx5_uars_page *uar;
55 struct mlx5_fpga_ipsec *ipsec;
56 struct mlx5_fpga_tls *tls;
59 #define mlx5_fpga_dbg(__adev, format, ...) \
60 dev_dbg(&(__adev)->mdev->pdev->dev, "FPGA: %s:%d:(pid %d): " format, \
61 __func__, __LINE__, current->pid, ##__VA_ARGS__)
63 #define mlx5_fpga_err(__adev, format, ...) \
64 dev_err(&(__adev)->mdev->pdev->dev, "FPGA: %s:%d:(pid %d): " format, \
65 __func__, __LINE__, current->pid, ##__VA_ARGS__)
67 #define mlx5_fpga_warn(__adev, format, ...) \
68 dev_warn(&(__adev)->mdev->pdev->dev, "FPGA: %s:%d:(pid %d): " format, \
69 __func__, __LINE__, current->pid, ##__VA_ARGS__)
71 #define mlx5_fpga_warn_ratelimited(__adev, format, ...) \
72 dev_warn_ratelimited(&(__adev)->mdev->pdev->dev, "FPGA: %s:%d: " \
73 format, __func__, __LINE__, ##__VA_ARGS__)
75 #define mlx5_fpga_notice(__adev, format, ...) \
76 dev_notice(&(__adev)->mdev->pdev->dev, "FPGA: " format, ##__VA_ARGS__)
78 #define mlx5_fpga_info(__adev, format, ...) \
79 dev_info(&(__adev)->mdev->pdev->dev, "FPGA: " format, ##__VA_ARGS__)
81 int mlx5_fpga_init(struct mlx5_core_dev *mdev);
82 void mlx5_fpga_cleanup(struct mlx5_core_dev *mdev);
83 int mlx5_fpga_device_start(struct mlx5_core_dev *mdev);
84 void mlx5_fpga_device_stop(struct mlx5_core_dev *mdev);
85 void mlx5_fpga_event(struct mlx5_core_dev *mdev, u8 event, void *data);
89 static inline int mlx5_fpga_init(struct mlx5_core_dev *mdev)
94 static inline void mlx5_fpga_cleanup(struct mlx5_core_dev *mdev)
98 static inline int mlx5_fpga_device_start(struct mlx5_core_dev *mdev)
103 static inline void mlx5_fpga_device_stop(struct mlx5_core_dev *mdev)
107 static inline void mlx5_fpga_event(struct mlx5_core_dev *mdev, u8 event,
114 #endif /* __MLX5_FPGA_CORE_H__ */