1 /* SPDX-License-Identifier: GPL-2.0 */
2 /* Copyright (c) 2018 Intel Corporation */
7 #include <linux/kobject.h>
9 #include <linux/netdevice.h>
10 #include <linux/vmalloc.h>
11 #include <linux/ethtool.h>
12 #include <linux/sctp.h>
13 #include <linux/ptp_clock_kernel.h>
14 #include <linux/timecounter.h>
15 #include <linux/net_tstamp.h>
19 void igc_ethtool_set_ops(struct net_device *);
21 /* Transmit and receive queues */
22 #define IGC_MAX_RX_QUEUES 4
23 #define IGC_MAX_TX_QUEUES 4
25 #define MAX_Q_VECTORS 8
26 #define MAX_STD_JUMBO_FRAME_SIZE 9216
28 #define MAX_ETYPE_FILTER 8
29 #define IGC_RETA_SIZE 128
33 #define IGC_N_PEROUT 2
36 #define MAX_FLEX_FILTER 32
38 enum igc_mac_filter_type {
39 IGC_MAC_FILTER_TYPE_DST = 0,
40 IGC_MAC_FILTER_TYPE_SRC
43 struct igc_tx_queue_stats {
50 struct igc_rx_queue_stats {
58 struct igc_rx_packet_stats {
59 u64 ipv4_packets; /* IPv4 headers processed */
60 u64 ipv4e_packets; /* IPv4E headers with extensions processed */
61 u64 ipv6_packets; /* IPv6 headers processed */
62 u64 ipv6e_packets; /* IPv6E headers with extensions processed */
63 u64 tcp_packets; /* TCP headers processed */
64 u64 udp_packets; /* UDP headers processed */
65 u64 sctp_packets; /* SCTP headers processed */
66 u64 nfs_packets; /* NFS headers processe */
70 struct igc_ring_container {
71 struct igc_ring *ring; /* pointer to linked list of rings */
72 unsigned int total_bytes; /* total bytes processed this int */
73 unsigned int total_packets; /* total packets processed this int */
74 u16 work_limit; /* total work allowed per interrupt */
75 u8 count; /* total number of rings in vector */
76 u8 itr; /* current ITR setting for ring */
80 struct igc_q_vector *q_vector; /* backlink to q_vector */
81 struct net_device *netdev; /* back pointer to net_device */
82 struct device *dev; /* device for dma mapping */
83 union { /* array of buffer info structs */
84 struct igc_tx_buffer *tx_buffer_info;
85 struct igc_rx_buffer *rx_buffer_info;
87 void *desc; /* descriptor ring memory */
88 unsigned long flags; /* ring specific flags */
89 void __iomem *tail; /* pointer to ring tail register */
90 dma_addr_t dma; /* phys address of the ring */
91 unsigned int size; /* length of desc. ring in bytes */
93 u16 count; /* number of desc. in the ring */
94 u8 queue_index; /* logical index of the ring*/
95 u8 reg_idx; /* physical index of the ring */
96 bool launchtime_enable; /* true if LaunchTime is enabled */
97 ktime_t last_tx_cycle; /* end of the cycle with a launchtime transmission */
98 ktime_t last_ff_cycle; /* Last cycle with an active first flag */
104 bool cbs_enable; /* indicates if CBS is enabled */
105 s32 idleslope; /* idleSlope in kbps */
106 s32 sendslope; /* sendSlope in kbps */
107 s32 hicredit; /* hiCredit in bytes */
108 s32 locredit; /* loCredit in bytes */
110 /* everything past this point are written often */
118 struct igc_tx_queue_stats tx_stats;
119 struct u64_stats_sync tx_syncp;
120 struct u64_stats_sync tx_syncp2;
124 struct igc_rx_queue_stats rx_stats;
125 struct igc_rx_packet_stats pkt_stats;
126 struct u64_stats_sync rx_syncp;
131 struct xdp_rxq_info xdp_rxq;
132 struct xsk_buff_pool *xsk_pool;
133 } ____cacheline_internodealigned_in_smp;
135 /* Board specific private data structure */
137 struct net_device *netdev;
139 struct ethtool_eee eee;
144 unsigned int num_q_vectors;
146 struct msix_entry *msix_entries;
150 u32 tx_timeout_count;
152 struct igc_ring *tx_ring[IGC_MAX_TX_QUEUES];
156 struct igc_ring *rx_ring[IGC_MAX_RX_QUEUES];
158 struct timer_list watchdog_timer;
159 struct timer_list dma_err_timer;
160 struct timer_list phy_info_timer;
170 /* Interrupt Throttle Rate */
174 struct work_struct reset_task;
175 struct work_struct watchdog_task;
176 struct work_struct dma_err_task;
179 u8 tx_timeout_factor;
188 u32 qbv_config_change_errors;
190 /* OS defined structs */
191 struct pci_dev *pdev;
192 /* lock for statistics */
193 spinlock_t stats64_lock;
194 struct rtnl_link_stats64 stats64;
196 /* structs defined in igc_hw.h */
198 struct igc_hw_stats stats;
200 struct igc_q_vector *q_vector[MAX_Q_VECTORS];
201 u32 eims_enable_mask;
207 u32 tx_hwtstamp_timeouts;
208 u32 tx_hwtstamp_skipped;
209 u32 rx_hwtstamp_cleared;
212 u32 rss_indir_tbl_init;
214 /* Any access to elements in nfc_rule_list is protected by the
217 struct mutex nfc_rule_lock;
218 struct list_head nfc_rule_list;
219 unsigned int nfc_rule_count;
221 u8 rss_indir_tbl[IGC_RETA_SIZE];
223 unsigned long link_check_timeout;
228 struct ptp_clock *ptp_clock;
229 struct ptp_clock_info ptp_caps;
230 struct work_struct ptp_tx_work;
231 struct sk_buff *ptp_tx_skb;
232 struct hwtstamp_config tstamp_config;
233 unsigned long ptp_tx_start;
234 unsigned int ptp_flags;
235 /* System time value lock */
236 spinlock_t tmreg_lock;
237 struct cyclecounter cc;
238 struct timecounter tc;
239 struct timespec64 prev_ptp_time; /* Pre-reset PTP clock */
240 ktime_t ptp_reset_start; /* Reset time in clock mono */
241 struct system_time_snapshot snapshot;
245 struct bpf_prog *xdp_prog;
247 bool pps_sys_wrap_on;
249 struct ptp_pin_desc sdp_config[IGC_N_SDP];
251 struct timespec64 start;
252 struct timespec64 period;
253 } perout[IGC_N_PEROUT];
256 void igc_up(struct igc_adapter *adapter);
257 void igc_down(struct igc_adapter *adapter);
258 int igc_open(struct net_device *netdev);
259 int igc_close(struct net_device *netdev);
260 int igc_setup_tx_resources(struct igc_ring *ring);
261 int igc_setup_rx_resources(struct igc_ring *ring);
262 void igc_free_tx_resources(struct igc_ring *ring);
263 void igc_free_rx_resources(struct igc_ring *ring);
264 unsigned int igc_get_max_rss_queues(struct igc_adapter *adapter);
265 void igc_set_flag_queue_pairs(struct igc_adapter *adapter,
266 const u32 max_rss_queues);
267 int igc_reinit_queues(struct igc_adapter *adapter);
268 void igc_write_rss_indir_tbl(struct igc_adapter *adapter);
269 bool igc_has_link(struct igc_adapter *adapter);
270 void igc_reset(struct igc_adapter *adapter);
271 void igc_update_stats(struct igc_adapter *adapter);
272 void igc_disable_rx_ring(struct igc_ring *ring);
273 void igc_enable_rx_ring(struct igc_ring *ring);
274 void igc_disable_tx_ring(struct igc_ring *ring);
275 void igc_enable_tx_ring(struct igc_ring *ring);
276 int igc_xsk_wakeup(struct net_device *dev, u32 queue_id, u32 flags);
278 /* igc_dump declarations */
279 void igc_rings_dump(struct igc_adapter *adapter);
280 void igc_regs_dump(struct igc_adapter *adapter);
282 extern char igc_driver_name[];
284 #define IGC_REGS_LEN 740
286 /* flags controlling PTP/1588 function */
287 #define IGC_PTP_ENABLED BIT(0)
289 /* Flags definitions */
290 #define IGC_FLAG_HAS_MSI BIT(0)
291 #define IGC_FLAG_QUEUE_PAIRS BIT(3)
292 #define IGC_FLAG_DMAC BIT(4)
293 #define IGC_FLAG_PTP BIT(8)
294 #define IGC_FLAG_WOL_SUPPORTED BIT(8)
295 #define IGC_FLAG_NEED_LINK_UPDATE BIT(9)
296 #define IGC_FLAG_MEDIA_RESET BIT(10)
297 #define IGC_FLAG_MAS_ENABLE BIT(12)
298 #define IGC_FLAG_HAS_MSIX BIT(13)
299 #define IGC_FLAG_EEE BIT(14)
300 #define IGC_FLAG_VLAN_PROMISC BIT(15)
301 #define IGC_FLAG_RX_LEGACY BIT(16)
302 #define IGC_FLAG_TSN_QBV_ENABLED BIT(17)
303 #define IGC_FLAG_TSN_QAV_ENABLED BIT(18)
305 #define IGC_FLAG_TSN_ANY_ENABLED \
306 (IGC_FLAG_TSN_QBV_ENABLED | IGC_FLAG_TSN_QAV_ENABLED)
308 #define IGC_FLAG_RSS_FIELD_IPV4_UDP BIT(6)
309 #define IGC_FLAG_RSS_FIELD_IPV6_UDP BIT(7)
311 #define IGC_MRQC_ENABLE_RSS_MQ 0x00000002
312 #define IGC_MRQC_RSS_FIELD_IPV4_UDP 0x00400000
313 #define IGC_MRQC_RSS_FIELD_IPV6_UDP 0x00800000
315 /* Interrupt defines */
316 #define IGC_START_ITR 648 /* ~6000 ints/sec */
317 #define IGC_4K_ITR 980
318 #define IGC_20K_ITR 196
319 #define IGC_70K_ITR 56
321 #define IGC_DEFAULT_ITR 3 /* dynamic */
322 #define IGC_MAX_ITR_USECS 10000
323 #define IGC_MIN_ITR_USECS 10
324 #define NON_Q_VECTORS 1
325 #define MAX_MSIX_ENTRIES 10
327 /* TX/RX descriptor defines */
328 #define IGC_DEFAULT_TXD 256
329 #define IGC_DEFAULT_TX_WORK 128
330 #define IGC_MIN_TXD 80
331 #define IGC_MAX_TXD 4096
333 #define IGC_DEFAULT_RXD 256
334 #define IGC_MIN_RXD 80
335 #define IGC_MAX_RXD 4096
337 /* Supported Rx Buffer Sizes */
338 #define IGC_RXBUFFER_256 256
339 #define IGC_RXBUFFER_2048 2048
340 #define IGC_RXBUFFER_3072 3072
342 #define AUTO_ALL_MODES 0
343 #define IGC_RX_HDR_LEN IGC_RXBUFFER_256
345 /* Transmit and receive latency (for PTP timestamps) */
346 #define IGC_I225_TX_LATENCY_10 240
347 #define IGC_I225_TX_LATENCY_100 58
348 #define IGC_I225_TX_LATENCY_1000 80
349 #define IGC_I225_TX_LATENCY_2500 1325
350 #define IGC_I225_RX_LATENCY_10 6450
351 #define IGC_I225_RX_LATENCY_100 185
352 #define IGC_I225_RX_LATENCY_1000 300
353 #define IGC_I225_RX_LATENCY_2500 1485
355 /* RX and TX descriptor control thresholds.
356 * PTHRESH - MAC will consider prefetch if it has fewer than this number of
357 * descriptors available in its onboard memory.
358 * Setting this to 0 disables RX descriptor prefetch.
359 * HTHRESH - MAC will only prefetch if there are at least this many descriptors
360 * available in host memory.
361 * If PTHRESH is 0, this should also be 0.
362 * WTHRESH - RX descriptor writeback threshold - MAC will delay writing back
363 * descriptors until either it has this many to write back, or the
366 #define IGC_RX_PTHRESH 8
367 #define IGC_RX_HTHRESH 8
368 #define IGC_TX_PTHRESH 8
369 #define IGC_TX_HTHRESH 1
370 #define IGC_RX_WTHRESH 4
371 #define IGC_TX_WTHRESH 16
373 #define IGC_RX_DMA_ATTR \
374 (DMA_ATTR_SKIP_CPU_SYNC | DMA_ATTR_WEAK_ORDERING)
376 #define IGC_TS_HDR_LEN 16
378 #define IGC_SKB_PAD (NET_SKB_PAD + NET_IP_ALIGN)
380 #if (PAGE_SIZE < 8192)
381 #define IGC_MAX_FRAME_BUILD_SKB \
382 (SKB_WITH_OVERHEAD(IGC_RXBUFFER_2048) - IGC_SKB_PAD - IGC_TS_HDR_LEN)
384 #define IGC_MAX_FRAME_BUILD_SKB (IGC_RXBUFFER_2048 - IGC_TS_HDR_LEN)
387 /* How many Rx Buffers do we bundle into one write to the hardware ? */
388 #define IGC_RX_BUFFER_WRITE 16 /* Must be power of 2 */
391 #define IGC_TX_FLAGS_VLAN_MASK 0xffff0000
392 #define IGC_TX_FLAGS_VLAN_SHIFT 16
394 /* igc_test_staterr - tests bits within Rx descriptor status and error fields */
395 static inline __le32 igc_test_staterr(union igc_adv_rx_desc *rx_desc,
396 const u32 stat_err_bits)
398 return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
405 __IGC_PTP_TX_IN_PROGRESS,
410 IGC_TX_FLAGS_VLAN = 0x01,
411 IGC_TX_FLAGS_TSO = 0x02,
412 IGC_TX_FLAGS_TSTAMP = 0x04,
415 IGC_TX_FLAGS_IPV4 = 0x10,
416 IGC_TX_FLAGS_CSUM = 0x20,
423 /* The largest size we can write to the descriptor is 65535. In order to
424 * maintain a power of two alignment we have to limit ourselves to 32K.
426 #define IGC_MAX_TXD_PWR 15
427 #define IGC_MAX_DATA_PER_TXD BIT(IGC_MAX_TXD_PWR)
429 /* Tx Descriptors needed, worst case */
430 #define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IGC_MAX_DATA_PER_TXD)
431 #define DESC_NEEDED (MAX_SKB_FRAGS + 4)
433 enum igc_tx_buffer_type {
434 IGC_TX_BUFFER_TYPE_SKB,
435 IGC_TX_BUFFER_TYPE_XDP,
436 IGC_TX_BUFFER_TYPE_XSK,
439 /* wrapper around a pointer to a socket buffer,
440 * so a DMA handle can be stored along with the buffer
442 struct igc_tx_buffer {
443 union igc_adv_tx_desc *next_to_watch;
444 unsigned long time_stamp;
445 enum igc_tx_buffer_type type;
448 struct xdp_frame *xdpf;
450 unsigned int bytecount;
454 DEFINE_DMA_UNMAP_ADDR(dma);
455 DEFINE_DMA_UNMAP_LEN(len);
459 struct igc_rx_buffer {
464 #if (BITS_PER_LONG > 32) || (PAGE_SIZE >= 65536)
471 struct xdp_buff *xdp;
475 struct igc_q_vector {
476 struct igc_adapter *adapter; /* backlink */
477 void __iomem *itr_register;
478 u32 eims_value; /* EIMS mask value */
483 struct igc_ring_container rx, tx;
485 struct napi_struct napi;
487 struct rcu_head rcu; /* to avoid race with update stats on free */
488 char name[IFNAMSIZ + 9];
489 struct net_device poll_dev;
491 /* for dynamic allocation of rings associated with this q_vector */
492 struct igc_ring ring[] ____cacheline_internodealigned_in_smp;
495 enum igc_filter_match_flags {
496 IGC_FILTER_FLAG_ETHER_TYPE = BIT(0),
497 IGC_FILTER_FLAG_VLAN_TCI = BIT(1),
498 IGC_FILTER_FLAG_SRC_MAC_ADDR = BIT(2),
499 IGC_FILTER_FLAG_DST_MAC_ADDR = BIT(3),
500 IGC_FILTER_FLAG_USER_DATA = BIT(4),
501 IGC_FILTER_FLAG_VLAN_ETYPE = BIT(5),
504 struct igc_nfc_filter {
509 u8 src_addr[ETH_ALEN];
510 u8 dst_addr[ETH_ALEN];
520 struct igc_nfc_rule {
521 struct list_head list;
522 struct igc_nfc_filter filter;
528 /* IGC supports a total of 32 NFC rules: 16 MAC address based, 8 VLAN priority
529 * based, 8 ethertype based and 32 Flex filter based rules.
531 #define IGC_MAX_RXNFC_RULES 64
533 struct igc_flex_filter {
544 /* igc_desc_unused - calculate if we have unused descriptors */
545 static inline u16 igc_desc_unused(const struct igc_ring *ring)
547 u16 ntc = ring->next_to_clean;
548 u16 ntu = ring->next_to_use;
550 return ((ntc > ntu) ? 0 : ring->count) + ntc - ntu - 1;
553 static inline s32 igc_get_phy_info(struct igc_hw *hw)
555 if (hw->phy.ops.get_phy_info)
556 return hw->phy.ops.get_phy_info(hw);
561 static inline s32 igc_reset_phy(struct igc_hw *hw)
563 if (hw->phy.ops.reset)
564 return hw->phy.ops.reset(hw);
569 static inline struct netdev_queue *txring_txq(const struct igc_ring *tx_ring)
571 return netdev_get_tx_queue(tx_ring->netdev, tx_ring->queue_index);
574 enum igc_ring_flags_t {
575 IGC_RING_FLAG_RX_3K_BUFFER,
576 IGC_RING_FLAG_RX_BUILD_SKB_ENABLED,
577 IGC_RING_FLAG_RX_SCTP_CSUM,
578 IGC_RING_FLAG_RX_LB_VLAN_BSWAP,
579 IGC_RING_FLAG_TX_CTX_IDX,
580 IGC_RING_FLAG_TX_DETECT_HANG,
581 IGC_RING_FLAG_AF_XDP_ZC,
584 #define ring_uses_large_buffer(ring) \
585 test_bit(IGC_RING_FLAG_RX_3K_BUFFER, &(ring)->flags)
586 #define set_ring_uses_large_buffer(ring) \
587 set_bit(IGC_RING_FLAG_RX_3K_BUFFER, &(ring)->flags)
588 #define clear_ring_uses_large_buffer(ring) \
589 clear_bit(IGC_RING_FLAG_RX_3K_BUFFER, &(ring)->flags)
591 #define ring_uses_build_skb(ring) \
592 test_bit(IGC_RING_FLAG_RX_BUILD_SKB_ENABLED, &(ring)->flags)
594 static inline unsigned int igc_rx_bufsz(struct igc_ring *ring)
596 #if (PAGE_SIZE < 8192)
597 if (ring_uses_large_buffer(ring))
598 return IGC_RXBUFFER_3072;
600 if (ring_uses_build_skb(ring))
601 return IGC_MAX_FRAME_BUILD_SKB + IGC_TS_HDR_LEN;
603 return IGC_RXBUFFER_2048;
606 static inline unsigned int igc_rx_pg_order(struct igc_ring *ring)
608 #if (PAGE_SIZE < 8192)
609 if (ring_uses_large_buffer(ring))
615 static inline s32 igc_read_phy_reg(struct igc_hw *hw, u32 offset, u16 *data)
617 if (hw->phy.ops.read_reg)
618 return hw->phy.ops.read_reg(hw, offset, data);
623 void igc_reinit_locked(struct igc_adapter *);
624 struct igc_nfc_rule *igc_get_nfc_rule(struct igc_adapter *adapter,
626 int igc_add_nfc_rule(struct igc_adapter *adapter, struct igc_nfc_rule *rule);
627 void igc_del_nfc_rule(struct igc_adapter *adapter, struct igc_nfc_rule *rule);
629 void igc_ptp_init(struct igc_adapter *adapter);
630 void igc_ptp_reset(struct igc_adapter *adapter);
631 void igc_ptp_suspend(struct igc_adapter *adapter);
632 void igc_ptp_stop(struct igc_adapter *adapter);
633 ktime_t igc_ptp_rx_pktstamp(struct igc_adapter *adapter, __le32 *buf);
634 int igc_ptp_set_ts_config(struct net_device *netdev, struct ifreq *ifr);
635 int igc_ptp_get_ts_config(struct net_device *netdev, struct ifreq *ifr);
636 void igc_ptp_tx_hang(struct igc_adapter *adapter);
637 void igc_ptp_read(struct igc_adapter *adapter, struct timespec64 *ts);
639 #define igc_rx_pg_size(_ring) (PAGE_SIZE << igc_rx_pg_order(_ring))
641 #define IGC_TXD_DCMD (IGC_ADVTXD_DCMD_EOP | IGC_ADVTXD_DCMD_RS)
643 #define IGC_RX_DESC(R, i) \
644 (&(((union igc_adv_rx_desc *)((R)->desc))[i]))
645 #define IGC_TX_DESC(R, i) \
646 (&(((union igc_adv_tx_desc *)((R)->desc))[i]))
647 #define IGC_TX_CTXTDESC(R, i) \
648 (&(((struct igc_adv_tx_context_desc *)((R)->desc))[i]))