1 // SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause)
2 /* Copyright 2017-2019 NXP */
4 #include <asm/unaligned.h>
5 #include <linux/mdio.h>
6 #include <linux/module.h>
7 #include <linux/fsl/enetc_mdio.h>
8 #include <linux/of_platform.h>
9 #include <linux/of_mdio.h>
10 #include <linux/of_net.h>
11 #include "enetc_ierb.h"
14 #define ENETC_DRV_NAME_STR "ENETC PF driver"
16 static void enetc_pf_get_primary_mac_addr(struct enetc_hw *hw, int si, u8 *addr)
18 u32 upper = __raw_readl(hw->port + ENETC_PSIPMAR0(si));
19 u16 lower = __raw_readw(hw->port + ENETC_PSIPMAR1(si));
21 put_unaligned_le32(upper, addr);
22 put_unaligned_le16(lower, addr + 4);
25 static void enetc_pf_set_primary_mac_addr(struct enetc_hw *hw, int si,
28 u32 upper = get_unaligned_le32(addr);
29 u16 lower = get_unaligned_le16(addr + 4);
31 __raw_writel(upper, hw->port + ENETC_PSIPMAR0(si));
32 __raw_writew(lower, hw->port + ENETC_PSIPMAR1(si));
35 static int enetc_pf_set_mac_addr(struct net_device *ndev, void *addr)
37 struct enetc_ndev_priv *priv = netdev_priv(ndev);
38 struct sockaddr *saddr = addr;
40 if (!is_valid_ether_addr(saddr->sa_data))
41 return -EADDRNOTAVAIL;
43 memcpy(ndev->dev_addr, saddr->sa_data, ndev->addr_len);
44 enetc_pf_set_primary_mac_addr(&priv->si->hw, 0, saddr->sa_data);
49 static void enetc_set_vlan_promisc(struct enetc_hw *hw, char si_map)
51 u32 val = enetc_port_rd(hw, ENETC_PSIPVMR);
53 val &= ~ENETC_PSIPVMR_SET_VP(ENETC_VLAN_PROMISC_MAP_ALL);
54 enetc_port_wr(hw, ENETC_PSIPVMR, ENETC_PSIPVMR_SET_VP(si_map) | val);
57 static void enetc_enable_si_vlan_promisc(struct enetc_pf *pf, int si_idx)
59 pf->vlan_promisc_simap |= BIT(si_idx);
60 enetc_set_vlan_promisc(&pf->si->hw, pf->vlan_promisc_simap);
63 static void enetc_disable_si_vlan_promisc(struct enetc_pf *pf, int si_idx)
65 pf->vlan_promisc_simap &= ~BIT(si_idx);
66 enetc_set_vlan_promisc(&pf->si->hw, pf->vlan_promisc_simap);
69 static void enetc_set_isol_vlan(struct enetc_hw *hw, int si, u16 vlan, u8 qos)
74 val = ENETC_PSIVLAN_EN | ENETC_PSIVLAN_SET_QOS(qos) | vlan;
76 enetc_port_wr(hw, ENETC_PSIVLANR(si), val);
79 static int enetc_mac_addr_hash_idx(const u8 *addr)
81 u64 fold = __swab64(ether_addr_to_u64(addr)) >> 16;
86 for (i = 0; i < 8; i++)
87 mask |= BIT_ULL(i * 6);
89 for (i = 0; i < 6; i++)
90 res |= (hweight64(fold & (mask << i)) & 0x1) << i;
95 static void enetc_reset_mac_addr_filter(struct enetc_mac_filter *filter)
97 filter->mac_addr_cnt = 0;
99 bitmap_zero(filter->mac_hash_table,
100 ENETC_MADDR_HASH_TBL_SZ);
103 static void enetc_add_mac_addr_em_filter(struct enetc_mac_filter *filter,
104 const unsigned char *addr)
106 /* add exact match addr */
107 ether_addr_copy(filter->mac_addr, addr);
108 filter->mac_addr_cnt++;
111 static void enetc_add_mac_addr_ht_filter(struct enetc_mac_filter *filter,
112 const unsigned char *addr)
114 int idx = enetc_mac_addr_hash_idx(addr);
116 /* add hash table entry */
117 __set_bit(idx, filter->mac_hash_table);
118 filter->mac_addr_cnt++;
121 static void enetc_clear_mac_ht_flt(struct enetc_si *si, int si_idx, int type)
123 bool err = si->errata & ENETC_ERR_UCMCSWP;
126 enetc_port_wr(&si->hw, ENETC_PSIUMHFR0(si_idx, err), 0);
127 enetc_port_wr(&si->hw, ENETC_PSIUMHFR1(si_idx), 0);
129 enetc_port_wr(&si->hw, ENETC_PSIMMHFR0(si_idx, err), 0);
130 enetc_port_wr(&si->hw, ENETC_PSIMMHFR1(si_idx), 0);
134 static void enetc_set_mac_ht_flt(struct enetc_si *si, int si_idx, int type,
137 bool err = si->errata & ENETC_ERR_UCMCSWP;
140 enetc_port_wr(&si->hw, ENETC_PSIUMHFR0(si_idx, err),
141 lower_32_bits(hash));
142 enetc_port_wr(&si->hw, ENETC_PSIUMHFR1(si_idx),
143 upper_32_bits(hash));
145 enetc_port_wr(&si->hw, ENETC_PSIMMHFR0(si_idx, err),
146 lower_32_bits(hash));
147 enetc_port_wr(&si->hw, ENETC_PSIMMHFR1(si_idx),
148 upper_32_bits(hash));
152 static void enetc_sync_mac_filters(struct enetc_pf *pf)
154 struct enetc_mac_filter *f = pf->mac_filter;
155 struct enetc_si *si = pf->si;
158 pos = EMETC_MAC_ADDR_FILT_RES;
160 for (i = 0; i < MADDR_TYPE; i++, f++) {
161 bool em = (f->mac_addr_cnt == 1) && (i == UC);
162 bool clear = !f->mac_addr_cnt;
166 enetc_clear_mac_flt_entry(si, pos);
168 enetc_clear_mac_ht_flt(si, 0, i);
172 /* exact match filter */
176 enetc_clear_mac_ht_flt(si, 0, UC);
178 err = enetc_set_mac_flt_entry(si, pos, f->mac_addr,
183 /* fallback to HT filtering */
184 dev_warn(&si->pdev->dev, "fallback to HT filt (%d)\n",
188 /* hash table filter, clear EM filter for UC entries */
190 enetc_clear_mac_flt_entry(si, pos);
192 enetc_set_mac_ht_flt(si, 0, i, *f->mac_hash_table);
196 static void enetc_pf_set_rx_mode(struct net_device *ndev)
198 struct enetc_ndev_priv *priv = netdev_priv(ndev);
199 struct enetc_pf *pf = enetc_si_priv(priv->si);
200 struct enetc_hw *hw = &priv->si->hw;
201 bool uprom = false, mprom = false;
202 struct enetc_mac_filter *filter;
203 struct netdev_hw_addr *ha;
207 if (ndev->flags & IFF_PROMISC) {
208 /* enable promisc mode for SI0 (PF) */
209 psipmr = ENETC_PSIPMR_SET_UP(0) | ENETC_PSIPMR_SET_MP(0);
212 } else if (ndev->flags & IFF_ALLMULTI) {
213 /* enable multi cast promisc mode for SI0 (PF) */
214 psipmr = ENETC_PSIPMR_SET_MP(0);
218 /* first 2 filter entries belong to PF */
220 /* Update unicast filters */
221 filter = &pf->mac_filter[UC];
222 enetc_reset_mac_addr_filter(filter);
224 em = (netdev_uc_count(ndev) == 1);
225 netdev_for_each_uc_addr(ha, ndev) {
227 enetc_add_mac_addr_em_filter(filter, ha->addr);
231 enetc_add_mac_addr_ht_filter(filter, ha->addr);
236 /* Update multicast filters */
237 filter = &pf->mac_filter[MC];
238 enetc_reset_mac_addr_filter(filter);
240 netdev_for_each_mc_addr(ha, ndev) {
241 if (!is_multicast_ether_addr(ha->addr))
244 enetc_add_mac_addr_ht_filter(filter, ha->addr);
248 if (!uprom || !mprom)
249 /* update PF entries */
250 enetc_sync_mac_filters(pf);
252 psipmr |= enetc_port_rd(hw, ENETC_PSIPMR) &
253 ~(ENETC_PSIPMR_SET_UP(0) | ENETC_PSIPMR_SET_MP(0));
254 enetc_port_wr(hw, ENETC_PSIPMR, psipmr);
257 static void enetc_set_vlan_ht_filter(struct enetc_hw *hw, int si_idx,
260 enetc_port_wr(hw, ENETC_PSIVHFR0(si_idx), lower_32_bits(hash));
261 enetc_port_wr(hw, ENETC_PSIVHFR1(si_idx), upper_32_bits(hash));
264 static int enetc_vid_hash_idx(unsigned int vid)
269 for (i = 0; i < 6; i++)
270 res |= (hweight8(vid & (BIT(i) | BIT(i + 6))) & 0x1) << i;
275 static void enetc_sync_vlan_ht_filter(struct enetc_pf *pf, bool rehash)
280 bitmap_zero(pf->vlan_ht_filter, ENETC_VLAN_HT_SIZE);
282 for_each_set_bit(i, pf->active_vlans, VLAN_N_VID) {
283 int hidx = enetc_vid_hash_idx(i);
285 __set_bit(hidx, pf->vlan_ht_filter);
289 enetc_set_vlan_ht_filter(&pf->si->hw, 0, *pf->vlan_ht_filter);
292 static int enetc_vlan_rx_add_vid(struct net_device *ndev, __be16 prot, u16 vid)
294 struct enetc_ndev_priv *priv = netdev_priv(ndev);
295 struct enetc_pf *pf = enetc_si_priv(priv->si);
298 __set_bit(vid, pf->active_vlans);
300 idx = enetc_vid_hash_idx(vid);
301 if (!__test_and_set_bit(idx, pf->vlan_ht_filter))
302 enetc_sync_vlan_ht_filter(pf, false);
307 static int enetc_vlan_rx_del_vid(struct net_device *ndev, __be16 prot, u16 vid)
309 struct enetc_ndev_priv *priv = netdev_priv(ndev);
310 struct enetc_pf *pf = enetc_si_priv(priv->si);
312 __clear_bit(vid, pf->active_vlans);
313 enetc_sync_vlan_ht_filter(pf, true);
318 static void enetc_set_loopback(struct net_device *ndev, bool en)
320 struct enetc_ndev_priv *priv = netdev_priv(ndev);
321 struct enetc_hw *hw = &priv->si->hw;
324 reg = enetc_port_rd(hw, ENETC_PM0_IF_MODE);
325 if (reg & ENETC_PM0_IFM_RG) {
327 reg = (reg & ~ENETC_PM0_IFM_RLP) |
328 (en ? ENETC_PM0_IFM_RLP : 0);
329 enetc_port_wr(hw, ENETC_PM0_IF_MODE, reg);
331 /* assume SGMII mode */
332 reg = enetc_port_rd(hw, ENETC_PM0_CMD_CFG);
333 reg = (reg & ~ENETC_PM0_CMD_XGLP) |
334 (en ? ENETC_PM0_CMD_XGLP : 0);
335 reg = (reg & ~ENETC_PM0_CMD_PHY_TX_EN) |
336 (en ? ENETC_PM0_CMD_PHY_TX_EN : 0);
337 enetc_port_wr(hw, ENETC_PM0_CMD_CFG, reg);
338 enetc_port_wr(hw, ENETC_PM1_CMD_CFG, reg);
342 static int enetc_pf_set_vf_mac(struct net_device *ndev, int vf, u8 *mac)
344 struct enetc_ndev_priv *priv = netdev_priv(ndev);
345 struct enetc_pf *pf = enetc_si_priv(priv->si);
346 struct enetc_vf_state *vf_state;
348 if (vf >= pf->total_vfs)
351 if (!is_valid_ether_addr(mac))
352 return -EADDRNOTAVAIL;
354 vf_state = &pf->vf_state[vf];
355 vf_state->flags |= ENETC_VF_FLAG_PF_SET_MAC;
356 enetc_pf_set_primary_mac_addr(&priv->si->hw, vf + 1, mac);
360 static int enetc_pf_set_vf_vlan(struct net_device *ndev, int vf, u16 vlan,
361 u8 qos, __be16 proto)
363 struct enetc_ndev_priv *priv = netdev_priv(ndev);
364 struct enetc_pf *pf = enetc_si_priv(priv->si);
366 if (priv->si->errata & ENETC_ERR_VLAN_ISOL)
369 if (vf >= pf->total_vfs)
372 if (proto != htons(ETH_P_8021Q))
373 /* only C-tags supported for now */
374 return -EPROTONOSUPPORT;
376 enetc_set_isol_vlan(&priv->si->hw, vf + 1, vlan, qos);
380 static int enetc_pf_set_vf_spoofchk(struct net_device *ndev, int vf, bool en)
382 struct enetc_ndev_priv *priv = netdev_priv(ndev);
383 struct enetc_pf *pf = enetc_si_priv(priv->si);
386 if (vf >= pf->total_vfs)
389 cfgr = enetc_port_rd(&priv->si->hw, ENETC_PSICFGR0(vf + 1));
390 cfgr = (cfgr & ~ENETC_PSICFGR0_ASE) | (en ? ENETC_PSICFGR0_ASE : 0);
391 enetc_port_wr(&priv->si->hw, ENETC_PSICFGR0(vf + 1), cfgr);
396 static int enetc_setup_mac_address(struct device_node *np, struct enetc_pf *pf,
399 struct device *dev = &pf->si->pdev->dev;
400 struct enetc_hw *hw = &pf->si->hw;
401 u8 mac_addr[ETH_ALEN] = { 0 };
404 /* (1) try to get the MAC address from the device tree */
406 err = of_get_mac_address(np, mac_addr);
407 if (err == -EPROBE_DEFER)
411 /* (2) bootloader supplied MAC address */
412 if (is_zero_ether_addr(mac_addr))
413 enetc_pf_get_primary_mac_addr(hw, si, mac_addr);
415 /* (3) choose a random one */
416 if (is_zero_ether_addr(mac_addr)) {
417 eth_random_addr(mac_addr);
418 dev_info(dev, "no MAC address specified for SI%d, using %pM\n",
422 enetc_pf_set_primary_mac_addr(hw, si, mac_addr);
427 static int enetc_setup_mac_addresses(struct device_node *np,
432 /* The PF might take its MAC from the device tree */
433 err = enetc_setup_mac_address(np, pf, 0);
437 for (i = 0; i < pf->total_vfs; i++) {
438 err = enetc_setup_mac_address(NULL, pf, i + 1);
446 static void enetc_port_assign_rfs_entries(struct enetc_si *si)
448 struct enetc_pf *pf = enetc_si_priv(si);
449 struct enetc_hw *hw = &si->hw;
450 int num_entries, vf_entries, i;
453 /* split RFS entries between functions */
454 val = enetc_port_rd(hw, ENETC_PRFSCAPR);
455 num_entries = ENETC_PRFSCAPR_GET_NUM_RFS(val);
456 vf_entries = num_entries / (pf->total_vfs + 1);
458 for (i = 0; i < pf->total_vfs; i++)
459 enetc_port_wr(hw, ENETC_PSIRFSCFGR(i + 1), vf_entries);
460 enetc_port_wr(hw, ENETC_PSIRFSCFGR(0),
461 num_entries - vf_entries * pf->total_vfs);
463 /* enable RFS on port */
464 enetc_port_wr(hw, ENETC_PRFSMR, ENETC_PRFSMR_RFSE);
467 static void enetc_port_si_configure(struct enetc_si *si)
469 struct enetc_pf *pf = enetc_si_priv(si);
470 struct enetc_hw *hw = &si->hw;
474 val = enetc_port_rd(hw, ENETC_PCAPR0);
475 num_rings = min(ENETC_PCAPR0_RXBDR(val), ENETC_PCAPR0_TXBDR(val));
477 val = ENETC_PSICFGR0_SET_TXBDR(ENETC_PF_NUM_RINGS);
478 val |= ENETC_PSICFGR0_SET_RXBDR(ENETC_PF_NUM_RINGS);
480 if (unlikely(num_rings < ENETC_PF_NUM_RINGS)) {
481 val = ENETC_PSICFGR0_SET_TXBDR(num_rings);
482 val |= ENETC_PSICFGR0_SET_RXBDR(num_rings);
484 dev_warn(&si->pdev->dev, "Found %d rings, expected %d!\n",
485 num_rings, ENETC_PF_NUM_RINGS);
490 /* Add default one-time settings for SI0 (PF) */
491 val |= ENETC_PSICFGR0_SIVC(ENETC_VLAN_TYPE_C | ENETC_VLAN_TYPE_S);
493 enetc_port_wr(hw, ENETC_PSICFGR0(0), val);
496 num_rings -= ENETC_PF_NUM_RINGS;
498 /* Configure the SIs for each available VF */
499 val = ENETC_PSICFGR0_SIVC(ENETC_VLAN_TYPE_C | ENETC_VLAN_TYPE_S);
500 val |= ENETC_PSICFGR0_VTE | ENETC_PSICFGR0_SIVIE;
503 num_rings /= pf->total_vfs;
504 val |= ENETC_PSICFGR0_SET_TXBDR(num_rings);
505 val |= ENETC_PSICFGR0_SET_RXBDR(num_rings);
508 for (i = 0; i < pf->total_vfs; i++)
509 enetc_port_wr(hw, ENETC_PSICFGR0(i + 1), val);
511 /* Port level VLAN settings */
512 val = ENETC_PVCLCTR_OVTPIDL(ENETC_VLAN_TYPE_C | ENETC_VLAN_TYPE_S);
513 enetc_port_wr(hw, ENETC_PVCLCTR, val);
514 /* use outer tag for VLAN filtering */
515 enetc_port_wr(hw, ENETC_PSIVLANFMR, ENETC_PSIVLANFMR_VS);
518 static void enetc_configure_port_mac(struct enetc_hw *hw)
520 enetc_port_wr(hw, ENETC_PM0_MAXFRM,
521 ENETC_SET_MAXFRM(ENETC_RX_MAXFRM_SIZE));
523 enetc_port_wr(hw, ENETC_PTCMSDUR(0), ENETC_MAC_MAXFRM_SIZE);
525 enetc_port_wr(hw, ENETC_PM0_CMD_CFG, ENETC_PM0_CMD_PHY_TX_EN |
526 ENETC_PM0_CMD_TXP | ENETC_PM0_PROMISC);
528 enetc_port_wr(hw, ENETC_PM1_CMD_CFG, ENETC_PM0_CMD_PHY_TX_EN |
529 ENETC_PM0_CMD_TXP | ENETC_PM0_PROMISC);
531 /* On LS1028A, the MAC RX FIFO defaults to 2, which is too high
532 * and may lead to RX lock-up under traffic. Set it to 1 instead,
533 * as recommended by the hardware team.
535 enetc_port_wr(hw, ENETC_PM0_RX_FIFO, ENETC_PM0_RX_FIFO_VAL);
538 static void enetc_mac_config(struct enetc_hw *hw, phy_interface_t phy_mode)
542 if (phy_interface_mode_is_rgmii(phy_mode)) {
543 val = enetc_port_rd(hw, ENETC_PM0_IF_MODE);
544 val &= ~(ENETC_PM0_IFM_EN_AUTO | ENETC_PM0_IFM_IFMODE_MASK);
545 val |= ENETC_PM0_IFM_IFMODE_GMII | ENETC_PM0_IFM_RG;
546 enetc_port_wr(hw, ENETC_PM0_IF_MODE, val);
549 if (phy_mode == PHY_INTERFACE_MODE_USXGMII) {
550 val = ENETC_PM0_IFM_FULL_DPX | ENETC_PM0_IFM_IFMODE_XGMII;
551 enetc_port_wr(hw, ENETC_PM0_IF_MODE, val);
555 static void enetc_mac_enable(struct enetc_hw *hw, bool en)
557 u32 val = enetc_port_rd(hw, ENETC_PM0_CMD_CFG);
559 val &= ~(ENETC_PM0_TX_EN | ENETC_PM0_RX_EN);
560 val |= en ? (ENETC_PM0_TX_EN | ENETC_PM0_RX_EN) : 0;
562 enetc_port_wr(hw, ENETC_PM0_CMD_CFG, val);
563 enetc_port_wr(hw, ENETC_PM1_CMD_CFG, val);
566 static void enetc_configure_port_pmac(struct enetc_hw *hw)
570 /* Set pMAC step lock */
571 temp = enetc_port_rd(hw, ENETC_PFPMR);
572 enetc_port_wr(hw, ENETC_PFPMR,
573 temp | ENETC_PFPMR_PMACE | ENETC_PFPMR_MWLM);
575 temp = enetc_port_rd(hw, ENETC_MMCSR);
576 enetc_port_wr(hw, ENETC_MMCSR, temp | ENETC_MMCSR_ME);
579 static void enetc_configure_port(struct enetc_pf *pf)
581 u8 hash_key[ENETC_RSSHASH_KEY_SIZE];
582 struct enetc_hw *hw = &pf->si->hw;
584 enetc_configure_port_pmac(hw);
586 enetc_configure_port_mac(hw);
588 enetc_port_si_configure(pf->si);
590 /* set up hash key */
591 get_random_bytes(hash_key, ENETC_RSSHASH_KEY_SIZE);
592 enetc_set_rss_key(hw, hash_key);
594 /* split up RFS entries */
595 enetc_port_assign_rfs_entries(pf->si);
597 /* enforce VLAN promisc mode for all SIs */
598 pf->vlan_promisc_simap = ENETC_VLAN_PROMISC_MAP_ALL;
599 enetc_set_vlan_promisc(hw, pf->vlan_promisc_simap);
601 enetc_port_wr(hw, ENETC_PSIPMR, 0);
604 enetc_port_wr(hw, ENETC_PMR, ENETC_PMR_EN);
608 static u16 enetc_msg_pf_set_vf_primary_mac_addr(struct enetc_pf *pf,
611 struct enetc_vf_state *vf_state = &pf->vf_state[vf_id];
612 struct enetc_msg_swbd *msg = &pf->rxmsg[vf_id];
613 struct enetc_msg_cmd_set_primary_mac *cmd;
614 struct device *dev = &pf->si->pdev->dev;
618 cmd = (struct enetc_msg_cmd_set_primary_mac *)msg->vaddr;
619 cmd_id = cmd->header.id;
620 if (cmd_id != ENETC_MSG_CMD_MNG_ADD)
621 return ENETC_MSG_CMD_STATUS_FAIL;
623 addr = cmd->mac.sa_data;
624 if (vf_state->flags & ENETC_VF_FLAG_PF_SET_MAC)
625 dev_warn(dev, "Attempt to override PF set mac addr for VF%d\n",
628 enetc_pf_set_primary_mac_addr(&pf->si->hw, vf_id + 1, addr);
630 return ENETC_MSG_CMD_STATUS_OK;
633 void enetc_msg_handle_rxmsg(struct enetc_pf *pf, int vf_id, u16 *status)
635 struct enetc_msg_swbd *msg = &pf->rxmsg[vf_id];
636 struct device *dev = &pf->si->pdev->dev;
637 struct enetc_msg_cmd_header *cmd_hdr;
640 *status = ENETC_MSG_CMD_STATUS_OK;
641 cmd_hdr = (struct enetc_msg_cmd_header *)msg->vaddr;
642 cmd_type = cmd_hdr->type;
645 case ENETC_MSG_CMD_MNG_MAC:
646 *status = enetc_msg_pf_set_vf_primary_mac_addr(pf, vf_id);
649 dev_err(dev, "command not supported (cmd_type: 0x%x)\n",
654 #ifdef CONFIG_PCI_IOV
655 static int enetc_sriov_configure(struct pci_dev *pdev, int num_vfs)
657 struct enetc_si *si = pci_get_drvdata(pdev);
658 struct enetc_pf *pf = enetc_si_priv(si);
662 enetc_msg_psi_free(pf);
665 pci_disable_sriov(pdev);
667 pf->num_vfs = num_vfs;
669 pf->vf_state = kcalloc(num_vfs, sizeof(struct enetc_vf_state),
676 err = enetc_msg_psi_init(pf);
678 dev_err(&pdev->dev, "enetc_msg_psi_init (%d)\n", err);
682 err = pci_enable_sriov(pdev, num_vfs);
684 dev_err(&pdev->dev, "pci_enable_sriov err %d\n", err);
692 enetc_msg_psi_free(pf);
700 #define enetc_sriov_configure(pdev, num_vfs) (void)0
703 static int enetc_pf_set_features(struct net_device *ndev,
704 netdev_features_t features)
706 netdev_features_t changed = ndev->features ^ features;
707 struct enetc_ndev_priv *priv = netdev_priv(ndev);
709 if (changed & NETIF_F_HW_VLAN_CTAG_FILTER) {
710 struct enetc_pf *pf = enetc_si_priv(priv->si);
712 if (!!(features & NETIF_F_HW_VLAN_CTAG_FILTER))
713 enetc_disable_si_vlan_promisc(pf, 0);
715 enetc_enable_si_vlan_promisc(pf, 0);
718 if (changed & NETIF_F_LOOPBACK)
719 enetc_set_loopback(ndev, !!(features & NETIF_F_LOOPBACK));
721 return enetc_set_features(ndev, features);
724 static const struct net_device_ops enetc_ndev_ops = {
725 .ndo_open = enetc_open,
726 .ndo_stop = enetc_close,
727 .ndo_start_xmit = enetc_xmit,
728 .ndo_get_stats = enetc_get_stats,
729 .ndo_set_mac_address = enetc_pf_set_mac_addr,
730 .ndo_set_rx_mode = enetc_pf_set_rx_mode,
731 .ndo_vlan_rx_add_vid = enetc_vlan_rx_add_vid,
732 .ndo_vlan_rx_kill_vid = enetc_vlan_rx_del_vid,
733 .ndo_set_vf_mac = enetc_pf_set_vf_mac,
734 .ndo_set_vf_vlan = enetc_pf_set_vf_vlan,
735 .ndo_set_vf_spoofchk = enetc_pf_set_vf_spoofchk,
736 .ndo_set_features = enetc_pf_set_features,
737 .ndo_eth_ioctl = enetc_ioctl,
738 .ndo_setup_tc = enetc_setup_tc,
739 .ndo_bpf = enetc_setup_bpf,
740 .ndo_xdp_xmit = enetc_xdp_xmit,
743 static void enetc_pf_netdev_setup(struct enetc_si *si, struct net_device *ndev,
744 const struct net_device_ops *ndev_ops)
746 struct enetc_ndev_priv *priv = netdev_priv(ndev);
748 SET_NETDEV_DEV(ndev, &si->pdev->dev);
751 priv->dev = &si->pdev->dev;
754 priv->msg_enable = (NETIF_MSG_WOL << 1) - 1;
755 ndev->netdev_ops = ndev_ops;
756 enetc_set_ethtool_ops(ndev);
757 ndev->watchdog_timeo = 5 * HZ;
758 ndev->max_mtu = ENETC_MAX_MTU;
760 ndev->hw_features = NETIF_F_SG | NETIF_F_RXCSUM |
761 NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX |
762 NETIF_F_HW_VLAN_CTAG_FILTER | NETIF_F_LOOPBACK;
763 ndev->features = NETIF_F_HIGHDMA | NETIF_F_SG | NETIF_F_RXCSUM |
764 NETIF_F_HW_VLAN_CTAG_TX |
765 NETIF_F_HW_VLAN_CTAG_RX;
768 ndev->hw_features |= NETIF_F_RXHASH;
770 ndev->priv_flags |= IFF_UNICAST_FLT;
772 if (si->hw_features & ENETC_SI_F_QBV)
773 priv->active_offloads |= ENETC_F_QBV;
775 if (si->hw_features & ENETC_SI_F_PSFP && !enetc_psfp_enable(priv)) {
776 priv->active_offloads |= ENETC_F_QCI;
777 ndev->features |= NETIF_F_HW_TC;
778 ndev->hw_features |= NETIF_F_HW_TC;
781 /* pick up primary MAC address from SI */
782 enetc_get_primary_mac_addr(&si->hw, ndev->dev_addr);
785 static int enetc_mdio_probe(struct enetc_pf *pf, struct device_node *np)
787 struct device *dev = &pf->si->pdev->dev;
788 struct enetc_mdio_priv *mdio_priv;
792 bus = devm_mdiobus_alloc_size(dev, sizeof(*mdio_priv));
796 bus->name = "Freescale ENETC MDIO Bus";
797 bus->read = enetc_mdio_read;
798 bus->write = enetc_mdio_write;
800 mdio_priv = bus->priv;
801 mdio_priv->hw = &pf->si->hw;
802 mdio_priv->mdio_base = ENETC_EMDIO_BASE;
803 snprintf(bus->id, MII_BUS_ID_SIZE, "%s", dev_name(dev));
805 err = of_mdiobus_register(bus, np);
807 dev_err(dev, "cannot register MDIO bus\n");
816 static void enetc_mdio_remove(struct enetc_pf *pf)
819 mdiobus_unregister(pf->mdio);
822 static int enetc_imdio_create(struct enetc_pf *pf)
824 struct device *dev = &pf->si->pdev->dev;
825 struct enetc_mdio_priv *mdio_priv;
826 struct lynx_pcs *pcs_lynx;
827 struct mdio_device *pcs;
831 bus = mdiobus_alloc_size(sizeof(*mdio_priv));
835 bus->name = "Freescale ENETC internal MDIO Bus";
836 bus->read = enetc_mdio_read;
837 bus->write = enetc_mdio_write;
840 mdio_priv = bus->priv;
841 mdio_priv->hw = &pf->si->hw;
842 mdio_priv->mdio_base = ENETC_PM_IMDIO_BASE;
843 snprintf(bus->id, MII_BUS_ID_SIZE, "%s-imdio", dev_name(dev));
845 err = mdiobus_register(bus);
847 dev_err(dev, "cannot register internal MDIO bus (%d)\n", err);
851 pcs = mdio_device_create(bus, 0);
854 dev_err(dev, "cannot create pcs (%d)\n", err);
855 goto unregister_mdiobus;
858 pcs_lynx = lynx_pcs_create(pcs);
860 mdio_device_free(pcs);
862 dev_err(dev, "cannot create lynx pcs (%d)\n", err);
863 goto unregister_mdiobus;
872 mdiobus_unregister(bus);
878 static void enetc_imdio_remove(struct enetc_pf *pf)
881 mdio_device_free(pf->pcs->mdio);
882 lynx_pcs_destroy(pf->pcs);
885 mdiobus_unregister(pf->imdio);
886 mdiobus_free(pf->imdio);
890 static bool enetc_port_has_pcs(struct enetc_pf *pf)
892 return (pf->if_mode == PHY_INTERFACE_MODE_SGMII ||
893 pf->if_mode == PHY_INTERFACE_MODE_2500BASEX ||
894 pf->if_mode == PHY_INTERFACE_MODE_USXGMII);
897 static int enetc_mdiobus_create(struct enetc_pf *pf, struct device_node *node)
899 struct device_node *mdio_np;
902 mdio_np = of_get_child_by_name(node, "mdio");
904 err = enetc_mdio_probe(pf, mdio_np);
906 of_node_put(mdio_np);
911 if (enetc_port_has_pcs(pf)) {
912 err = enetc_imdio_create(pf);
914 enetc_mdio_remove(pf);
922 static void enetc_mdiobus_destroy(struct enetc_pf *pf)
924 enetc_mdio_remove(pf);
925 enetc_imdio_remove(pf);
928 static void enetc_pl_mac_validate(struct phylink_config *config,
929 unsigned long *supported,
930 struct phylink_link_state *state)
932 __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
934 if (state->interface != PHY_INTERFACE_MODE_NA &&
935 state->interface != PHY_INTERFACE_MODE_INTERNAL &&
936 state->interface != PHY_INTERFACE_MODE_SGMII &&
937 state->interface != PHY_INTERFACE_MODE_2500BASEX &&
938 state->interface != PHY_INTERFACE_MODE_USXGMII &&
939 !phy_interface_mode_is_rgmii(state->interface)) {
940 bitmap_zero(supported, __ETHTOOL_LINK_MODE_MASK_NBITS);
944 phylink_set_port_modes(mask);
945 phylink_set(mask, Autoneg);
946 phylink_set(mask, Pause);
947 phylink_set(mask, Asym_Pause);
948 phylink_set(mask, 10baseT_Half);
949 phylink_set(mask, 10baseT_Full);
950 phylink_set(mask, 100baseT_Half);
951 phylink_set(mask, 100baseT_Full);
952 phylink_set(mask, 100baseT_Half);
953 phylink_set(mask, 1000baseT_Half);
954 phylink_set(mask, 1000baseT_Full);
956 if (state->interface == PHY_INTERFACE_MODE_INTERNAL ||
957 state->interface == PHY_INTERFACE_MODE_2500BASEX ||
958 state->interface == PHY_INTERFACE_MODE_USXGMII) {
959 phylink_set(mask, 2500baseT_Full);
960 phylink_set(mask, 2500baseX_Full);
963 bitmap_and(supported, supported, mask,
964 __ETHTOOL_LINK_MODE_MASK_NBITS);
965 bitmap_and(state->advertising, state->advertising, mask,
966 __ETHTOOL_LINK_MODE_MASK_NBITS);
969 static void enetc_pl_mac_config(struct phylink_config *config,
971 const struct phylink_link_state *state)
973 struct enetc_pf *pf = phylink_to_enetc_pf(config);
974 struct enetc_ndev_priv *priv;
976 enetc_mac_config(&pf->si->hw, state->interface);
978 priv = netdev_priv(pf->si->ndev);
980 phylink_set_pcs(priv->phylink, &pf->pcs->pcs);
983 static void enetc_force_rgmii_mac(struct enetc_hw *hw, int speed, int duplex)
987 old_val = val = enetc_port_rd(hw, ENETC_PM0_IF_MODE);
989 if (speed == SPEED_1000) {
990 val &= ~ENETC_PM0_IFM_SSP_MASK;
991 val |= ENETC_PM0_IFM_SSP_1000;
992 } else if (speed == SPEED_100) {
993 val &= ~ENETC_PM0_IFM_SSP_MASK;
994 val |= ENETC_PM0_IFM_SSP_100;
995 } else if (speed == SPEED_10) {
996 val &= ~ENETC_PM0_IFM_SSP_MASK;
997 val |= ENETC_PM0_IFM_SSP_10;
1000 if (duplex == DUPLEX_FULL)
1001 val |= ENETC_PM0_IFM_FULL_DPX;
1003 val &= ~ENETC_PM0_IFM_FULL_DPX;
1008 enetc_port_wr(hw, ENETC_PM0_IF_MODE, val);
1011 static void enetc_pl_mac_link_up(struct phylink_config *config,
1012 struct phy_device *phy, unsigned int mode,
1013 phy_interface_t interface, int speed,
1014 int duplex, bool tx_pause, bool rx_pause)
1016 struct enetc_pf *pf = phylink_to_enetc_pf(config);
1017 u32 pause_off_thresh = 0, pause_on_thresh = 0;
1018 u32 init_quanta = 0, refresh_quanta = 0;
1019 struct enetc_hw *hw = &pf->si->hw;
1020 struct enetc_ndev_priv *priv;
1024 priv = netdev_priv(pf->si->ndev);
1025 if (priv->active_offloads & ENETC_F_QBV)
1026 enetc_sched_speed_set(priv, speed);
1028 if (!phylink_autoneg_inband(mode) &&
1029 phy_interface_mode_is_rgmii(interface))
1030 enetc_force_rgmii_mac(hw, speed, duplex);
1033 for (idx = 0; idx < priv->num_rx_rings; idx++) {
1034 rbmr = enetc_rxbdr_rd(hw, idx, ENETC_RBMR);
1037 rbmr |= ENETC_RBMR_CM;
1039 rbmr &= ~ENETC_RBMR_CM;
1041 enetc_rxbdr_wr(hw, idx, ENETC_RBMR, rbmr);
1045 /* When the port first enters congestion, send a PAUSE request
1046 * with the maximum number of quanta. When the port exits
1047 * congestion, it will automatically send a PAUSE frame with
1050 init_quanta = 0xffff;
1052 /* Also, set up the refresh timer to send follow-up PAUSE
1053 * frames at half the quanta value, in case the congestion
1054 * condition persists.
1056 refresh_quanta = 0xffff / 2;
1058 /* Start emitting PAUSE frames when 3 large frames (or more
1059 * smaller frames) have accumulated in the FIFO waiting to be
1060 * DMAed to the RX ring.
1062 pause_on_thresh = 3 * ENETC_MAC_MAXFRM_SIZE;
1063 pause_off_thresh = 1 * ENETC_MAC_MAXFRM_SIZE;
1066 enetc_port_wr(hw, ENETC_PM0_PAUSE_QUANTA, init_quanta);
1067 enetc_port_wr(hw, ENETC_PM1_PAUSE_QUANTA, init_quanta);
1068 enetc_port_wr(hw, ENETC_PM0_PAUSE_THRESH, refresh_quanta);
1069 enetc_port_wr(hw, ENETC_PM1_PAUSE_THRESH, refresh_quanta);
1070 enetc_port_wr(hw, ENETC_PPAUONTR, pause_on_thresh);
1071 enetc_port_wr(hw, ENETC_PPAUOFFTR, pause_off_thresh);
1073 cmd_cfg = enetc_port_rd(hw, ENETC_PM0_CMD_CFG);
1076 cmd_cfg &= ~ENETC_PM0_PAUSE_IGN;
1078 cmd_cfg |= ENETC_PM0_PAUSE_IGN;
1080 enetc_port_wr(hw, ENETC_PM0_CMD_CFG, cmd_cfg);
1081 enetc_port_wr(hw, ENETC_PM1_CMD_CFG, cmd_cfg);
1083 enetc_mac_enable(hw, true);
1086 static void enetc_pl_mac_link_down(struct phylink_config *config,
1088 phy_interface_t interface)
1090 struct enetc_pf *pf = phylink_to_enetc_pf(config);
1092 enetc_mac_enable(&pf->si->hw, false);
1095 static const struct phylink_mac_ops enetc_mac_phylink_ops = {
1096 .validate = enetc_pl_mac_validate,
1097 .mac_config = enetc_pl_mac_config,
1098 .mac_link_up = enetc_pl_mac_link_up,
1099 .mac_link_down = enetc_pl_mac_link_down,
1102 static int enetc_phylink_create(struct enetc_ndev_priv *priv,
1103 struct device_node *node)
1105 struct enetc_pf *pf = enetc_si_priv(priv->si);
1106 struct phylink *phylink;
1109 pf->phylink_config.dev = &priv->ndev->dev;
1110 pf->phylink_config.type = PHYLINK_NETDEV;
1112 phylink = phylink_create(&pf->phylink_config, of_fwnode_handle(node),
1113 pf->if_mode, &enetc_mac_phylink_ops);
1114 if (IS_ERR(phylink)) {
1115 err = PTR_ERR(phylink);
1119 priv->phylink = phylink;
1124 static void enetc_phylink_destroy(struct enetc_ndev_priv *priv)
1127 phylink_destroy(priv->phylink);
1130 /* Initialize the entire shared memory for the flow steering entries
1131 * of this port (PF + VFs)
1133 static int enetc_init_port_rfs_memory(struct enetc_si *si)
1135 struct enetc_cmd_rfse rfse = {0};
1136 struct enetc_hw *hw = &si->hw;
1137 int num_rfs, i, err = 0;
1140 val = enetc_port_rd(hw, ENETC_PRFSCAPR);
1141 num_rfs = ENETC_PRFSCAPR_GET_NUM_RFS(val);
1143 for (i = 0; i < num_rfs; i++) {
1144 err = enetc_set_fs_entry(si, &rfse, i);
1152 static int enetc_init_port_rss_memory(struct enetc_si *si)
1154 struct enetc_hw *hw = &si->hw;
1159 val = enetc_port_rd(hw, ENETC_PRSSCAPR);
1160 num_rss = ENETC_PRSSCAPR_GET_NUM_RSS(val);
1164 rss_table = kcalloc(num_rss, sizeof(*rss_table), GFP_KERNEL);
1168 err = enetc_set_rss_table(si, rss_table, num_rss);
1175 static int enetc_pf_register_with_ierb(struct pci_dev *pdev)
1177 struct device_node *node = pdev->dev.of_node;
1178 struct platform_device *ierb_pdev;
1179 struct device_node *ierb_node;
1181 /* Don't register with the IERB if the PF itself is disabled */
1182 if (!node || !of_device_is_available(node))
1185 ierb_node = of_find_compatible_node(NULL, NULL,
1186 "fsl,ls1028a-enetc-ierb");
1187 if (!ierb_node || !of_device_is_available(ierb_node))
1190 ierb_pdev = of_find_device_by_node(ierb_node);
1191 of_node_put(ierb_node);
1194 return -EPROBE_DEFER;
1196 return enetc_ierb_register_pf(ierb_pdev, pdev);
1199 static int enetc_pf_probe(struct pci_dev *pdev,
1200 const struct pci_device_id *ent)
1202 struct device_node *node = pdev->dev.of_node;
1203 struct enetc_ndev_priv *priv;
1204 struct net_device *ndev;
1205 struct enetc_si *si;
1206 struct enetc_pf *pf;
1209 err = enetc_pf_register_with_ierb(pdev);
1210 if (err == -EPROBE_DEFER)
1213 dev_warn(&pdev->dev,
1214 "Could not register with IERB driver: %pe, please update the device tree\n",
1217 err = enetc_pci_probe(pdev, KBUILD_MODNAME, sizeof(*pf));
1219 dev_err(&pdev->dev, "PCI probing failed\n");
1223 si = pci_get_drvdata(pdev);
1224 if (!si->hw.port || !si->hw.global) {
1226 dev_err(&pdev->dev, "could not map PF space, probing a VF?\n");
1227 goto err_map_pf_space;
1230 err = enetc_setup_cbdr(&pdev->dev, &si->hw, ENETC_CBDR_DEFAULT_SIZE,
1233 goto err_setup_cbdr;
1235 err = enetc_init_port_rfs_memory(si);
1237 dev_err(&pdev->dev, "Failed to initialize RFS memory\n");
1238 goto err_init_port_rfs;
1241 err = enetc_init_port_rss_memory(si);
1243 dev_err(&pdev->dev, "Failed to initialize RSS memory\n");
1244 goto err_init_port_rss;
1247 if (node && !of_device_is_available(node)) {
1248 dev_info(&pdev->dev, "device is disabled, skipping\n");
1250 goto err_device_disabled;
1253 pf = enetc_si_priv(si);
1255 pf->total_vfs = pci_sriov_get_totalvfs(pdev);
1257 err = enetc_setup_mac_addresses(node, pf);
1259 goto err_setup_mac_addresses;
1261 enetc_configure_port(pf);
1263 enetc_get_si_caps(si);
1265 ndev = alloc_etherdev_mq(sizeof(*priv), ENETC_MAX_NUM_TXQS);
1268 dev_err(&pdev->dev, "netdev creation failed\n");
1269 goto err_alloc_netdev;
1272 enetc_pf_netdev_setup(si, ndev, &enetc_ndev_ops);
1274 priv = netdev_priv(ndev);
1276 enetc_init_si_rings_params(priv);
1278 err = enetc_alloc_si_resources(priv);
1280 dev_err(&pdev->dev, "SI resource alloc failed\n");
1281 goto err_alloc_si_res;
1284 err = enetc_configure_si(priv);
1286 dev_err(&pdev->dev, "Failed to configure SI\n");
1290 err = enetc_alloc_msix(priv);
1292 dev_err(&pdev->dev, "MSIX alloc failed\n");
1293 goto err_alloc_msix;
1296 if (!of_get_phy_mode(node, &pf->if_mode)) {
1297 err = enetc_mdiobus_create(pf, node);
1299 goto err_mdiobus_create;
1301 err = enetc_phylink_create(priv, node);
1303 goto err_phylink_create;
1306 err = register_netdev(ndev);
1308 goto err_reg_netdev;
1313 enetc_phylink_destroy(priv);
1315 enetc_mdiobus_destroy(pf);
1317 enetc_free_msix(priv);
1320 enetc_free_si_resources(priv);
1327 err_device_disabled:
1328 err_setup_mac_addresses:
1329 enetc_teardown_cbdr(&si->cbd_ring);
1332 enetc_pci_remove(pdev);
1337 static void enetc_pf_remove(struct pci_dev *pdev)
1339 struct enetc_si *si = pci_get_drvdata(pdev);
1340 struct enetc_pf *pf = enetc_si_priv(si);
1341 struct enetc_ndev_priv *priv;
1343 priv = netdev_priv(si->ndev);
1346 enetc_sriov_configure(pdev, 0);
1348 unregister_netdev(si->ndev);
1350 enetc_phylink_destroy(priv);
1351 enetc_mdiobus_destroy(pf);
1353 enetc_free_msix(priv);
1355 enetc_free_si_resources(priv);
1356 enetc_teardown_cbdr(&si->cbd_ring);
1358 free_netdev(si->ndev);
1360 enetc_pci_remove(pdev);
1363 static const struct pci_device_id enetc_pf_id_table[] = {
1364 { PCI_DEVICE(PCI_VENDOR_ID_FREESCALE, ENETC_DEV_ID_PF) },
1365 { 0, } /* End of table. */
1367 MODULE_DEVICE_TABLE(pci, enetc_pf_id_table);
1369 static struct pci_driver enetc_pf_driver = {
1370 .name = KBUILD_MODNAME,
1371 .id_table = enetc_pf_id_table,
1372 .probe = enetc_pf_probe,
1373 .remove = enetc_pf_remove,
1374 #ifdef CONFIG_PCI_IOV
1375 .sriov_configure = enetc_sriov_configure,
1378 module_pci_driver(enetc_pf_driver);
1380 MODULE_DESCRIPTION(ENETC_DRV_NAME_STR);
1381 MODULE_LICENSE("Dual BSD/GPL");