1 /* Broadcom NetXtreme-C/E network driver.
3 * Copyright (c) 2014-2016 Broadcom Corporation
4 * Copyright (c) 2016-2018 Broadcom Limited
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation.
11 #include <linux/module.h>
13 #include <linux/stringify.h>
14 #include <linux/kernel.h>
15 #include <linux/timer.h>
16 #include <linux/errno.h>
17 #include <linux/ioport.h>
18 #include <linux/slab.h>
19 #include <linux/vmalloc.h>
20 #include <linux/interrupt.h>
21 #include <linux/pci.h>
22 #include <linux/netdevice.h>
23 #include <linux/etherdevice.h>
24 #include <linux/skbuff.h>
25 #include <linux/dma-mapping.h>
26 #include <linux/bitops.h>
28 #include <linux/irq.h>
29 #include <linux/delay.h>
30 #include <asm/byteorder.h>
32 #include <linux/time.h>
33 #include <linux/mii.h>
35 #include <linux/if_vlan.h>
36 #include <linux/if_bridge.h>
37 #include <linux/rtc.h>
38 #include <linux/bpf.h>
42 #include <net/checksum.h>
43 #include <net/ip6_checksum.h>
44 #include <net/udp_tunnel.h>
45 #include <linux/workqueue.h>
46 #include <linux/prefetch.h>
47 #include <linux/cache.h>
48 #include <linux/log2.h>
49 #include <linux/aer.h>
50 #include <linux/bitmap.h>
51 #include <linux/cpu_rmap.h>
52 #include <linux/cpumask.h>
53 #include <net/pkt_cls.h>
54 #include <linux/hwmon.h>
55 #include <linux/hwmon-sysfs.h>
60 #include "bnxt_sriov.h"
61 #include "bnxt_ethtool.h"
66 #include "bnxt_devlink.h"
67 #include "bnxt_debugfs.h"
69 #define BNXT_TX_TIMEOUT (5 * HZ)
71 static const char version[] =
72 "Broadcom NetXtreme-C/E driver " DRV_MODULE_NAME " v" DRV_MODULE_VERSION "\n";
74 MODULE_LICENSE("GPL");
75 MODULE_DESCRIPTION("Broadcom BCM573xx network driver");
76 MODULE_VERSION(DRV_MODULE_VERSION);
78 #define BNXT_RX_OFFSET (NET_SKB_PAD + NET_IP_ALIGN)
79 #define BNXT_RX_DMA_OFFSET NET_SKB_PAD
80 #define BNXT_RX_COPY_THRESH 256
82 #define BNXT_TX_PUSH_THRESH 164
122 /* indexed by enum above */
123 static const struct {
126 [BCM57301] = { "Broadcom BCM57301 NetXtreme-C 10Gb Ethernet" },
127 [BCM57302] = { "Broadcom BCM57302 NetXtreme-C 10Gb/25Gb Ethernet" },
128 [BCM57304] = { "Broadcom BCM57304 NetXtreme-C 10Gb/25Gb/40Gb/50Gb Ethernet" },
129 [BCM57417_NPAR] = { "Broadcom BCM57417 NetXtreme-E Ethernet Partition" },
130 [BCM58700] = { "Broadcom BCM58700 Nitro 1Gb/2.5Gb/10Gb Ethernet" },
131 [BCM57311] = { "Broadcom BCM57311 NetXtreme-C 10Gb Ethernet" },
132 [BCM57312] = { "Broadcom BCM57312 NetXtreme-C 10Gb/25Gb Ethernet" },
133 [BCM57402] = { "Broadcom BCM57402 NetXtreme-E 10Gb Ethernet" },
134 [BCM57404] = { "Broadcom BCM57404 NetXtreme-E 10Gb/25Gb Ethernet" },
135 [BCM57406] = { "Broadcom BCM57406 NetXtreme-E 10GBase-T Ethernet" },
136 [BCM57402_NPAR] = { "Broadcom BCM57402 NetXtreme-E Ethernet Partition" },
137 [BCM57407] = { "Broadcom BCM57407 NetXtreme-E 10GBase-T Ethernet" },
138 [BCM57412] = { "Broadcom BCM57412 NetXtreme-E 10Gb Ethernet" },
139 [BCM57414] = { "Broadcom BCM57414 NetXtreme-E 10Gb/25Gb Ethernet" },
140 [BCM57416] = { "Broadcom BCM57416 NetXtreme-E 10GBase-T Ethernet" },
141 [BCM57417] = { "Broadcom BCM57417 NetXtreme-E 10GBase-T Ethernet" },
142 [BCM57412_NPAR] = { "Broadcom BCM57412 NetXtreme-E Ethernet Partition" },
143 [BCM57314] = { "Broadcom BCM57314 NetXtreme-C 10Gb/25Gb/40Gb/50Gb Ethernet" },
144 [BCM57417_SFP] = { "Broadcom BCM57417 NetXtreme-E 10Gb/25Gb Ethernet" },
145 [BCM57416_SFP] = { "Broadcom BCM57416 NetXtreme-E 10Gb Ethernet" },
146 [BCM57404_NPAR] = { "Broadcom BCM57404 NetXtreme-E Ethernet Partition" },
147 [BCM57406_NPAR] = { "Broadcom BCM57406 NetXtreme-E Ethernet Partition" },
148 [BCM57407_SFP] = { "Broadcom BCM57407 NetXtreme-E 25Gb Ethernet" },
149 [BCM57407_NPAR] = { "Broadcom BCM57407 NetXtreme-E Ethernet Partition" },
150 [BCM57414_NPAR] = { "Broadcom BCM57414 NetXtreme-E Ethernet Partition" },
151 [BCM57416_NPAR] = { "Broadcom BCM57416 NetXtreme-E Ethernet Partition" },
152 [BCM57452] = { "Broadcom BCM57452 NetXtreme-E 10Gb/25Gb/40Gb/50Gb Ethernet" },
153 [BCM57454] = { "Broadcom BCM57454 NetXtreme-E 10Gb/25Gb/40Gb/50Gb/100Gb Ethernet" },
154 [BCM5745x_NPAR] = { "Broadcom BCM5745x NetXtreme-E Ethernet Partition" },
155 [BCM58802] = { "Broadcom BCM58802 NetXtreme-S 10Gb/25Gb/40Gb/50Gb Ethernet" },
156 [BCM58804] = { "Broadcom BCM58804 NetXtreme-S 10Gb/25Gb/40Gb/50Gb/100Gb Ethernet" },
157 [BCM58808] = { "Broadcom BCM58808 NetXtreme-S 10Gb/25Gb/40Gb/50Gb/100Gb Ethernet" },
158 [NETXTREME_E_VF] = { "Broadcom NetXtreme-E Ethernet Virtual Function" },
159 [NETXTREME_C_VF] = { "Broadcom NetXtreme-C Ethernet Virtual Function" },
160 [NETXTREME_S_VF] = { "Broadcom NetXtreme-S Ethernet Virtual Function" },
163 static const struct pci_device_id bnxt_pci_tbl[] = {
164 { PCI_VDEVICE(BROADCOM, 0x1604), .driver_data = BCM5745x_NPAR },
165 { PCI_VDEVICE(BROADCOM, 0x1605), .driver_data = BCM5745x_NPAR },
166 { PCI_VDEVICE(BROADCOM, 0x1614), .driver_data = BCM57454 },
167 { PCI_VDEVICE(BROADCOM, 0x16c0), .driver_data = BCM57417_NPAR },
168 { PCI_VDEVICE(BROADCOM, 0x16c8), .driver_data = BCM57301 },
169 { PCI_VDEVICE(BROADCOM, 0x16c9), .driver_data = BCM57302 },
170 { PCI_VDEVICE(BROADCOM, 0x16ca), .driver_data = BCM57304 },
171 { PCI_VDEVICE(BROADCOM, 0x16cc), .driver_data = BCM57417_NPAR },
172 { PCI_VDEVICE(BROADCOM, 0x16cd), .driver_data = BCM58700 },
173 { PCI_VDEVICE(BROADCOM, 0x16ce), .driver_data = BCM57311 },
174 { PCI_VDEVICE(BROADCOM, 0x16cf), .driver_data = BCM57312 },
175 { PCI_VDEVICE(BROADCOM, 0x16d0), .driver_data = BCM57402 },
176 { PCI_VDEVICE(BROADCOM, 0x16d1), .driver_data = BCM57404 },
177 { PCI_VDEVICE(BROADCOM, 0x16d2), .driver_data = BCM57406 },
178 { PCI_VDEVICE(BROADCOM, 0x16d4), .driver_data = BCM57402_NPAR },
179 { PCI_VDEVICE(BROADCOM, 0x16d5), .driver_data = BCM57407 },
180 { PCI_VDEVICE(BROADCOM, 0x16d6), .driver_data = BCM57412 },
181 { PCI_VDEVICE(BROADCOM, 0x16d7), .driver_data = BCM57414 },
182 { PCI_VDEVICE(BROADCOM, 0x16d8), .driver_data = BCM57416 },
183 { PCI_VDEVICE(BROADCOM, 0x16d9), .driver_data = BCM57417 },
184 { PCI_VDEVICE(BROADCOM, 0x16de), .driver_data = BCM57412_NPAR },
185 { PCI_VDEVICE(BROADCOM, 0x16df), .driver_data = BCM57314 },
186 { PCI_VDEVICE(BROADCOM, 0x16e2), .driver_data = BCM57417_SFP },
187 { PCI_VDEVICE(BROADCOM, 0x16e3), .driver_data = BCM57416_SFP },
188 { PCI_VDEVICE(BROADCOM, 0x16e7), .driver_data = BCM57404_NPAR },
189 { PCI_VDEVICE(BROADCOM, 0x16e8), .driver_data = BCM57406_NPAR },
190 { PCI_VDEVICE(BROADCOM, 0x16e9), .driver_data = BCM57407_SFP },
191 { PCI_VDEVICE(BROADCOM, 0x16ea), .driver_data = BCM57407_NPAR },
192 { PCI_VDEVICE(BROADCOM, 0x16eb), .driver_data = BCM57412_NPAR },
193 { PCI_VDEVICE(BROADCOM, 0x16ec), .driver_data = BCM57414_NPAR },
194 { PCI_VDEVICE(BROADCOM, 0x16ed), .driver_data = BCM57414_NPAR },
195 { PCI_VDEVICE(BROADCOM, 0x16ee), .driver_data = BCM57416_NPAR },
196 { PCI_VDEVICE(BROADCOM, 0x16ef), .driver_data = BCM57416_NPAR },
197 { PCI_VDEVICE(BROADCOM, 0x16f0), .driver_data = BCM58808 },
198 { PCI_VDEVICE(BROADCOM, 0x16f1), .driver_data = BCM57452 },
199 { PCI_VDEVICE(BROADCOM, 0xd802), .driver_data = BCM58802 },
200 { PCI_VDEVICE(BROADCOM, 0xd804), .driver_data = BCM58804 },
201 #ifdef CONFIG_BNXT_SRIOV
202 { PCI_VDEVICE(BROADCOM, 0x1606), .driver_data = NETXTREME_E_VF },
203 { PCI_VDEVICE(BROADCOM, 0x1609), .driver_data = NETXTREME_E_VF },
204 { PCI_VDEVICE(BROADCOM, 0x16c1), .driver_data = NETXTREME_E_VF },
205 { PCI_VDEVICE(BROADCOM, 0x16cb), .driver_data = NETXTREME_C_VF },
206 { PCI_VDEVICE(BROADCOM, 0x16d3), .driver_data = NETXTREME_E_VF },
207 { PCI_VDEVICE(BROADCOM, 0x16dc), .driver_data = NETXTREME_E_VF },
208 { PCI_VDEVICE(BROADCOM, 0x16e1), .driver_data = NETXTREME_C_VF },
209 { PCI_VDEVICE(BROADCOM, 0x16e5), .driver_data = NETXTREME_C_VF },
210 { PCI_VDEVICE(BROADCOM, 0xd800), .driver_data = NETXTREME_S_VF },
215 MODULE_DEVICE_TABLE(pci, bnxt_pci_tbl);
217 static const u16 bnxt_vf_req_snif[] = {
221 HWRM_CFA_L2_FILTER_ALLOC,
224 static const u16 bnxt_async_events_arr[] = {
225 ASYNC_EVENT_CMPL_EVENT_ID_LINK_STATUS_CHANGE,
226 ASYNC_EVENT_CMPL_EVENT_ID_PF_DRVR_UNLOAD,
227 ASYNC_EVENT_CMPL_EVENT_ID_PORT_CONN_NOT_ALLOWED,
228 ASYNC_EVENT_CMPL_EVENT_ID_VF_CFG_CHANGE,
229 ASYNC_EVENT_CMPL_EVENT_ID_LINK_SPEED_CFG_CHANGE,
232 static struct workqueue_struct *bnxt_pf_wq;
234 static bool bnxt_vf_pciid(enum board_idx idx)
236 return (idx == NETXTREME_C_VF || idx == NETXTREME_E_VF ||
237 idx == NETXTREME_S_VF);
240 #define DB_CP_REARM_FLAGS (DB_KEY_CP | DB_IDX_VALID)
241 #define DB_CP_FLAGS (DB_KEY_CP | DB_IDX_VALID | DB_IRQ_DIS)
242 #define DB_CP_IRQ_DIS_FLAGS (DB_KEY_CP | DB_IRQ_DIS)
244 #define BNXT_CP_DB_REARM(db, raw_cons) \
245 writel(DB_CP_REARM_FLAGS | RING_CMP(raw_cons), db)
247 #define BNXT_CP_DB(db, raw_cons) \
248 writel(DB_CP_FLAGS | RING_CMP(raw_cons), db)
250 #define BNXT_CP_DB_IRQ_DIS(db) \
251 writel(DB_CP_IRQ_DIS_FLAGS, db)
253 const u16 bnxt_lhint_arr[] = {
254 TX_BD_FLAGS_LHINT_512_AND_SMALLER,
255 TX_BD_FLAGS_LHINT_512_TO_1023,
256 TX_BD_FLAGS_LHINT_1024_TO_2047,
257 TX_BD_FLAGS_LHINT_1024_TO_2047,
258 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
259 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
260 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
261 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
262 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
263 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
264 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
265 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
266 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
267 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
268 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
269 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
270 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
271 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
272 TX_BD_FLAGS_LHINT_2048_AND_LARGER,
275 static u16 bnxt_xmit_get_cfa_action(struct sk_buff *skb)
277 struct metadata_dst *md_dst = skb_metadata_dst(skb);
279 if (!md_dst || md_dst->type != METADATA_HW_PORT_MUX)
282 return md_dst->u.port_info.port_id;
285 static netdev_tx_t bnxt_start_xmit(struct sk_buff *skb, struct net_device *dev)
287 struct bnxt *bp = netdev_priv(dev);
289 struct tx_bd_ext *txbd1;
290 struct netdev_queue *txq;
293 unsigned int length, pad = 0;
294 u32 len, free_size, vlan_tag_flags, cfa_action, flags;
296 struct pci_dev *pdev = bp->pdev;
297 struct bnxt_tx_ring_info *txr;
298 struct bnxt_sw_tx_bd *tx_buf;
300 i = skb_get_queue_mapping(skb);
301 if (unlikely(i >= bp->tx_nr_rings)) {
302 dev_kfree_skb_any(skb);
306 txq = netdev_get_tx_queue(dev, i);
307 txr = &bp->tx_ring[bp->tx_ring_map[i]];
310 free_size = bnxt_tx_avail(bp, txr);
311 if (unlikely(free_size < skb_shinfo(skb)->nr_frags + 2)) {
312 netif_tx_stop_queue(txq);
313 return NETDEV_TX_BUSY;
317 len = skb_headlen(skb);
318 last_frag = skb_shinfo(skb)->nr_frags;
320 txbd = &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
322 txbd->tx_bd_opaque = prod;
324 tx_buf = &txr->tx_buf_ring[prod];
326 tx_buf->nr_frags = last_frag;
329 cfa_action = bnxt_xmit_get_cfa_action(skb);
330 if (skb_vlan_tag_present(skb)) {
331 vlan_tag_flags = TX_BD_CFA_META_KEY_VLAN |
332 skb_vlan_tag_get(skb);
333 /* Currently supports 8021Q, 8021AD vlan offloads
334 * QINQ1, QINQ2, QINQ3 vlan headers are deprecated
336 if (skb->vlan_proto == htons(ETH_P_8021Q))
337 vlan_tag_flags |= 1 << TX_BD_CFA_META_TPID_SHIFT;
340 if (free_size == bp->tx_ring_size && length <= bp->tx_push_thresh) {
341 struct tx_push_buffer *tx_push_buf = txr->tx_push;
342 struct tx_push_bd *tx_push = &tx_push_buf->push_bd;
343 struct tx_bd_ext *tx_push1 = &tx_push->txbd2;
344 void *pdata = tx_push_buf->data;
348 /* Set COAL_NOW to be ready quickly for the next push */
349 tx_push->tx_bd_len_flags_type =
350 cpu_to_le32((length << TX_BD_LEN_SHIFT) |
351 TX_BD_TYPE_LONG_TX_BD |
352 TX_BD_FLAGS_LHINT_512_AND_SMALLER |
353 TX_BD_FLAGS_COAL_NOW |
354 TX_BD_FLAGS_PACKET_END |
355 (2 << TX_BD_FLAGS_BD_CNT_SHIFT));
357 if (skb->ip_summed == CHECKSUM_PARTIAL)
358 tx_push1->tx_bd_hsize_lflags =
359 cpu_to_le32(TX_BD_FLAGS_TCP_UDP_CHKSUM);
361 tx_push1->tx_bd_hsize_lflags = 0;
363 tx_push1->tx_bd_cfa_meta = cpu_to_le32(vlan_tag_flags);
364 tx_push1->tx_bd_cfa_action =
365 cpu_to_le32(cfa_action << TX_BD_CFA_ACTION_SHIFT);
367 end = pdata + length;
368 end = PTR_ALIGN(end, 8) - 1;
371 skb_copy_from_linear_data(skb, pdata, len);
373 for (j = 0; j < last_frag; j++) {
374 skb_frag_t *frag = &skb_shinfo(skb)->frags[j];
377 fptr = skb_frag_address_safe(frag);
381 memcpy(pdata, fptr, skb_frag_size(frag));
382 pdata += skb_frag_size(frag);
385 txbd->tx_bd_len_flags_type = tx_push->tx_bd_len_flags_type;
386 txbd->tx_bd_haddr = txr->data_mapping;
387 prod = NEXT_TX(prod);
388 txbd = &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
389 memcpy(txbd, tx_push1, sizeof(*txbd));
390 prod = NEXT_TX(prod);
392 cpu_to_le32(DB_KEY_TX_PUSH | DB_LONG_TX_PUSH | prod);
396 netdev_tx_sent_queue(txq, skb->len);
397 wmb(); /* Sync is_push and byte queue before pushing data */
399 push_len = (length + sizeof(*tx_push) + 7) / 8;
401 __iowrite64_copy(txr->tx_doorbell, tx_push_buf, 16);
402 __iowrite32_copy(txr->tx_doorbell + 4, tx_push_buf + 1,
403 (push_len - 16) << 1);
405 __iowrite64_copy(txr->tx_doorbell, tx_push_buf,
413 if (length < BNXT_MIN_PKT_SIZE) {
414 pad = BNXT_MIN_PKT_SIZE - length;
415 if (skb_pad(skb, pad)) {
416 /* SKB already freed. */
420 length = BNXT_MIN_PKT_SIZE;
423 mapping = dma_map_single(&pdev->dev, skb->data, len, DMA_TO_DEVICE);
425 if (unlikely(dma_mapping_error(&pdev->dev, mapping))) {
426 dev_kfree_skb_any(skb);
431 dma_unmap_addr_set(tx_buf, mapping, mapping);
432 flags = (len << TX_BD_LEN_SHIFT) | TX_BD_TYPE_LONG_TX_BD |
433 ((last_frag + 2) << TX_BD_FLAGS_BD_CNT_SHIFT);
435 txbd->tx_bd_haddr = cpu_to_le64(mapping);
437 prod = NEXT_TX(prod);
438 txbd1 = (struct tx_bd_ext *)
439 &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
441 txbd1->tx_bd_hsize_lflags = 0;
442 if (skb_is_gso(skb)) {
445 if (skb->encapsulation)
446 hdr_len = skb_inner_network_offset(skb) +
447 skb_inner_network_header_len(skb) +
448 inner_tcp_hdrlen(skb);
450 hdr_len = skb_transport_offset(skb) +
453 txbd1->tx_bd_hsize_lflags = cpu_to_le32(TX_BD_FLAGS_LSO |
455 (hdr_len << (TX_BD_HSIZE_SHIFT - 1)));
456 length = skb_shinfo(skb)->gso_size;
457 txbd1->tx_bd_mss = cpu_to_le32(length);
459 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
460 txbd1->tx_bd_hsize_lflags =
461 cpu_to_le32(TX_BD_FLAGS_TCP_UDP_CHKSUM);
462 txbd1->tx_bd_mss = 0;
466 flags |= bnxt_lhint_arr[length];
467 txbd->tx_bd_len_flags_type = cpu_to_le32(flags);
469 txbd1->tx_bd_cfa_meta = cpu_to_le32(vlan_tag_flags);
470 txbd1->tx_bd_cfa_action =
471 cpu_to_le32(cfa_action << TX_BD_CFA_ACTION_SHIFT);
472 for (i = 0; i < last_frag; i++) {
473 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
475 prod = NEXT_TX(prod);
476 txbd = &txr->tx_desc_ring[TX_RING(prod)][TX_IDX(prod)];
478 len = skb_frag_size(frag);
479 mapping = skb_frag_dma_map(&pdev->dev, frag, 0, len,
482 if (unlikely(dma_mapping_error(&pdev->dev, mapping)))
485 tx_buf = &txr->tx_buf_ring[prod];
486 dma_unmap_addr_set(tx_buf, mapping, mapping);
488 txbd->tx_bd_haddr = cpu_to_le64(mapping);
490 flags = len << TX_BD_LEN_SHIFT;
491 txbd->tx_bd_len_flags_type = cpu_to_le32(flags);
495 txbd->tx_bd_len_flags_type =
496 cpu_to_le32(((len + pad) << TX_BD_LEN_SHIFT) | flags |
497 TX_BD_FLAGS_PACKET_END);
499 netdev_tx_sent_queue(txq, skb->len);
501 /* Sync BD data before updating doorbell */
504 prod = NEXT_TX(prod);
507 if (!skb->xmit_more || netif_xmit_stopped(txq))
508 bnxt_db_write(bp, txr->tx_doorbell, DB_KEY_TX | prod);
514 if (unlikely(bnxt_tx_avail(bp, txr) <= MAX_SKB_FRAGS + 1)) {
515 if (skb->xmit_more && !tx_buf->is_push)
516 bnxt_db_write(bp, txr->tx_doorbell, DB_KEY_TX | prod);
518 netif_tx_stop_queue(txq);
520 /* netif_tx_stop_queue() must be done before checking
521 * tx index in bnxt_tx_avail() below, because in
522 * bnxt_tx_int(), we update tx index before checking for
523 * netif_tx_queue_stopped().
526 if (bnxt_tx_avail(bp, txr) > bp->tx_wake_thresh)
527 netif_tx_wake_queue(txq);
534 /* start back at beginning and unmap skb */
536 tx_buf = &txr->tx_buf_ring[prod];
538 dma_unmap_single(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
539 skb_headlen(skb), PCI_DMA_TODEVICE);
540 prod = NEXT_TX(prod);
542 /* unmap remaining mapped pages */
543 for (i = 0; i < last_frag; i++) {
544 prod = NEXT_TX(prod);
545 tx_buf = &txr->tx_buf_ring[prod];
546 dma_unmap_page(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
547 skb_frag_size(&skb_shinfo(skb)->frags[i]),
551 dev_kfree_skb_any(skb);
555 static void bnxt_tx_int(struct bnxt *bp, struct bnxt_napi *bnapi, int nr_pkts)
557 struct bnxt_tx_ring_info *txr = bnapi->tx_ring;
558 struct netdev_queue *txq = netdev_get_tx_queue(bp->dev, txr->txq_index);
559 u16 cons = txr->tx_cons;
560 struct pci_dev *pdev = bp->pdev;
562 unsigned int tx_bytes = 0;
564 for (i = 0; i < nr_pkts; i++) {
565 struct bnxt_sw_tx_bd *tx_buf;
569 tx_buf = &txr->tx_buf_ring[cons];
570 cons = NEXT_TX(cons);
574 if (tx_buf->is_push) {
579 dma_unmap_single(&pdev->dev, dma_unmap_addr(tx_buf, mapping),
580 skb_headlen(skb), PCI_DMA_TODEVICE);
581 last = tx_buf->nr_frags;
583 for (j = 0; j < last; j++) {
584 cons = NEXT_TX(cons);
585 tx_buf = &txr->tx_buf_ring[cons];
588 dma_unmap_addr(tx_buf, mapping),
589 skb_frag_size(&skb_shinfo(skb)->frags[j]),
594 cons = NEXT_TX(cons);
596 tx_bytes += skb->len;
597 dev_kfree_skb_any(skb);
600 netdev_tx_completed_queue(txq, nr_pkts, tx_bytes);
603 /* Need to make the tx_cons update visible to bnxt_start_xmit()
604 * before checking for netif_tx_queue_stopped(). Without the
605 * memory barrier, there is a small possibility that bnxt_start_xmit()
606 * will miss it and cause the queue to be stopped forever.
610 if (unlikely(netif_tx_queue_stopped(txq)) &&
611 (bnxt_tx_avail(bp, txr) > bp->tx_wake_thresh)) {
612 __netif_tx_lock(txq, smp_processor_id());
613 if (netif_tx_queue_stopped(txq) &&
614 bnxt_tx_avail(bp, txr) > bp->tx_wake_thresh &&
615 txr->dev_state != BNXT_DEV_STATE_CLOSING)
616 netif_tx_wake_queue(txq);
617 __netif_tx_unlock(txq);
621 static struct page *__bnxt_alloc_rx_page(struct bnxt *bp, dma_addr_t *mapping,
624 struct device *dev = &bp->pdev->dev;
627 page = alloc_page(gfp);
631 *mapping = dma_map_page_attrs(dev, page, 0, PAGE_SIZE, bp->rx_dir,
632 DMA_ATTR_WEAK_ORDERING);
633 if (dma_mapping_error(dev, *mapping)) {
637 *mapping += bp->rx_dma_offset;
641 static inline u8 *__bnxt_alloc_rx_data(struct bnxt *bp, dma_addr_t *mapping,
645 struct pci_dev *pdev = bp->pdev;
647 data = kmalloc(bp->rx_buf_size, gfp);
651 *mapping = dma_map_single_attrs(&pdev->dev, data + bp->rx_dma_offset,
652 bp->rx_buf_use_size, bp->rx_dir,
653 DMA_ATTR_WEAK_ORDERING);
655 if (dma_mapping_error(&pdev->dev, *mapping)) {
662 int bnxt_alloc_rx_data(struct bnxt *bp, struct bnxt_rx_ring_info *rxr,
665 struct rx_bd *rxbd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
666 struct bnxt_sw_rx_bd *rx_buf = &rxr->rx_buf_ring[prod];
669 if (BNXT_RX_PAGE_MODE(bp)) {
670 struct page *page = __bnxt_alloc_rx_page(bp, &mapping, gfp);
676 rx_buf->data_ptr = page_address(page) + bp->rx_offset;
678 u8 *data = __bnxt_alloc_rx_data(bp, &mapping, gfp);
684 rx_buf->data_ptr = data + bp->rx_offset;
686 rx_buf->mapping = mapping;
688 rxbd->rx_bd_haddr = cpu_to_le64(mapping);
692 void bnxt_reuse_rx_data(struct bnxt_rx_ring_info *rxr, u16 cons, void *data)
694 u16 prod = rxr->rx_prod;
695 struct bnxt_sw_rx_bd *cons_rx_buf, *prod_rx_buf;
696 struct rx_bd *cons_bd, *prod_bd;
698 prod_rx_buf = &rxr->rx_buf_ring[prod];
699 cons_rx_buf = &rxr->rx_buf_ring[cons];
701 prod_rx_buf->data = data;
702 prod_rx_buf->data_ptr = cons_rx_buf->data_ptr;
704 prod_rx_buf->mapping = cons_rx_buf->mapping;
706 prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
707 cons_bd = &rxr->rx_desc_ring[RX_RING(cons)][RX_IDX(cons)];
709 prod_bd->rx_bd_haddr = cons_bd->rx_bd_haddr;
712 static inline u16 bnxt_find_next_agg_idx(struct bnxt_rx_ring_info *rxr, u16 idx)
714 u16 next, max = rxr->rx_agg_bmap_size;
716 next = find_next_zero_bit(rxr->rx_agg_bmap, max, idx);
718 next = find_first_zero_bit(rxr->rx_agg_bmap, max);
722 static inline int bnxt_alloc_rx_page(struct bnxt *bp,
723 struct bnxt_rx_ring_info *rxr,
727 &rxr->rx_agg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
728 struct bnxt_sw_rx_agg_bd *rx_agg_buf;
729 struct pci_dev *pdev = bp->pdev;
732 u16 sw_prod = rxr->rx_sw_agg_prod;
733 unsigned int offset = 0;
735 if (PAGE_SIZE > BNXT_RX_PAGE_SIZE) {
738 page = alloc_page(gfp);
742 rxr->rx_page_offset = 0;
744 offset = rxr->rx_page_offset;
745 rxr->rx_page_offset += BNXT_RX_PAGE_SIZE;
746 if (rxr->rx_page_offset == PAGE_SIZE)
751 page = alloc_page(gfp);
756 mapping = dma_map_page_attrs(&pdev->dev, page, offset,
757 BNXT_RX_PAGE_SIZE, PCI_DMA_FROMDEVICE,
758 DMA_ATTR_WEAK_ORDERING);
759 if (dma_mapping_error(&pdev->dev, mapping)) {
764 if (unlikely(test_bit(sw_prod, rxr->rx_agg_bmap)))
765 sw_prod = bnxt_find_next_agg_idx(rxr, sw_prod);
767 __set_bit(sw_prod, rxr->rx_agg_bmap);
768 rx_agg_buf = &rxr->rx_agg_ring[sw_prod];
769 rxr->rx_sw_agg_prod = NEXT_RX_AGG(sw_prod);
771 rx_agg_buf->page = page;
772 rx_agg_buf->offset = offset;
773 rx_agg_buf->mapping = mapping;
774 rxbd->rx_bd_haddr = cpu_to_le64(mapping);
775 rxbd->rx_bd_opaque = sw_prod;
779 static void bnxt_reuse_rx_agg_bufs(struct bnxt_napi *bnapi, u16 cp_cons,
782 struct bnxt *bp = bnapi->bp;
783 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
784 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
785 u16 prod = rxr->rx_agg_prod;
786 u16 sw_prod = rxr->rx_sw_agg_prod;
789 for (i = 0; i < agg_bufs; i++) {
791 struct rx_agg_cmp *agg;
792 struct bnxt_sw_rx_agg_bd *cons_rx_buf, *prod_rx_buf;
793 struct rx_bd *prod_bd;
796 agg = (struct rx_agg_cmp *)
797 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
798 cons = agg->rx_agg_cmp_opaque;
799 __clear_bit(cons, rxr->rx_agg_bmap);
801 if (unlikely(test_bit(sw_prod, rxr->rx_agg_bmap)))
802 sw_prod = bnxt_find_next_agg_idx(rxr, sw_prod);
804 __set_bit(sw_prod, rxr->rx_agg_bmap);
805 prod_rx_buf = &rxr->rx_agg_ring[sw_prod];
806 cons_rx_buf = &rxr->rx_agg_ring[cons];
808 /* It is possible for sw_prod to be equal to cons, so
809 * set cons_rx_buf->page to NULL first.
811 page = cons_rx_buf->page;
812 cons_rx_buf->page = NULL;
813 prod_rx_buf->page = page;
814 prod_rx_buf->offset = cons_rx_buf->offset;
816 prod_rx_buf->mapping = cons_rx_buf->mapping;
818 prod_bd = &rxr->rx_agg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
820 prod_bd->rx_bd_haddr = cpu_to_le64(cons_rx_buf->mapping);
821 prod_bd->rx_bd_opaque = sw_prod;
823 prod = NEXT_RX_AGG(prod);
824 sw_prod = NEXT_RX_AGG(sw_prod);
825 cp_cons = NEXT_CMP(cp_cons);
827 rxr->rx_agg_prod = prod;
828 rxr->rx_sw_agg_prod = sw_prod;
831 static struct sk_buff *bnxt_rx_page_skb(struct bnxt *bp,
832 struct bnxt_rx_ring_info *rxr,
833 u16 cons, void *data, u8 *data_ptr,
835 unsigned int offset_and_len)
837 unsigned int payload = offset_and_len >> 16;
838 unsigned int len = offset_and_len & 0xffff;
839 struct skb_frag_struct *frag;
840 struct page *page = data;
841 u16 prod = rxr->rx_prod;
845 err = bnxt_alloc_rx_data(bp, rxr, prod, GFP_ATOMIC);
847 bnxt_reuse_rx_data(rxr, cons, data);
850 dma_addr -= bp->rx_dma_offset;
851 dma_unmap_page_attrs(&bp->pdev->dev, dma_addr, PAGE_SIZE, bp->rx_dir,
852 DMA_ATTR_WEAK_ORDERING);
854 if (unlikely(!payload))
855 payload = eth_get_headlen(data_ptr, len);
857 skb = napi_alloc_skb(&rxr->bnapi->napi, payload);
863 off = (void *)data_ptr - page_address(page);
864 skb_add_rx_frag(skb, 0, page, off, len, PAGE_SIZE);
865 memcpy(skb->data - NET_IP_ALIGN, data_ptr - NET_IP_ALIGN,
866 payload + NET_IP_ALIGN);
868 frag = &skb_shinfo(skb)->frags[0];
869 skb_frag_size_sub(frag, payload);
870 frag->page_offset += payload;
871 skb->data_len -= payload;
872 skb->tail += payload;
877 static struct sk_buff *bnxt_rx_skb(struct bnxt *bp,
878 struct bnxt_rx_ring_info *rxr, u16 cons,
879 void *data, u8 *data_ptr,
881 unsigned int offset_and_len)
883 u16 prod = rxr->rx_prod;
887 err = bnxt_alloc_rx_data(bp, rxr, prod, GFP_ATOMIC);
889 bnxt_reuse_rx_data(rxr, cons, data);
893 skb = build_skb(data, 0);
894 dma_unmap_single_attrs(&bp->pdev->dev, dma_addr, bp->rx_buf_use_size,
895 bp->rx_dir, DMA_ATTR_WEAK_ORDERING);
901 skb_reserve(skb, bp->rx_offset);
902 skb_put(skb, offset_and_len & 0xffff);
906 static struct sk_buff *bnxt_rx_pages(struct bnxt *bp, struct bnxt_napi *bnapi,
907 struct sk_buff *skb, u16 cp_cons,
910 struct pci_dev *pdev = bp->pdev;
911 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
912 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
913 u16 prod = rxr->rx_agg_prod;
916 for (i = 0; i < agg_bufs; i++) {
918 struct rx_agg_cmp *agg;
919 struct bnxt_sw_rx_agg_bd *cons_rx_buf;
923 agg = (struct rx_agg_cmp *)
924 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
925 cons = agg->rx_agg_cmp_opaque;
926 frag_len = (le32_to_cpu(agg->rx_agg_cmp_len_flags_type) &
927 RX_AGG_CMP_LEN) >> RX_AGG_CMP_LEN_SHIFT;
929 cons_rx_buf = &rxr->rx_agg_ring[cons];
930 skb_fill_page_desc(skb, i, cons_rx_buf->page,
931 cons_rx_buf->offset, frag_len);
932 __clear_bit(cons, rxr->rx_agg_bmap);
934 /* It is possible for bnxt_alloc_rx_page() to allocate
935 * a sw_prod index that equals the cons index, so we
936 * need to clear the cons entry now.
938 mapping = cons_rx_buf->mapping;
939 page = cons_rx_buf->page;
940 cons_rx_buf->page = NULL;
942 if (bnxt_alloc_rx_page(bp, rxr, prod, GFP_ATOMIC) != 0) {
943 struct skb_shared_info *shinfo;
944 unsigned int nr_frags;
946 shinfo = skb_shinfo(skb);
947 nr_frags = --shinfo->nr_frags;
948 __skb_frag_set_page(&shinfo->frags[nr_frags], NULL);
952 cons_rx_buf->page = page;
954 /* Update prod since possibly some pages have been
957 rxr->rx_agg_prod = prod;
958 bnxt_reuse_rx_agg_bufs(bnapi, cp_cons, agg_bufs - i);
962 dma_unmap_page_attrs(&pdev->dev, mapping, BNXT_RX_PAGE_SIZE,
964 DMA_ATTR_WEAK_ORDERING);
966 skb->data_len += frag_len;
967 skb->len += frag_len;
968 skb->truesize += PAGE_SIZE;
970 prod = NEXT_RX_AGG(prod);
971 cp_cons = NEXT_CMP(cp_cons);
973 rxr->rx_agg_prod = prod;
977 static int bnxt_agg_bufs_valid(struct bnxt *bp, struct bnxt_cp_ring_info *cpr,
978 u8 agg_bufs, u32 *raw_cons)
981 struct rx_agg_cmp *agg;
983 *raw_cons = ADV_RAW_CMP(*raw_cons, agg_bufs);
984 last = RING_CMP(*raw_cons);
985 agg = (struct rx_agg_cmp *)
986 &cpr->cp_desc_ring[CP_RING(last)][CP_IDX(last)];
987 return RX_AGG_CMP_VALID(agg, *raw_cons);
990 static inline struct sk_buff *bnxt_copy_skb(struct bnxt_napi *bnapi, u8 *data,
994 struct bnxt *bp = bnapi->bp;
995 struct pci_dev *pdev = bp->pdev;
998 skb = napi_alloc_skb(&bnapi->napi, len);
1002 dma_sync_single_for_cpu(&pdev->dev, mapping, bp->rx_copy_thresh,
1005 memcpy(skb->data - NET_IP_ALIGN, data - NET_IP_ALIGN,
1006 len + NET_IP_ALIGN);
1008 dma_sync_single_for_device(&pdev->dev, mapping, bp->rx_copy_thresh,
1015 static int bnxt_discard_rx(struct bnxt *bp, struct bnxt_napi *bnapi,
1016 u32 *raw_cons, void *cmp)
1018 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1019 struct rx_cmp *rxcmp = cmp;
1020 u32 tmp_raw_cons = *raw_cons;
1021 u8 cmp_type, agg_bufs = 0;
1023 cmp_type = RX_CMP_TYPE(rxcmp);
1025 if (cmp_type == CMP_TYPE_RX_L2_CMP) {
1026 agg_bufs = (le32_to_cpu(rxcmp->rx_cmp_misc_v1) &
1028 RX_CMP_AGG_BUFS_SHIFT;
1029 } else if (cmp_type == CMP_TYPE_RX_L2_TPA_END_CMP) {
1030 struct rx_tpa_end_cmp *tpa_end = cmp;
1032 agg_bufs = (le32_to_cpu(tpa_end->rx_tpa_end_cmp_misc_v1) &
1033 RX_TPA_END_CMP_AGG_BUFS) >>
1034 RX_TPA_END_CMP_AGG_BUFS_SHIFT;
1038 if (!bnxt_agg_bufs_valid(bp, cpr, agg_bufs, &tmp_raw_cons))
1041 *raw_cons = tmp_raw_cons;
1045 static void bnxt_queue_sp_work(struct bnxt *bp)
1048 queue_work(bnxt_pf_wq, &bp->sp_task);
1050 schedule_work(&bp->sp_task);
1053 static void bnxt_cancel_sp_work(struct bnxt *bp)
1056 flush_workqueue(bnxt_pf_wq);
1058 cancel_work_sync(&bp->sp_task);
1061 static void bnxt_sched_reset(struct bnxt *bp, struct bnxt_rx_ring_info *rxr)
1063 if (!rxr->bnapi->in_reset) {
1064 rxr->bnapi->in_reset = true;
1065 set_bit(BNXT_RESET_TASK_SP_EVENT, &bp->sp_event);
1066 bnxt_queue_sp_work(bp);
1068 rxr->rx_next_cons = 0xffff;
1071 static void bnxt_tpa_start(struct bnxt *bp, struct bnxt_rx_ring_info *rxr,
1072 struct rx_tpa_start_cmp *tpa_start,
1073 struct rx_tpa_start_cmp_ext *tpa_start1)
1075 u8 agg_id = TPA_START_AGG_ID(tpa_start);
1077 struct bnxt_tpa_info *tpa_info;
1078 struct bnxt_sw_rx_bd *cons_rx_buf, *prod_rx_buf;
1079 struct rx_bd *prod_bd;
1082 cons = tpa_start->rx_tpa_start_cmp_opaque;
1083 prod = rxr->rx_prod;
1084 cons_rx_buf = &rxr->rx_buf_ring[cons];
1085 prod_rx_buf = &rxr->rx_buf_ring[prod];
1086 tpa_info = &rxr->rx_tpa[agg_id];
1088 if (unlikely(cons != rxr->rx_next_cons)) {
1089 bnxt_sched_reset(bp, rxr);
1092 /* Store cfa_code in tpa_info to use in tpa_end
1093 * completion processing.
1095 tpa_info->cfa_code = TPA_START_CFA_CODE(tpa_start1);
1096 prod_rx_buf->data = tpa_info->data;
1097 prod_rx_buf->data_ptr = tpa_info->data_ptr;
1099 mapping = tpa_info->mapping;
1100 prod_rx_buf->mapping = mapping;
1102 prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
1104 prod_bd->rx_bd_haddr = cpu_to_le64(mapping);
1106 tpa_info->data = cons_rx_buf->data;
1107 tpa_info->data_ptr = cons_rx_buf->data_ptr;
1108 cons_rx_buf->data = NULL;
1109 tpa_info->mapping = cons_rx_buf->mapping;
1112 le32_to_cpu(tpa_start->rx_tpa_start_cmp_len_flags_type) >>
1113 RX_TPA_START_CMP_LEN_SHIFT;
1114 if (likely(TPA_START_HASH_VALID(tpa_start))) {
1115 u32 hash_type = TPA_START_HASH_TYPE(tpa_start);
1117 tpa_info->hash_type = PKT_HASH_TYPE_L4;
1118 tpa_info->gso_type = SKB_GSO_TCPV4;
1119 /* RSS profiles 1 and 3 with extract code 0 for inner 4-tuple */
1120 if (hash_type == 3 || TPA_START_IS_IPV6(tpa_start1))
1121 tpa_info->gso_type = SKB_GSO_TCPV6;
1122 tpa_info->rss_hash =
1123 le32_to_cpu(tpa_start->rx_tpa_start_cmp_rss_hash);
1125 tpa_info->hash_type = PKT_HASH_TYPE_NONE;
1126 tpa_info->gso_type = 0;
1127 if (netif_msg_rx_err(bp))
1128 netdev_warn(bp->dev, "TPA packet without valid hash\n");
1130 tpa_info->flags2 = le32_to_cpu(tpa_start1->rx_tpa_start_cmp_flags2);
1131 tpa_info->metadata = le32_to_cpu(tpa_start1->rx_tpa_start_cmp_metadata);
1132 tpa_info->hdr_info = le32_to_cpu(tpa_start1->rx_tpa_start_cmp_hdr_info);
1134 rxr->rx_prod = NEXT_RX(prod);
1135 cons = NEXT_RX(cons);
1136 rxr->rx_next_cons = NEXT_RX(cons);
1137 cons_rx_buf = &rxr->rx_buf_ring[cons];
1139 bnxt_reuse_rx_data(rxr, cons, cons_rx_buf->data);
1140 rxr->rx_prod = NEXT_RX(rxr->rx_prod);
1141 cons_rx_buf->data = NULL;
1144 static void bnxt_abort_tpa(struct bnxt *bp, struct bnxt_napi *bnapi,
1145 u16 cp_cons, u32 agg_bufs)
1148 bnxt_reuse_rx_agg_bufs(bnapi, cp_cons, agg_bufs);
1151 static struct sk_buff *bnxt_gro_func_5731x(struct bnxt_tpa_info *tpa_info,
1152 int payload_off, int tcp_ts,
1153 struct sk_buff *skb)
1158 u16 outer_ip_off, inner_ip_off, inner_mac_off;
1159 u32 hdr_info = tpa_info->hdr_info;
1160 bool loopback = false;
1162 inner_ip_off = BNXT_TPA_INNER_L3_OFF(hdr_info);
1163 inner_mac_off = BNXT_TPA_INNER_L2_OFF(hdr_info);
1164 outer_ip_off = BNXT_TPA_OUTER_L3_OFF(hdr_info);
1166 /* If the packet is an internal loopback packet, the offsets will
1167 * have an extra 4 bytes.
1169 if (inner_mac_off == 4) {
1171 } else if (inner_mac_off > 4) {
1172 __be16 proto = *((__be16 *)(skb->data + inner_ip_off -
1175 /* We only support inner iPv4/ipv6. If we don't see the
1176 * correct protocol ID, it must be a loopback packet where
1177 * the offsets are off by 4.
1179 if (proto != htons(ETH_P_IP) && proto != htons(ETH_P_IPV6))
1183 /* internal loopback packet, subtract all offsets by 4 */
1189 nw_off = inner_ip_off - ETH_HLEN;
1190 skb_set_network_header(skb, nw_off);
1191 if (tpa_info->flags2 & RX_TPA_START_CMP_FLAGS2_IP_TYPE) {
1192 struct ipv6hdr *iph = ipv6_hdr(skb);
1194 skb_set_transport_header(skb, nw_off + sizeof(struct ipv6hdr));
1195 len = skb->len - skb_transport_offset(skb);
1197 th->check = ~tcp_v6_check(len, &iph->saddr, &iph->daddr, 0);
1199 struct iphdr *iph = ip_hdr(skb);
1201 skb_set_transport_header(skb, nw_off + sizeof(struct iphdr));
1202 len = skb->len - skb_transport_offset(skb);
1204 th->check = ~tcp_v4_check(len, iph->saddr, iph->daddr, 0);
1207 if (inner_mac_off) { /* tunnel */
1208 struct udphdr *uh = NULL;
1209 __be16 proto = *((__be16 *)(skb->data + outer_ip_off -
1212 if (proto == htons(ETH_P_IP)) {
1213 struct iphdr *iph = (struct iphdr *)skb->data;
1215 if (iph->protocol == IPPROTO_UDP)
1216 uh = (struct udphdr *)(iph + 1);
1218 struct ipv6hdr *iph = (struct ipv6hdr *)skb->data;
1220 if (iph->nexthdr == IPPROTO_UDP)
1221 uh = (struct udphdr *)(iph + 1);
1225 skb_shinfo(skb)->gso_type |=
1226 SKB_GSO_UDP_TUNNEL_CSUM;
1228 skb_shinfo(skb)->gso_type |= SKB_GSO_UDP_TUNNEL;
1235 #define BNXT_IPV4_HDR_SIZE (sizeof(struct iphdr) + sizeof(struct tcphdr))
1236 #define BNXT_IPV6_HDR_SIZE (sizeof(struct ipv6hdr) + sizeof(struct tcphdr))
1238 static struct sk_buff *bnxt_gro_func_5730x(struct bnxt_tpa_info *tpa_info,
1239 int payload_off, int tcp_ts,
1240 struct sk_buff *skb)
1244 int len, nw_off, tcp_opt_len = 0;
1249 if (tpa_info->gso_type == SKB_GSO_TCPV4) {
1252 nw_off = payload_off - BNXT_IPV4_HDR_SIZE - tcp_opt_len -
1254 skb_set_network_header(skb, nw_off);
1256 skb_set_transport_header(skb, nw_off + sizeof(struct iphdr));
1257 len = skb->len - skb_transport_offset(skb);
1259 th->check = ~tcp_v4_check(len, iph->saddr, iph->daddr, 0);
1260 } else if (tpa_info->gso_type == SKB_GSO_TCPV6) {
1261 struct ipv6hdr *iph;
1263 nw_off = payload_off - BNXT_IPV6_HDR_SIZE - tcp_opt_len -
1265 skb_set_network_header(skb, nw_off);
1266 iph = ipv6_hdr(skb);
1267 skb_set_transport_header(skb, nw_off + sizeof(struct ipv6hdr));
1268 len = skb->len - skb_transport_offset(skb);
1270 th->check = ~tcp_v6_check(len, &iph->saddr, &iph->daddr, 0);
1272 dev_kfree_skb_any(skb);
1276 if (nw_off) { /* tunnel */
1277 struct udphdr *uh = NULL;
1279 if (skb->protocol == htons(ETH_P_IP)) {
1280 struct iphdr *iph = (struct iphdr *)skb->data;
1282 if (iph->protocol == IPPROTO_UDP)
1283 uh = (struct udphdr *)(iph + 1);
1285 struct ipv6hdr *iph = (struct ipv6hdr *)skb->data;
1287 if (iph->nexthdr == IPPROTO_UDP)
1288 uh = (struct udphdr *)(iph + 1);
1292 skb_shinfo(skb)->gso_type |=
1293 SKB_GSO_UDP_TUNNEL_CSUM;
1295 skb_shinfo(skb)->gso_type |= SKB_GSO_UDP_TUNNEL;
1302 static inline struct sk_buff *bnxt_gro_skb(struct bnxt *bp,
1303 struct bnxt_tpa_info *tpa_info,
1304 struct rx_tpa_end_cmp *tpa_end,
1305 struct rx_tpa_end_cmp_ext *tpa_end1,
1306 struct sk_buff *skb)
1312 segs = TPA_END_TPA_SEGS(tpa_end);
1316 NAPI_GRO_CB(skb)->count = segs;
1317 skb_shinfo(skb)->gso_size =
1318 le32_to_cpu(tpa_end1->rx_tpa_end_cmp_seg_len);
1319 skb_shinfo(skb)->gso_type = tpa_info->gso_type;
1320 payload_off = (le32_to_cpu(tpa_end->rx_tpa_end_cmp_misc_v1) &
1321 RX_TPA_END_CMP_PAYLOAD_OFFSET) >>
1322 RX_TPA_END_CMP_PAYLOAD_OFFSET_SHIFT;
1323 skb = bp->gro_func(tpa_info, payload_off, TPA_END_GRO_TS(tpa_end), skb);
1325 tcp_gro_complete(skb);
1330 /* Given the cfa_code of a received packet determine which
1331 * netdev (vf-rep or PF) the packet is destined to.
1333 static struct net_device *bnxt_get_pkt_dev(struct bnxt *bp, u16 cfa_code)
1335 struct net_device *dev = bnxt_get_vf_rep(bp, cfa_code);
1337 /* if vf-rep dev is NULL, the must belongs to the PF */
1338 return dev ? dev : bp->dev;
1341 static inline struct sk_buff *bnxt_tpa_end(struct bnxt *bp,
1342 struct bnxt_napi *bnapi,
1344 struct rx_tpa_end_cmp *tpa_end,
1345 struct rx_tpa_end_cmp_ext *tpa_end1,
1348 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1349 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
1350 u8 agg_id = TPA_END_AGG_ID(tpa_end);
1351 u8 *data_ptr, agg_bufs;
1352 u16 cp_cons = RING_CMP(*raw_cons);
1354 struct bnxt_tpa_info *tpa_info;
1356 struct sk_buff *skb;
1359 if (unlikely(bnapi->in_reset)) {
1360 int rc = bnxt_discard_rx(bp, bnapi, raw_cons, tpa_end);
1363 return ERR_PTR(-EBUSY);
1367 tpa_info = &rxr->rx_tpa[agg_id];
1368 data = tpa_info->data;
1369 data_ptr = tpa_info->data_ptr;
1371 len = tpa_info->len;
1372 mapping = tpa_info->mapping;
1374 agg_bufs = (le32_to_cpu(tpa_end->rx_tpa_end_cmp_misc_v1) &
1375 RX_TPA_END_CMP_AGG_BUFS) >> RX_TPA_END_CMP_AGG_BUFS_SHIFT;
1378 if (!bnxt_agg_bufs_valid(bp, cpr, agg_bufs, raw_cons))
1379 return ERR_PTR(-EBUSY);
1381 *event |= BNXT_AGG_EVENT;
1382 cp_cons = NEXT_CMP(cp_cons);
1385 if (unlikely(agg_bufs > MAX_SKB_FRAGS || TPA_END_ERRORS(tpa_end1))) {
1386 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
1387 if (agg_bufs > MAX_SKB_FRAGS)
1388 netdev_warn(bp->dev, "TPA frags %d exceeded MAX_SKB_FRAGS %d\n",
1389 agg_bufs, (int)MAX_SKB_FRAGS);
1393 if (len <= bp->rx_copy_thresh) {
1394 skb = bnxt_copy_skb(bnapi, data_ptr, len, mapping);
1396 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
1401 dma_addr_t new_mapping;
1403 new_data = __bnxt_alloc_rx_data(bp, &new_mapping, GFP_ATOMIC);
1405 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
1409 tpa_info->data = new_data;
1410 tpa_info->data_ptr = new_data + bp->rx_offset;
1411 tpa_info->mapping = new_mapping;
1413 skb = build_skb(data, 0);
1414 dma_unmap_single_attrs(&bp->pdev->dev, mapping,
1415 bp->rx_buf_use_size, bp->rx_dir,
1416 DMA_ATTR_WEAK_ORDERING);
1420 bnxt_abort_tpa(bp, bnapi, cp_cons, agg_bufs);
1423 skb_reserve(skb, bp->rx_offset);
1428 skb = bnxt_rx_pages(bp, bnapi, skb, cp_cons, agg_bufs);
1430 /* Page reuse already handled by bnxt_rx_pages(). */
1436 eth_type_trans(skb, bnxt_get_pkt_dev(bp, tpa_info->cfa_code));
1438 if (tpa_info->hash_type != PKT_HASH_TYPE_NONE)
1439 skb_set_hash(skb, tpa_info->rss_hash, tpa_info->hash_type);
1441 if ((tpa_info->flags2 & RX_CMP_FLAGS2_META_FORMAT_VLAN) &&
1442 (skb->dev->features & NETIF_F_HW_VLAN_CTAG_RX)) {
1443 u16 vlan_proto = tpa_info->metadata >>
1444 RX_CMP_FLAGS2_METADATA_TPID_SFT;
1445 u16 vtag = tpa_info->metadata & RX_CMP_FLAGS2_METADATA_TCI_MASK;
1447 __vlan_hwaccel_put_tag(skb, htons(vlan_proto), vtag);
1450 skb_checksum_none_assert(skb);
1451 if (likely(tpa_info->flags2 & RX_TPA_START_CMP_FLAGS2_L4_CS_CALC)) {
1452 skb->ip_summed = CHECKSUM_UNNECESSARY;
1454 (tpa_info->flags2 & RX_CMP_FLAGS2_T_L4_CS_CALC) >> 3;
1457 if (TPA_END_GRO(tpa_end))
1458 skb = bnxt_gro_skb(bp, tpa_info, tpa_end, tpa_end1, skb);
1463 static void bnxt_deliver_skb(struct bnxt *bp, struct bnxt_napi *bnapi,
1464 struct sk_buff *skb)
1466 if (skb->dev != bp->dev) {
1467 /* this packet belongs to a vf-rep */
1468 bnxt_vf_rep_rx(bp, skb);
1471 skb_record_rx_queue(skb, bnapi->index);
1472 napi_gro_receive(&bnapi->napi, skb);
1475 /* returns the following:
1476 * 1 - 1 packet successfully received
1477 * 0 - successful TPA_START, packet not completed yet
1478 * -EBUSY - completion ring does not have all the agg buffers yet
1479 * -ENOMEM - packet aborted due to out of memory
1480 * -EIO - packet aborted due to hw error indicated in BD
1482 static int bnxt_rx_pkt(struct bnxt *bp, struct bnxt_napi *bnapi, u32 *raw_cons,
1485 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1486 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
1487 struct net_device *dev = bp->dev;
1488 struct rx_cmp *rxcmp;
1489 struct rx_cmp_ext *rxcmp1;
1490 u32 tmp_raw_cons = *raw_cons;
1491 u16 cfa_code, cons, prod, cp_cons = RING_CMP(tmp_raw_cons);
1492 struct bnxt_sw_rx_bd *rx_buf;
1494 u8 *data_ptr, agg_bufs, cmp_type;
1495 dma_addr_t dma_addr;
1496 struct sk_buff *skb;
1501 rxcmp = (struct rx_cmp *)
1502 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1504 tmp_raw_cons = NEXT_RAW_CMP(tmp_raw_cons);
1505 cp_cons = RING_CMP(tmp_raw_cons);
1506 rxcmp1 = (struct rx_cmp_ext *)
1507 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1509 if (!RX_CMP_VALID(rxcmp1, tmp_raw_cons))
1512 cmp_type = RX_CMP_TYPE(rxcmp);
1514 prod = rxr->rx_prod;
1516 if (cmp_type == CMP_TYPE_RX_L2_TPA_START_CMP) {
1517 bnxt_tpa_start(bp, rxr, (struct rx_tpa_start_cmp *)rxcmp,
1518 (struct rx_tpa_start_cmp_ext *)rxcmp1);
1520 *event |= BNXT_RX_EVENT;
1521 goto next_rx_no_prod_no_len;
1523 } else if (cmp_type == CMP_TYPE_RX_L2_TPA_END_CMP) {
1524 skb = bnxt_tpa_end(bp, bnapi, &tmp_raw_cons,
1525 (struct rx_tpa_end_cmp *)rxcmp,
1526 (struct rx_tpa_end_cmp_ext *)rxcmp1, event);
1533 bnxt_deliver_skb(bp, bnapi, skb);
1536 *event |= BNXT_RX_EVENT;
1537 goto next_rx_no_prod_no_len;
1540 cons = rxcmp->rx_cmp_opaque;
1541 rx_buf = &rxr->rx_buf_ring[cons];
1542 data = rx_buf->data;
1543 data_ptr = rx_buf->data_ptr;
1544 if (unlikely(cons != rxr->rx_next_cons)) {
1545 int rc1 = bnxt_discard_rx(bp, bnapi, raw_cons, rxcmp);
1547 bnxt_sched_reset(bp, rxr);
1552 misc = le32_to_cpu(rxcmp->rx_cmp_misc_v1);
1553 agg_bufs = (misc & RX_CMP_AGG_BUFS) >> RX_CMP_AGG_BUFS_SHIFT;
1556 if (!bnxt_agg_bufs_valid(bp, cpr, agg_bufs, &tmp_raw_cons))
1559 cp_cons = NEXT_CMP(cp_cons);
1560 *event |= BNXT_AGG_EVENT;
1562 *event |= BNXT_RX_EVENT;
1564 rx_buf->data = NULL;
1565 if (rxcmp1->rx_cmp_cfa_code_errors_v2 & RX_CMP_L2_ERRORS) {
1566 bnxt_reuse_rx_data(rxr, cons, data);
1568 bnxt_reuse_rx_agg_bufs(bnapi, cp_cons, agg_bufs);
1574 len = le32_to_cpu(rxcmp->rx_cmp_len_flags_type) >> RX_CMP_LEN_SHIFT;
1575 dma_addr = rx_buf->mapping;
1577 if (bnxt_rx_xdp(bp, rxr, cons, data, &data_ptr, &len, event)) {
1582 if (len <= bp->rx_copy_thresh) {
1583 skb = bnxt_copy_skb(bnapi, data_ptr, len, dma_addr);
1584 bnxt_reuse_rx_data(rxr, cons, data);
1592 if (rx_buf->data_ptr == data_ptr)
1593 payload = misc & RX_CMP_PAYLOAD_OFFSET;
1596 skb = bp->rx_skb_func(bp, rxr, cons, data, data_ptr, dma_addr,
1605 skb = bnxt_rx_pages(bp, bnapi, skb, cp_cons, agg_bufs);
1612 if (RX_CMP_HASH_VALID(rxcmp)) {
1613 u32 hash_type = RX_CMP_HASH_TYPE(rxcmp);
1614 enum pkt_hash_types type = PKT_HASH_TYPE_L4;
1616 /* RSS profiles 1 and 3 with extract code 0 for inner 4-tuple */
1617 if (hash_type != 1 && hash_type != 3)
1618 type = PKT_HASH_TYPE_L3;
1619 skb_set_hash(skb, le32_to_cpu(rxcmp->rx_cmp_rss_hash), type);
1622 cfa_code = RX_CMP_CFA_CODE(rxcmp1);
1623 skb->protocol = eth_type_trans(skb, bnxt_get_pkt_dev(bp, cfa_code));
1625 if ((rxcmp1->rx_cmp_flags2 &
1626 cpu_to_le32(RX_CMP_FLAGS2_META_FORMAT_VLAN)) &&
1627 (skb->dev->features & NETIF_F_HW_VLAN_CTAG_RX)) {
1628 u32 meta_data = le32_to_cpu(rxcmp1->rx_cmp_meta_data);
1629 u16 vtag = meta_data & RX_CMP_FLAGS2_METADATA_TCI_MASK;
1630 u16 vlan_proto = meta_data >> RX_CMP_FLAGS2_METADATA_TPID_SFT;
1632 __vlan_hwaccel_put_tag(skb, htons(vlan_proto), vtag);
1635 skb_checksum_none_assert(skb);
1636 if (RX_CMP_L4_CS_OK(rxcmp1)) {
1637 if (dev->features & NETIF_F_RXCSUM) {
1638 skb->ip_summed = CHECKSUM_UNNECESSARY;
1639 skb->csum_level = RX_CMP_ENCAP(rxcmp1);
1642 if (rxcmp1->rx_cmp_cfa_code_errors_v2 & RX_CMP_L4_CS_ERR_BITS) {
1643 if (dev->features & NETIF_F_RXCSUM)
1644 cpr->rx_l4_csum_errors++;
1648 bnxt_deliver_skb(bp, bnapi, skb);
1652 rxr->rx_prod = NEXT_RX(prod);
1653 rxr->rx_next_cons = NEXT_RX(cons);
1655 cpr->rx_packets += 1;
1656 cpr->rx_bytes += len;
1658 next_rx_no_prod_no_len:
1659 *raw_cons = tmp_raw_cons;
1664 /* In netpoll mode, if we are using a combined completion ring, we need to
1665 * discard the rx packets and recycle the buffers.
1667 static int bnxt_force_rx_discard(struct bnxt *bp, struct bnxt_napi *bnapi,
1668 u32 *raw_cons, u8 *event)
1670 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1671 u32 tmp_raw_cons = *raw_cons;
1672 struct rx_cmp_ext *rxcmp1;
1673 struct rx_cmp *rxcmp;
1677 cp_cons = RING_CMP(tmp_raw_cons);
1678 rxcmp = (struct rx_cmp *)
1679 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1681 tmp_raw_cons = NEXT_RAW_CMP(tmp_raw_cons);
1682 cp_cons = RING_CMP(tmp_raw_cons);
1683 rxcmp1 = (struct rx_cmp_ext *)
1684 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1686 if (!RX_CMP_VALID(rxcmp1, tmp_raw_cons))
1689 cmp_type = RX_CMP_TYPE(rxcmp);
1690 if (cmp_type == CMP_TYPE_RX_L2_CMP) {
1691 rxcmp1->rx_cmp_cfa_code_errors_v2 |=
1692 cpu_to_le32(RX_CMPL_ERRORS_CRC_ERROR);
1693 } else if (cmp_type == CMP_TYPE_RX_L2_TPA_END_CMP) {
1694 struct rx_tpa_end_cmp_ext *tpa_end1;
1696 tpa_end1 = (struct rx_tpa_end_cmp_ext *)rxcmp1;
1697 tpa_end1->rx_tpa_end_cmp_errors_v2 |=
1698 cpu_to_le32(RX_TPA_END_CMP_ERRORS);
1700 return bnxt_rx_pkt(bp, bnapi, raw_cons, event);
1703 #define BNXT_GET_EVENT_PORT(data) \
1705 ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_PORT_ID_MASK)
1707 static int bnxt_async_event_process(struct bnxt *bp,
1708 struct hwrm_async_event_cmpl *cmpl)
1710 u16 event_id = le16_to_cpu(cmpl->event_id);
1712 /* TODO CHIMP_FW: Define event id's for link change, error etc */
1714 case ASYNC_EVENT_CMPL_EVENT_ID_LINK_SPEED_CFG_CHANGE: {
1715 u32 data1 = le32_to_cpu(cmpl->event_data1);
1716 struct bnxt_link_info *link_info = &bp->link_info;
1719 goto async_event_process_exit;
1721 /* print unsupported speed warning in forced speed mode only */
1722 if (!(link_info->autoneg & BNXT_AUTONEG_SPEED) &&
1723 (data1 & 0x20000)) {
1724 u16 fw_speed = link_info->force_link_speed;
1725 u32 speed = bnxt_fw_to_ethtool_speed(fw_speed);
1727 if (speed != SPEED_UNKNOWN)
1728 netdev_warn(bp->dev, "Link speed %d no longer supported\n",
1731 set_bit(BNXT_LINK_SPEED_CHNG_SP_EVENT, &bp->sp_event);
1734 case ASYNC_EVENT_CMPL_EVENT_ID_LINK_STATUS_CHANGE:
1735 set_bit(BNXT_LINK_CHNG_SP_EVENT, &bp->sp_event);
1737 case ASYNC_EVENT_CMPL_EVENT_ID_PF_DRVR_UNLOAD:
1738 set_bit(BNXT_HWRM_PF_UNLOAD_SP_EVENT, &bp->sp_event);
1740 case ASYNC_EVENT_CMPL_EVENT_ID_PORT_CONN_NOT_ALLOWED: {
1741 u32 data1 = le32_to_cpu(cmpl->event_data1);
1742 u16 port_id = BNXT_GET_EVENT_PORT(data1);
1747 if (bp->pf.port_id != port_id)
1750 set_bit(BNXT_HWRM_PORT_MODULE_SP_EVENT, &bp->sp_event);
1753 case ASYNC_EVENT_CMPL_EVENT_ID_VF_CFG_CHANGE:
1755 goto async_event_process_exit;
1756 set_bit(BNXT_RESET_TASK_SILENT_SP_EVENT, &bp->sp_event);
1759 goto async_event_process_exit;
1761 bnxt_queue_sp_work(bp);
1762 async_event_process_exit:
1763 bnxt_ulp_async_events(bp, cmpl);
1767 static int bnxt_hwrm_handler(struct bnxt *bp, struct tx_cmp *txcmp)
1769 u16 cmpl_type = TX_CMP_TYPE(txcmp), vf_id, seq_id;
1770 struct hwrm_cmpl *h_cmpl = (struct hwrm_cmpl *)txcmp;
1771 struct hwrm_fwd_req_cmpl *fwd_req_cmpl =
1772 (struct hwrm_fwd_req_cmpl *)txcmp;
1774 switch (cmpl_type) {
1775 case CMPL_BASE_TYPE_HWRM_DONE:
1776 seq_id = le16_to_cpu(h_cmpl->sequence_id);
1777 if (seq_id == bp->hwrm_intr_seq_id)
1778 bp->hwrm_intr_seq_id = HWRM_SEQ_ID_INVALID;
1780 netdev_err(bp->dev, "Invalid hwrm seq id %d\n", seq_id);
1783 case CMPL_BASE_TYPE_HWRM_FWD_REQ:
1784 vf_id = le16_to_cpu(fwd_req_cmpl->source_id);
1786 if ((vf_id < bp->pf.first_vf_id) ||
1787 (vf_id >= bp->pf.first_vf_id + bp->pf.active_vfs)) {
1788 netdev_err(bp->dev, "Msg contains invalid VF id %x\n",
1793 set_bit(vf_id - bp->pf.first_vf_id, bp->pf.vf_event_bmap);
1794 set_bit(BNXT_HWRM_EXEC_FWD_REQ_SP_EVENT, &bp->sp_event);
1795 bnxt_queue_sp_work(bp);
1798 case CMPL_BASE_TYPE_HWRM_ASYNC_EVENT:
1799 bnxt_async_event_process(bp,
1800 (struct hwrm_async_event_cmpl *)txcmp);
1809 static irqreturn_t bnxt_msix(int irq, void *dev_instance)
1811 struct bnxt_napi *bnapi = dev_instance;
1812 struct bnxt *bp = bnapi->bp;
1813 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1814 u32 cons = RING_CMP(cpr->cp_raw_cons);
1817 prefetch(&cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)]);
1818 napi_schedule(&bnapi->napi);
1822 static inline int bnxt_has_work(struct bnxt *bp, struct bnxt_cp_ring_info *cpr)
1824 u32 raw_cons = cpr->cp_raw_cons;
1825 u16 cons = RING_CMP(raw_cons);
1826 struct tx_cmp *txcmp;
1828 txcmp = &cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)];
1830 return TX_CMP_VALID(txcmp, raw_cons);
1833 static irqreturn_t bnxt_inta(int irq, void *dev_instance)
1835 struct bnxt_napi *bnapi = dev_instance;
1836 struct bnxt *bp = bnapi->bp;
1837 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1838 u32 cons = RING_CMP(cpr->cp_raw_cons);
1841 prefetch(&cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)]);
1843 if (!bnxt_has_work(bp, cpr)) {
1844 int_status = readl(bp->bar0 + BNXT_CAG_REG_LEGACY_INT_STATUS);
1845 /* return if erroneous interrupt */
1846 if (!(int_status & (0x10000 << cpr->cp_ring_struct.fw_ring_id)))
1850 /* disable ring IRQ */
1851 BNXT_CP_DB_IRQ_DIS(cpr->cp_doorbell);
1853 /* Return here if interrupt is shared and is disabled. */
1854 if (unlikely(atomic_read(&bp->intr_sem) != 0))
1857 napi_schedule(&bnapi->napi);
1861 static int bnxt_poll_work(struct bnxt *bp, struct bnxt_napi *bnapi, int budget)
1863 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1864 u32 raw_cons = cpr->cp_raw_cons;
1869 struct tx_cmp *txcmp;
1874 cons = RING_CMP(raw_cons);
1875 txcmp = &cpr->cp_desc_ring[CP_RING(cons)][CP_IDX(cons)];
1877 if (!TX_CMP_VALID(txcmp, raw_cons))
1880 /* The valid test of the entry must be done first before
1881 * reading any further.
1884 if (TX_CMP_TYPE(txcmp) == CMP_TYPE_TX_L2_CMP) {
1886 /* return full budget so NAPI will complete. */
1887 if (unlikely(tx_pkts > bp->tx_wake_thresh)) {
1889 raw_cons = NEXT_RAW_CMP(raw_cons);
1892 } else if ((TX_CMP_TYPE(txcmp) & 0x30) == 0x10) {
1894 rc = bnxt_rx_pkt(bp, bnapi, &raw_cons, &event);
1896 rc = bnxt_force_rx_discard(bp, bnapi, &raw_cons,
1898 if (likely(rc >= 0))
1900 /* Increment rx_pkts when rc is -ENOMEM to count towards
1901 * the NAPI budget. Otherwise, we may potentially loop
1902 * here forever if we consistently cannot allocate
1905 else if (rc == -ENOMEM && budget)
1907 else if (rc == -EBUSY) /* partial completion */
1909 } else if (unlikely((TX_CMP_TYPE(txcmp) ==
1910 CMPL_BASE_TYPE_HWRM_DONE) ||
1911 (TX_CMP_TYPE(txcmp) ==
1912 CMPL_BASE_TYPE_HWRM_FWD_REQ) ||
1913 (TX_CMP_TYPE(txcmp) ==
1914 CMPL_BASE_TYPE_HWRM_ASYNC_EVENT))) {
1915 bnxt_hwrm_handler(bp, txcmp);
1917 raw_cons = NEXT_RAW_CMP(raw_cons);
1919 if (rx_pkts && rx_pkts == budget)
1923 if (event & BNXT_TX_EVENT) {
1924 struct bnxt_tx_ring_info *txr = bnapi->tx_ring;
1925 void __iomem *db = txr->tx_doorbell;
1926 u16 prod = txr->tx_prod;
1928 /* Sync BD data before updating doorbell */
1931 bnxt_db_write_relaxed(bp, db, DB_KEY_TX | prod);
1934 cpr->cp_raw_cons = raw_cons;
1935 /* ACK completion ring before freeing tx ring and producing new
1936 * buffers in rx/agg rings to prevent overflowing the completion
1939 BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
1942 bnapi->tx_int(bp, bnapi, tx_pkts);
1944 if (event & BNXT_RX_EVENT) {
1945 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
1947 bnxt_db_write(bp, rxr->rx_doorbell, DB_KEY_RX | rxr->rx_prod);
1948 if (event & BNXT_AGG_EVENT)
1949 bnxt_db_write(bp, rxr->rx_agg_doorbell,
1950 DB_KEY_RX | rxr->rx_agg_prod);
1955 static int bnxt_poll_nitroa0(struct napi_struct *napi, int budget)
1957 struct bnxt_napi *bnapi = container_of(napi, struct bnxt_napi, napi);
1958 struct bnxt *bp = bnapi->bp;
1959 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
1960 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
1961 struct tx_cmp *txcmp;
1962 struct rx_cmp_ext *rxcmp1;
1963 u32 cp_cons, tmp_raw_cons;
1964 u32 raw_cons = cpr->cp_raw_cons;
1971 cp_cons = RING_CMP(raw_cons);
1972 txcmp = &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1974 if (!TX_CMP_VALID(txcmp, raw_cons))
1977 if ((TX_CMP_TYPE(txcmp) & 0x30) == 0x10) {
1978 tmp_raw_cons = NEXT_RAW_CMP(raw_cons);
1979 cp_cons = RING_CMP(tmp_raw_cons);
1980 rxcmp1 = (struct rx_cmp_ext *)
1981 &cpr->cp_desc_ring[CP_RING(cp_cons)][CP_IDX(cp_cons)];
1983 if (!RX_CMP_VALID(rxcmp1, tmp_raw_cons))
1986 /* force an error to recycle the buffer */
1987 rxcmp1->rx_cmp_cfa_code_errors_v2 |=
1988 cpu_to_le32(RX_CMPL_ERRORS_CRC_ERROR);
1990 rc = bnxt_rx_pkt(bp, bnapi, &raw_cons, &event);
1991 if (likely(rc == -EIO) && budget)
1993 else if (rc == -EBUSY) /* partial completion */
1995 } else if (unlikely(TX_CMP_TYPE(txcmp) ==
1996 CMPL_BASE_TYPE_HWRM_DONE)) {
1997 bnxt_hwrm_handler(bp, txcmp);
2000 "Invalid completion received on special ring\n");
2002 raw_cons = NEXT_RAW_CMP(raw_cons);
2004 if (rx_pkts == budget)
2008 cpr->cp_raw_cons = raw_cons;
2009 BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
2010 bnxt_db_write(bp, rxr->rx_doorbell, DB_KEY_RX | rxr->rx_prod);
2012 if (event & BNXT_AGG_EVENT)
2013 bnxt_db_write(bp, rxr->rx_agg_doorbell,
2014 DB_KEY_RX | rxr->rx_agg_prod);
2016 if (!bnxt_has_work(bp, cpr) && rx_pkts < budget) {
2017 napi_complete_done(napi, rx_pkts);
2018 BNXT_CP_DB_REARM(cpr->cp_doorbell, cpr->cp_raw_cons);
2023 static int bnxt_poll(struct napi_struct *napi, int budget)
2025 struct bnxt_napi *bnapi = container_of(napi, struct bnxt_napi, napi);
2026 struct bnxt *bp = bnapi->bp;
2027 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
2031 work_done += bnxt_poll_work(bp, bnapi, budget - work_done);
2033 if (work_done >= budget) {
2035 BNXT_CP_DB_REARM(cpr->cp_doorbell,
2040 if (!bnxt_has_work(bp, cpr)) {
2041 if (napi_complete_done(napi, work_done))
2042 BNXT_CP_DB_REARM(cpr->cp_doorbell,
2047 if (bp->flags & BNXT_FLAG_DIM) {
2048 struct net_dim_sample dim_sample;
2050 net_dim_sample(cpr->event_ctr,
2054 net_dim(&cpr->dim, dim_sample);
2060 static void bnxt_free_tx_skbs(struct bnxt *bp)
2063 struct pci_dev *pdev = bp->pdev;
2068 max_idx = bp->tx_nr_pages * TX_DESC_CNT;
2069 for (i = 0; i < bp->tx_nr_rings; i++) {
2070 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
2073 for (j = 0; j < max_idx;) {
2074 struct bnxt_sw_tx_bd *tx_buf = &txr->tx_buf_ring[j];
2075 struct sk_buff *skb = tx_buf->skb;
2085 if (tx_buf->is_push) {
2091 dma_unmap_single(&pdev->dev,
2092 dma_unmap_addr(tx_buf, mapping),
2096 last = tx_buf->nr_frags;
2098 for (k = 0; k < last; k++, j++) {
2099 int ring_idx = j & bp->tx_ring_mask;
2100 skb_frag_t *frag = &skb_shinfo(skb)->frags[k];
2102 tx_buf = &txr->tx_buf_ring[ring_idx];
2105 dma_unmap_addr(tx_buf, mapping),
2106 skb_frag_size(frag), PCI_DMA_TODEVICE);
2110 netdev_tx_reset_queue(netdev_get_tx_queue(bp->dev, i));
2114 static void bnxt_free_rx_skbs(struct bnxt *bp)
2116 int i, max_idx, max_agg_idx;
2117 struct pci_dev *pdev = bp->pdev;
2122 max_idx = bp->rx_nr_pages * RX_DESC_CNT;
2123 max_agg_idx = bp->rx_agg_nr_pages * RX_DESC_CNT;
2124 for (i = 0; i < bp->rx_nr_rings; i++) {
2125 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
2129 for (j = 0; j < MAX_TPA; j++) {
2130 struct bnxt_tpa_info *tpa_info =
2132 u8 *data = tpa_info->data;
2137 dma_unmap_single_attrs(&pdev->dev,
2139 bp->rx_buf_use_size,
2141 DMA_ATTR_WEAK_ORDERING);
2143 tpa_info->data = NULL;
2149 for (j = 0; j < max_idx; j++) {
2150 struct bnxt_sw_rx_bd *rx_buf = &rxr->rx_buf_ring[j];
2151 dma_addr_t mapping = rx_buf->mapping;
2152 void *data = rx_buf->data;
2157 rx_buf->data = NULL;
2159 if (BNXT_RX_PAGE_MODE(bp)) {
2160 mapping -= bp->rx_dma_offset;
2161 dma_unmap_page_attrs(&pdev->dev, mapping,
2162 PAGE_SIZE, bp->rx_dir,
2163 DMA_ATTR_WEAK_ORDERING);
2166 dma_unmap_single_attrs(&pdev->dev, mapping,
2167 bp->rx_buf_use_size,
2169 DMA_ATTR_WEAK_ORDERING);
2174 for (j = 0; j < max_agg_idx; j++) {
2175 struct bnxt_sw_rx_agg_bd *rx_agg_buf =
2176 &rxr->rx_agg_ring[j];
2177 struct page *page = rx_agg_buf->page;
2182 dma_unmap_page_attrs(&pdev->dev, rx_agg_buf->mapping,
2185 DMA_ATTR_WEAK_ORDERING);
2187 rx_agg_buf->page = NULL;
2188 __clear_bit(j, rxr->rx_agg_bmap);
2193 __free_page(rxr->rx_page);
2194 rxr->rx_page = NULL;
2199 static void bnxt_free_skbs(struct bnxt *bp)
2201 bnxt_free_tx_skbs(bp);
2202 bnxt_free_rx_skbs(bp);
2205 static void bnxt_free_ring(struct bnxt *bp, struct bnxt_ring_struct *ring)
2207 struct pci_dev *pdev = bp->pdev;
2210 for (i = 0; i < ring->nr_pages; i++) {
2211 if (!ring->pg_arr[i])
2214 dma_free_coherent(&pdev->dev, ring->page_size,
2215 ring->pg_arr[i], ring->dma_arr[i]);
2217 ring->pg_arr[i] = NULL;
2220 dma_free_coherent(&pdev->dev, ring->nr_pages * 8,
2221 ring->pg_tbl, ring->pg_tbl_map);
2222 ring->pg_tbl = NULL;
2224 if (ring->vmem_size && *ring->vmem) {
2230 static int bnxt_alloc_ring(struct bnxt *bp, struct bnxt_ring_struct *ring)
2233 struct pci_dev *pdev = bp->pdev;
2235 if (ring->nr_pages > 1) {
2236 ring->pg_tbl = dma_alloc_coherent(&pdev->dev,
2244 for (i = 0; i < ring->nr_pages; i++) {
2245 ring->pg_arr[i] = dma_alloc_coherent(&pdev->dev,
2249 if (!ring->pg_arr[i])
2252 if (ring->nr_pages > 1)
2253 ring->pg_tbl[i] = cpu_to_le64(ring->dma_arr[i]);
2256 if (ring->vmem_size) {
2257 *ring->vmem = vzalloc(ring->vmem_size);
2264 static void bnxt_free_rx_rings(struct bnxt *bp)
2271 for (i = 0; i < bp->rx_nr_rings; i++) {
2272 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
2273 struct bnxt_ring_struct *ring;
2276 bpf_prog_put(rxr->xdp_prog);
2278 if (xdp_rxq_info_is_reg(&rxr->xdp_rxq))
2279 xdp_rxq_info_unreg(&rxr->xdp_rxq);
2284 kfree(rxr->rx_agg_bmap);
2285 rxr->rx_agg_bmap = NULL;
2287 ring = &rxr->rx_ring_struct;
2288 bnxt_free_ring(bp, ring);
2290 ring = &rxr->rx_agg_ring_struct;
2291 bnxt_free_ring(bp, ring);
2295 static int bnxt_alloc_rx_rings(struct bnxt *bp)
2297 int i, rc, agg_rings = 0, tpa_rings = 0;
2302 if (bp->flags & BNXT_FLAG_AGG_RINGS)
2305 if (bp->flags & BNXT_FLAG_TPA)
2308 for (i = 0; i < bp->rx_nr_rings; i++) {
2309 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
2310 struct bnxt_ring_struct *ring;
2312 ring = &rxr->rx_ring_struct;
2314 rc = xdp_rxq_info_reg(&rxr->xdp_rxq, bp->dev, i);
2318 rc = bnxt_alloc_ring(bp, ring);
2325 ring = &rxr->rx_agg_ring_struct;
2326 rc = bnxt_alloc_ring(bp, ring);
2331 rxr->rx_agg_bmap_size = bp->rx_agg_ring_mask + 1;
2332 mem_size = rxr->rx_agg_bmap_size / 8;
2333 rxr->rx_agg_bmap = kzalloc(mem_size, GFP_KERNEL);
2334 if (!rxr->rx_agg_bmap)
2338 rxr->rx_tpa = kcalloc(MAX_TPA,
2339 sizeof(struct bnxt_tpa_info),
2349 static void bnxt_free_tx_rings(struct bnxt *bp)
2352 struct pci_dev *pdev = bp->pdev;
2357 for (i = 0; i < bp->tx_nr_rings; i++) {
2358 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
2359 struct bnxt_ring_struct *ring;
2362 dma_free_coherent(&pdev->dev, bp->tx_push_size,
2363 txr->tx_push, txr->tx_push_mapping);
2364 txr->tx_push = NULL;
2367 ring = &txr->tx_ring_struct;
2369 bnxt_free_ring(bp, ring);
2373 static int bnxt_alloc_tx_rings(struct bnxt *bp)
2376 struct pci_dev *pdev = bp->pdev;
2378 bp->tx_push_size = 0;
2379 if (bp->tx_push_thresh) {
2382 push_size = L1_CACHE_ALIGN(sizeof(struct tx_push_bd) +
2383 bp->tx_push_thresh);
2385 if (push_size > 256) {
2387 bp->tx_push_thresh = 0;
2390 bp->tx_push_size = push_size;
2393 for (i = 0, j = 0; i < bp->tx_nr_rings; i++) {
2394 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
2395 struct bnxt_ring_struct *ring;
2398 ring = &txr->tx_ring_struct;
2400 rc = bnxt_alloc_ring(bp, ring);
2404 ring->grp_idx = txr->bnapi->index;
2405 if (bp->tx_push_size) {
2408 /* One pre-allocated DMA buffer to backup
2411 txr->tx_push = dma_alloc_coherent(&pdev->dev,
2413 &txr->tx_push_mapping,
2419 mapping = txr->tx_push_mapping +
2420 sizeof(struct tx_push_bd);
2421 txr->data_mapping = cpu_to_le64(mapping);
2423 memset(txr->tx_push, 0, sizeof(struct tx_push_bd));
2425 qidx = bp->tc_to_qidx[j];
2426 ring->queue_id = bp->q_info[qidx].queue_id;
2427 if (i < bp->tx_nr_rings_xdp)
2429 if (i % bp->tx_nr_rings_per_tc == (bp->tx_nr_rings_per_tc - 1))
2435 static void bnxt_free_cp_rings(struct bnxt *bp)
2442 for (i = 0; i < bp->cp_nr_rings; i++) {
2443 struct bnxt_napi *bnapi = bp->bnapi[i];
2444 struct bnxt_cp_ring_info *cpr;
2445 struct bnxt_ring_struct *ring;
2450 cpr = &bnapi->cp_ring;
2451 ring = &cpr->cp_ring_struct;
2453 bnxt_free_ring(bp, ring);
2457 static int bnxt_alloc_cp_rings(struct bnxt *bp)
2459 int i, rc, ulp_base_vec, ulp_msix;
2461 ulp_msix = bnxt_get_ulp_msix_num(bp);
2462 ulp_base_vec = bnxt_get_ulp_msix_base(bp);
2463 for (i = 0; i < bp->cp_nr_rings; i++) {
2464 struct bnxt_napi *bnapi = bp->bnapi[i];
2465 struct bnxt_cp_ring_info *cpr;
2466 struct bnxt_ring_struct *ring;
2471 cpr = &bnapi->cp_ring;
2472 ring = &cpr->cp_ring_struct;
2474 rc = bnxt_alloc_ring(bp, ring);
2478 if (ulp_msix && i >= ulp_base_vec)
2479 ring->map_idx = i + ulp_msix;
2486 static void bnxt_init_ring_struct(struct bnxt *bp)
2490 for (i = 0; i < bp->cp_nr_rings; i++) {
2491 struct bnxt_napi *bnapi = bp->bnapi[i];
2492 struct bnxt_cp_ring_info *cpr;
2493 struct bnxt_rx_ring_info *rxr;
2494 struct bnxt_tx_ring_info *txr;
2495 struct bnxt_ring_struct *ring;
2500 cpr = &bnapi->cp_ring;
2501 ring = &cpr->cp_ring_struct;
2502 ring->nr_pages = bp->cp_nr_pages;
2503 ring->page_size = HW_CMPD_RING_SIZE;
2504 ring->pg_arr = (void **)cpr->cp_desc_ring;
2505 ring->dma_arr = cpr->cp_desc_mapping;
2506 ring->vmem_size = 0;
2508 rxr = bnapi->rx_ring;
2512 ring = &rxr->rx_ring_struct;
2513 ring->nr_pages = bp->rx_nr_pages;
2514 ring->page_size = HW_RXBD_RING_SIZE;
2515 ring->pg_arr = (void **)rxr->rx_desc_ring;
2516 ring->dma_arr = rxr->rx_desc_mapping;
2517 ring->vmem_size = SW_RXBD_RING_SIZE * bp->rx_nr_pages;
2518 ring->vmem = (void **)&rxr->rx_buf_ring;
2520 ring = &rxr->rx_agg_ring_struct;
2521 ring->nr_pages = bp->rx_agg_nr_pages;
2522 ring->page_size = HW_RXBD_RING_SIZE;
2523 ring->pg_arr = (void **)rxr->rx_agg_desc_ring;
2524 ring->dma_arr = rxr->rx_agg_desc_mapping;
2525 ring->vmem_size = SW_RXBD_AGG_RING_SIZE * bp->rx_agg_nr_pages;
2526 ring->vmem = (void **)&rxr->rx_agg_ring;
2529 txr = bnapi->tx_ring;
2533 ring = &txr->tx_ring_struct;
2534 ring->nr_pages = bp->tx_nr_pages;
2535 ring->page_size = HW_RXBD_RING_SIZE;
2536 ring->pg_arr = (void **)txr->tx_desc_ring;
2537 ring->dma_arr = txr->tx_desc_mapping;
2538 ring->vmem_size = SW_TXBD_RING_SIZE * bp->tx_nr_pages;
2539 ring->vmem = (void **)&txr->tx_buf_ring;
2543 static void bnxt_init_rxbd_pages(struct bnxt_ring_struct *ring, u32 type)
2547 struct rx_bd **rx_buf_ring;
2549 rx_buf_ring = (struct rx_bd **)ring->pg_arr;
2550 for (i = 0, prod = 0; i < ring->nr_pages; i++) {
2554 rxbd = rx_buf_ring[i];
2558 for (j = 0; j < RX_DESC_CNT; j++, rxbd++, prod++) {
2559 rxbd->rx_bd_len_flags_type = cpu_to_le32(type);
2560 rxbd->rx_bd_opaque = prod;
2565 static int bnxt_init_one_rx_ring(struct bnxt *bp, int ring_nr)
2567 struct net_device *dev = bp->dev;
2568 struct bnxt_rx_ring_info *rxr;
2569 struct bnxt_ring_struct *ring;
2573 type = (bp->rx_buf_use_size << RX_BD_LEN_SHIFT) |
2574 RX_BD_TYPE_RX_PACKET_BD | RX_BD_FLAGS_EOP;
2576 if (NET_IP_ALIGN == 2)
2577 type |= RX_BD_FLAGS_SOP;
2579 rxr = &bp->rx_ring[ring_nr];
2580 ring = &rxr->rx_ring_struct;
2581 bnxt_init_rxbd_pages(ring, type);
2583 if (BNXT_RX_PAGE_MODE(bp) && bp->xdp_prog) {
2584 rxr->xdp_prog = bpf_prog_add(bp->xdp_prog, 1);
2585 if (IS_ERR(rxr->xdp_prog)) {
2586 int rc = PTR_ERR(rxr->xdp_prog);
2588 rxr->xdp_prog = NULL;
2592 prod = rxr->rx_prod;
2593 for (i = 0; i < bp->rx_ring_size; i++) {
2594 if (bnxt_alloc_rx_data(bp, rxr, prod, GFP_KERNEL) != 0) {
2595 netdev_warn(dev, "init'ed rx ring %d with %d/%d skbs only\n",
2596 ring_nr, i, bp->rx_ring_size);
2599 prod = NEXT_RX(prod);
2601 rxr->rx_prod = prod;
2602 ring->fw_ring_id = INVALID_HW_RING_ID;
2604 ring = &rxr->rx_agg_ring_struct;
2605 ring->fw_ring_id = INVALID_HW_RING_ID;
2607 if (!(bp->flags & BNXT_FLAG_AGG_RINGS))
2610 type = ((u32)BNXT_RX_PAGE_SIZE << RX_BD_LEN_SHIFT) |
2611 RX_BD_TYPE_RX_AGG_BD | RX_BD_FLAGS_SOP;
2613 bnxt_init_rxbd_pages(ring, type);
2615 prod = rxr->rx_agg_prod;
2616 for (i = 0; i < bp->rx_agg_ring_size; i++) {
2617 if (bnxt_alloc_rx_page(bp, rxr, prod, GFP_KERNEL) != 0) {
2618 netdev_warn(dev, "init'ed rx ring %d with %d/%d pages only\n",
2619 ring_nr, i, bp->rx_ring_size);
2622 prod = NEXT_RX_AGG(prod);
2624 rxr->rx_agg_prod = prod;
2626 if (bp->flags & BNXT_FLAG_TPA) {
2631 for (i = 0; i < MAX_TPA; i++) {
2632 data = __bnxt_alloc_rx_data(bp, &mapping,
2637 rxr->rx_tpa[i].data = data;
2638 rxr->rx_tpa[i].data_ptr = data + bp->rx_offset;
2639 rxr->rx_tpa[i].mapping = mapping;
2642 netdev_err(bp->dev, "No resource allocated for LRO/GRO\n");
2650 static void bnxt_init_cp_rings(struct bnxt *bp)
2654 for (i = 0; i < bp->cp_nr_rings; i++) {
2655 struct bnxt_cp_ring_info *cpr = &bp->bnapi[i]->cp_ring;
2656 struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
2658 ring->fw_ring_id = INVALID_HW_RING_ID;
2659 cpr->rx_ring_coal.coal_ticks = bp->rx_coal.coal_ticks;
2660 cpr->rx_ring_coal.coal_bufs = bp->rx_coal.coal_bufs;
2664 static int bnxt_init_rx_rings(struct bnxt *bp)
2668 if (BNXT_RX_PAGE_MODE(bp)) {
2669 bp->rx_offset = NET_IP_ALIGN + XDP_PACKET_HEADROOM;
2670 bp->rx_dma_offset = XDP_PACKET_HEADROOM;
2672 bp->rx_offset = BNXT_RX_OFFSET;
2673 bp->rx_dma_offset = BNXT_RX_DMA_OFFSET;
2676 for (i = 0; i < bp->rx_nr_rings; i++) {
2677 rc = bnxt_init_one_rx_ring(bp, i);
2685 static int bnxt_init_tx_rings(struct bnxt *bp)
2689 bp->tx_wake_thresh = max_t(int, bp->tx_ring_size / 2,
2692 for (i = 0; i < bp->tx_nr_rings; i++) {
2693 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
2694 struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
2696 ring->fw_ring_id = INVALID_HW_RING_ID;
2702 static void bnxt_free_ring_grps(struct bnxt *bp)
2704 kfree(bp->grp_info);
2705 bp->grp_info = NULL;
2708 static int bnxt_init_ring_grps(struct bnxt *bp, bool irq_re_init)
2713 bp->grp_info = kcalloc(bp->cp_nr_rings,
2714 sizeof(struct bnxt_ring_grp_info),
2719 for (i = 0; i < bp->cp_nr_rings; i++) {
2721 bp->grp_info[i].fw_stats_ctx = INVALID_HW_RING_ID;
2722 bp->grp_info[i].fw_grp_id = INVALID_HW_RING_ID;
2723 bp->grp_info[i].rx_fw_ring_id = INVALID_HW_RING_ID;
2724 bp->grp_info[i].agg_fw_ring_id = INVALID_HW_RING_ID;
2725 bp->grp_info[i].cp_fw_ring_id = INVALID_HW_RING_ID;
2730 static void bnxt_free_vnics(struct bnxt *bp)
2732 kfree(bp->vnic_info);
2733 bp->vnic_info = NULL;
2737 static int bnxt_alloc_vnics(struct bnxt *bp)
2741 #ifdef CONFIG_RFS_ACCEL
2742 if (bp->flags & BNXT_FLAG_RFS)
2743 num_vnics += bp->rx_nr_rings;
2746 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
2749 bp->vnic_info = kcalloc(num_vnics, sizeof(struct bnxt_vnic_info),
2754 bp->nr_vnics = num_vnics;
2758 static void bnxt_init_vnics(struct bnxt *bp)
2762 for (i = 0; i < bp->nr_vnics; i++) {
2763 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
2765 vnic->fw_vnic_id = INVALID_HW_RING_ID;
2766 vnic->fw_rss_cos_lb_ctx[0] = INVALID_HW_RING_ID;
2767 vnic->fw_rss_cos_lb_ctx[1] = INVALID_HW_RING_ID;
2768 vnic->fw_l2_ctx_id = INVALID_HW_RING_ID;
2770 if (bp->vnic_info[i].rss_hash_key) {
2772 prandom_bytes(vnic->rss_hash_key,
2775 memcpy(vnic->rss_hash_key,
2776 bp->vnic_info[0].rss_hash_key,
2782 static int bnxt_calc_nr_ring_pages(u32 ring_size, int desc_per_pg)
2786 pages = ring_size / desc_per_pg;
2793 while (pages & (pages - 1))
2799 void bnxt_set_tpa_flags(struct bnxt *bp)
2801 bp->flags &= ~BNXT_FLAG_TPA;
2802 if (bp->flags & BNXT_FLAG_NO_AGG_RINGS)
2804 if (bp->dev->features & NETIF_F_LRO)
2805 bp->flags |= BNXT_FLAG_LRO;
2806 else if (bp->dev->features & NETIF_F_GRO_HW)
2807 bp->flags |= BNXT_FLAG_GRO;
2810 /* bp->rx_ring_size, bp->tx_ring_size, dev->mtu, BNXT_FLAG_{G|L}RO flags must
2813 void bnxt_set_ring_params(struct bnxt *bp)
2815 u32 ring_size, rx_size, rx_space;
2816 u32 agg_factor = 0, agg_ring_size = 0;
2818 /* 8 for CRC and VLAN */
2819 rx_size = SKB_DATA_ALIGN(bp->dev->mtu + ETH_HLEN + NET_IP_ALIGN + 8);
2821 rx_space = rx_size + NET_SKB_PAD +
2822 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
2824 bp->rx_copy_thresh = BNXT_RX_COPY_THRESH;
2825 ring_size = bp->rx_ring_size;
2826 bp->rx_agg_ring_size = 0;
2827 bp->rx_agg_nr_pages = 0;
2829 if (bp->flags & BNXT_FLAG_TPA)
2830 agg_factor = min_t(u32, 4, 65536 / BNXT_RX_PAGE_SIZE);
2832 bp->flags &= ~BNXT_FLAG_JUMBO;
2833 if (rx_space > PAGE_SIZE && !(bp->flags & BNXT_FLAG_NO_AGG_RINGS)) {
2836 bp->flags |= BNXT_FLAG_JUMBO;
2837 jumbo_factor = PAGE_ALIGN(bp->dev->mtu - 40) >> PAGE_SHIFT;
2838 if (jumbo_factor > agg_factor)
2839 agg_factor = jumbo_factor;
2841 agg_ring_size = ring_size * agg_factor;
2843 if (agg_ring_size) {
2844 bp->rx_agg_nr_pages = bnxt_calc_nr_ring_pages(agg_ring_size,
2846 if (bp->rx_agg_nr_pages > MAX_RX_AGG_PAGES) {
2847 u32 tmp = agg_ring_size;
2849 bp->rx_agg_nr_pages = MAX_RX_AGG_PAGES;
2850 agg_ring_size = MAX_RX_AGG_PAGES * RX_DESC_CNT - 1;
2851 netdev_warn(bp->dev, "rx agg ring size %d reduced to %d.\n",
2852 tmp, agg_ring_size);
2854 bp->rx_agg_ring_size = agg_ring_size;
2855 bp->rx_agg_ring_mask = (bp->rx_agg_nr_pages * RX_DESC_CNT) - 1;
2856 rx_size = SKB_DATA_ALIGN(BNXT_RX_COPY_THRESH + NET_IP_ALIGN);
2857 rx_space = rx_size + NET_SKB_PAD +
2858 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
2861 bp->rx_buf_use_size = rx_size;
2862 bp->rx_buf_size = rx_space;
2864 bp->rx_nr_pages = bnxt_calc_nr_ring_pages(ring_size, RX_DESC_CNT);
2865 bp->rx_ring_mask = (bp->rx_nr_pages * RX_DESC_CNT) - 1;
2867 ring_size = bp->tx_ring_size;
2868 bp->tx_nr_pages = bnxt_calc_nr_ring_pages(ring_size, TX_DESC_CNT);
2869 bp->tx_ring_mask = (bp->tx_nr_pages * TX_DESC_CNT) - 1;
2871 ring_size = bp->rx_ring_size * (2 + agg_factor) + bp->tx_ring_size;
2872 bp->cp_ring_size = ring_size;
2874 bp->cp_nr_pages = bnxt_calc_nr_ring_pages(ring_size, CP_DESC_CNT);
2875 if (bp->cp_nr_pages > MAX_CP_PAGES) {
2876 bp->cp_nr_pages = MAX_CP_PAGES;
2877 bp->cp_ring_size = MAX_CP_PAGES * CP_DESC_CNT - 1;
2878 netdev_warn(bp->dev, "completion ring size %d reduced to %d.\n",
2879 ring_size, bp->cp_ring_size);
2881 bp->cp_bit = bp->cp_nr_pages * CP_DESC_CNT;
2882 bp->cp_ring_mask = bp->cp_bit - 1;
2885 /* Changing allocation mode of RX rings.
2886 * TODO: Update when extending xdp_rxq_info to support allocation modes.
2888 int bnxt_set_rx_skb_mode(struct bnxt *bp, bool page_mode)
2891 if (bp->dev->mtu > BNXT_MAX_PAGE_MODE_MTU)
2894 min_t(u16, bp->max_mtu, BNXT_MAX_PAGE_MODE_MTU);
2895 bp->flags &= ~BNXT_FLAG_AGG_RINGS;
2896 bp->flags |= BNXT_FLAG_NO_AGG_RINGS | BNXT_FLAG_RX_PAGE_MODE;
2897 bp->rx_dir = DMA_BIDIRECTIONAL;
2898 bp->rx_skb_func = bnxt_rx_page_skb;
2899 /* Disable LRO or GRO_HW */
2900 netdev_update_features(bp->dev);
2902 bp->dev->max_mtu = bp->max_mtu;
2903 bp->flags &= ~BNXT_FLAG_RX_PAGE_MODE;
2904 bp->rx_dir = DMA_FROM_DEVICE;
2905 bp->rx_skb_func = bnxt_rx_skb;
2910 static void bnxt_free_vnic_attributes(struct bnxt *bp)
2913 struct bnxt_vnic_info *vnic;
2914 struct pci_dev *pdev = bp->pdev;
2919 for (i = 0; i < bp->nr_vnics; i++) {
2920 vnic = &bp->vnic_info[i];
2922 kfree(vnic->fw_grp_ids);
2923 vnic->fw_grp_ids = NULL;
2925 kfree(vnic->uc_list);
2926 vnic->uc_list = NULL;
2928 if (vnic->mc_list) {
2929 dma_free_coherent(&pdev->dev, vnic->mc_list_size,
2930 vnic->mc_list, vnic->mc_list_mapping);
2931 vnic->mc_list = NULL;
2934 if (vnic->rss_table) {
2935 dma_free_coherent(&pdev->dev, PAGE_SIZE,
2937 vnic->rss_table_dma_addr);
2938 vnic->rss_table = NULL;
2941 vnic->rss_hash_key = NULL;
2946 static int bnxt_alloc_vnic_attributes(struct bnxt *bp)
2948 int i, rc = 0, size;
2949 struct bnxt_vnic_info *vnic;
2950 struct pci_dev *pdev = bp->pdev;
2953 for (i = 0; i < bp->nr_vnics; i++) {
2954 vnic = &bp->vnic_info[i];
2956 if (vnic->flags & BNXT_VNIC_UCAST_FLAG) {
2957 int mem_size = (BNXT_MAX_UC_ADDRS - 1) * ETH_ALEN;
2960 vnic->uc_list = kmalloc(mem_size, GFP_KERNEL);
2961 if (!vnic->uc_list) {
2968 if (vnic->flags & BNXT_VNIC_MCAST_FLAG) {
2969 vnic->mc_list_size = BNXT_MAX_MC_ADDRS * ETH_ALEN;
2971 dma_alloc_coherent(&pdev->dev,
2973 &vnic->mc_list_mapping,
2975 if (!vnic->mc_list) {
2981 if (vnic->flags & BNXT_VNIC_RSS_FLAG)
2982 max_rings = bp->rx_nr_rings;
2986 vnic->fw_grp_ids = kcalloc(max_rings, sizeof(u16), GFP_KERNEL);
2987 if (!vnic->fw_grp_ids) {
2992 if ((bp->flags & BNXT_FLAG_NEW_RSS_CAP) &&
2993 !(vnic->flags & BNXT_VNIC_RSS_FLAG))
2996 /* Allocate rss table and hash key */
2997 vnic->rss_table = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
2998 &vnic->rss_table_dma_addr,
3000 if (!vnic->rss_table) {
3005 size = L1_CACHE_ALIGN(HW_HASH_INDEX_SIZE * sizeof(u16));
3007 vnic->rss_hash_key = ((void *)vnic->rss_table) + size;
3008 vnic->rss_hash_key_dma_addr = vnic->rss_table_dma_addr + size;
3016 static void bnxt_free_hwrm_resources(struct bnxt *bp)
3018 struct pci_dev *pdev = bp->pdev;
3020 dma_free_coherent(&pdev->dev, PAGE_SIZE, bp->hwrm_cmd_resp_addr,
3021 bp->hwrm_cmd_resp_dma_addr);
3023 bp->hwrm_cmd_resp_addr = NULL;
3026 static int bnxt_alloc_hwrm_resources(struct bnxt *bp)
3028 struct pci_dev *pdev = bp->pdev;
3030 bp->hwrm_cmd_resp_addr = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
3031 &bp->hwrm_cmd_resp_dma_addr,
3033 if (!bp->hwrm_cmd_resp_addr)
3039 static void bnxt_free_hwrm_short_cmd_req(struct bnxt *bp)
3041 if (bp->hwrm_short_cmd_req_addr) {
3042 struct pci_dev *pdev = bp->pdev;
3044 dma_free_coherent(&pdev->dev, BNXT_HWRM_MAX_REQ_LEN,
3045 bp->hwrm_short_cmd_req_addr,
3046 bp->hwrm_short_cmd_req_dma_addr);
3047 bp->hwrm_short_cmd_req_addr = NULL;
3051 static int bnxt_alloc_hwrm_short_cmd_req(struct bnxt *bp)
3053 struct pci_dev *pdev = bp->pdev;
3055 bp->hwrm_short_cmd_req_addr =
3056 dma_alloc_coherent(&pdev->dev, BNXT_HWRM_MAX_REQ_LEN,
3057 &bp->hwrm_short_cmd_req_dma_addr,
3059 if (!bp->hwrm_short_cmd_req_addr)
3065 static void bnxt_free_stats(struct bnxt *bp)
3068 struct pci_dev *pdev = bp->pdev;
3070 bp->flags &= ~BNXT_FLAG_PORT_STATS;
3071 bp->flags &= ~BNXT_FLAG_PORT_STATS_EXT;
3073 if (bp->hw_rx_port_stats) {
3074 dma_free_coherent(&pdev->dev, bp->hw_port_stats_size,
3075 bp->hw_rx_port_stats,
3076 bp->hw_rx_port_stats_map);
3077 bp->hw_rx_port_stats = NULL;
3080 if (bp->hw_rx_port_stats_ext) {
3081 dma_free_coherent(&pdev->dev, sizeof(struct rx_port_stats_ext),
3082 bp->hw_rx_port_stats_ext,
3083 bp->hw_rx_port_stats_ext_map);
3084 bp->hw_rx_port_stats_ext = NULL;
3090 size = sizeof(struct ctx_hw_stats);
3092 for (i = 0; i < bp->cp_nr_rings; i++) {
3093 struct bnxt_napi *bnapi = bp->bnapi[i];
3094 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3096 if (cpr->hw_stats) {
3097 dma_free_coherent(&pdev->dev, size, cpr->hw_stats,
3099 cpr->hw_stats = NULL;
3104 static int bnxt_alloc_stats(struct bnxt *bp)
3107 struct pci_dev *pdev = bp->pdev;
3109 size = sizeof(struct ctx_hw_stats);
3111 for (i = 0; i < bp->cp_nr_rings; i++) {
3112 struct bnxt_napi *bnapi = bp->bnapi[i];
3113 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3115 cpr->hw_stats = dma_alloc_coherent(&pdev->dev, size,
3121 cpr->hw_stats_ctx_id = INVALID_STATS_CTX_ID;
3124 if (BNXT_PF(bp) && bp->chip_num != CHIP_NUM_58700) {
3125 bp->hw_port_stats_size = sizeof(struct rx_port_stats) +
3126 sizeof(struct tx_port_stats) + 1024;
3128 bp->hw_rx_port_stats =
3129 dma_alloc_coherent(&pdev->dev, bp->hw_port_stats_size,
3130 &bp->hw_rx_port_stats_map,
3132 if (!bp->hw_rx_port_stats)
3135 bp->hw_tx_port_stats = (void *)(bp->hw_rx_port_stats + 1) +
3137 bp->hw_tx_port_stats_map = bp->hw_rx_port_stats_map +
3138 sizeof(struct rx_port_stats) + 512;
3139 bp->flags |= BNXT_FLAG_PORT_STATS;
3141 /* Display extended statistics only if FW supports it */
3142 if (bp->hwrm_spec_code < 0x10804 ||
3143 bp->hwrm_spec_code == 0x10900)
3146 bp->hw_rx_port_stats_ext =
3147 dma_zalloc_coherent(&pdev->dev,
3148 sizeof(struct rx_port_stats_ext),
3149 &bp->hw_rx_port_stats_ext_map,
3151 if (!bp->hw_rx_port_stats_ext)
3154 bp->flags |= BNXT_FLAG_PORT_STATS_EXT;
3159 static void bnxt_clear_ring_indices(struct bnxt *bp)
3166 for (i = 0; i < bp->cp_nr_rings; i++) {
3167 struct bnxt_napi *bnapi = bp->bnapi[i];
3168 struct bnxt_cp_ring_info *cpr;
3169 struct bnxt_rx_ring_info *rxr;
3170 struct bnxt_tx_ring_info *txr;
3175 cpr = &bnapi->cp_ring;
3176 cpr->cp_raw_cons = 0;
3178 txr = bnapi->tx_ring;
3184 rxr = bnapi->rx_ring;
3187 rxr->rx_agg_prod = 0;
3188 rxr->rx_sw_agg_prod = 0;
3189 rxr->rx_next_cons = 0;
3194 static void bnxt_free_ntp_fltrs(struct bnxt *bp, bool irq_reinit)
3196 #ifdef CONFIG_RFS_ACCEL
3199 /* Under rtnl_lock and all our NAPIs have been disabled. It's
3200 * safe to delete the hash table.
3202 for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++) {
3203 struct hlist_head *head;
3204 struct hlist_node *tmp;
3205 struct bnxt_ntuple_filter *fltr;
3207 head = &bp->ntp_fltr_hash_tbl[i];
3208 hlist_for_each_entry_safe(fltr, tmp, head, hash) {
3209 hlist_del(&fltr->hash);
3214 kfree(bp->ntp_fltr_bmap);
3215 bp->ntp_fltr_bmap = NULL;
3217 bp->ntp_fltr_count = 0;
3221 static int bnxt_alloc_ntp_fltrs(struct bnxt *bp)
3223 #ifdef CONFIG_RFS_ACCEL
3226 if (!(bp->flags & BNXT_FLAG_RFS))
3229 for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++)
3230 INIT_HLIST_HEAD(&bp->ntp_fltr_hash_tbl[i]);
3232 bp->ntp_fltr_count = 0;
3233 bp->ntp_fltr_bmap = kcalloc(BITS_TO_LONGS(BNXT_NTP_FLTR_MAX_FLTR),
3237 if (!bp->ntp_fltr_bmap)
3246 static void bnxt_free_mem(struct bnxt *bp, bool irq_re_init)
3248 bnxt_free_vnic_attributes(bp);
3249 bnxt_free_tx_rings(bp);
3250 bnxt_free_rx_rings(bp);
3251 bnxt_free_cp_rings(bp);
3252 bnxt_free_ntp_fltrs(bp, irq_re_init);
3254 bnxt_free_stats(bp);
3255 bnxt_free_ring_grps(bp);
3256 bnxt_free_vnics(bp);
3257 kfree(bp->tx_ring_map);
3258 bp->tx_ring_map = NULL;
3266 bnxt_clear_ring_indices(bp);
3270 static int bnxt_alloc_mem(struct bnxt *bp, bool irq_re_init)
3272 int i, j, rc, size, arr_size;
3276 /* Allocate bnapi mem pointer array and mem block for
3279 arr_size = L1_CACHE_ALIGN(sizeof(struct bnxt_napi *) *
3281 size = L1_CACHE_ALIGN(sizeof(struct bnxt_napi));
3282 bnapi = kzalloc(arr_size + size * bp->cp_nr_rings, GFP_KERNEL);
3288 for (i = 0; i < bp->cp_nr_rings; i++, bnapi += size) {
3289 bp->bnapi[i] = bnapi;
3290 bp->bnapi[i]->index = i;
3291 bp->bnapi[i]->bp = bp;
3294 bp->rx_ring = kcalloc(bp->rx_nr_rings,
3295 sizeof(struct bnxt_rx_ring_info),
3300 for (i = 0; i < bp->rx_nr_rings; i++) {
3301 bp->rx_ring[i].bnapi = bp->bnapi[i];
3302 bp->bnapi[i]->rx_ring = &bp->rx_ring[i];
3305 bp->tx_ring = kcalloc(bp->tx_nr_rings,
3306 sizeof(struct bnxt_tx_ring_info),
3311 bp->tx_ring_map = kcalloc(bp->tx_nr_rings, sizeof(u16),
3314 if (!bp->tx_ring_map)
3317 if (bp->flags & BNXT_FLAG_SHARED_RINGS)
3320 j = bp->rx_nr_rings;
3322 for (i = 0; i < bp->tx_nr_rings; i++, j++) {
3323 bp->tx_ring[i].bnapi = bp->bnapi[j];
3324 bp->bnapi[j]->tx_ring = &bp->tx_ring[i];
3325 bp->tx_ring_map[i] = bp->tx_nr_rings_xdp + i;
3326 if (i >= bp->tx_nr_rings_xdp) {
3327 bp->tx_ring[i].txq_index = i -
3328 bp->tx_nr_rings_xdp;
3329 bp->bnapi[j]->tx_int = bnxt_tx_int;
3331 bp->bnapi[j]->flags |= BNXT_NAPI_FLAG_XDP;
3332 bp->bnapi[j]->tx_int = bnxt_tx_int_xdp;
3336 rc = bnxt_alloc_stats(bp);
3340 rc = bnxt_alloc_ntp_fltrs(bp);
3344 rc = bnxt_alloc_vnics(bp);
3349 bnxt_init_ring_struct(bp);
3351 rc = bnxt_alloc_rx_rings(bp);
3355 rc = bnxt_alloc_tx_rings(bp);
3359 rc = bnxt_alloc_cp_rings(bp);
3363 bp->vnic_info[0].flags |= BNXT_VNIC_RSS_FLAG | BNXT_VNIC_MCAST_FLAG |
3364 BNXT_VNIC_UCAST_FLAG;
3365 rc = bnxt_alloc_vnic_attributes(bp);
3371 bnxt_free_mem(bp, true);
3375 static void bnxt_disable_int(struct bnxt *bp)
3382 for (i = 0; i < bp->cp_nr_rings; i++) {
3383 struct bnxt_napi *bnapi = bp->bnapi[i];
3384 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3385 struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
3387 if (ring->fw_ring_id != INVALID_HW_RING_ID)
3388 BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
3392 static int bnxt_cp_num_to_irq_num(struct bnxt *bp, int n)
3394 struct bnxt_napi *bnapi = bp->bnapi[n];
3395 struct bnxt_cp_ring_info *cpr;
3397 cpr = &bnapi->cp_ring;
3398 return cpr->cp_ring_struct.map_idx;
3401 static void bnxt_disable_int_sync(struct bnxt *bp)
3405 atomic_inc(&bp->intr_sem);
3407 bnxt_disable_int(bp);
3408 for (i = 0; i < bp->cp_nr_rings; i++) {
3409 int map_idx = bnxt_cp_num_to_irq_num(bp, i);
3411 synchronize_irq(bp->irq_tbl[map_idx].vector);
3415 static void bnxt_enable_int(struct bnxt *bp)
3419 atomic_set(&bp->intr_sem, 0);
3420 for (i = 0; i < bp->cp_nr_rings; i++) {
3421 struct bnxt_napi *bnapi = bp->bnapi[i];
3422 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
3424 BNXT_CP_DB_REARM(cpr->cp_doorbell, cpr->cp_raw_cons);
3428 void bnxt_hwrm_cmd_hdr_init(struct bnxt *bp, void *request, u16 req_type,
3429 u16 cmpl_ring, u16 target_id)
3431 struct input *req = request;
3433 req->req_type = cpu_to_le16(req_type);
3434 req->cmpl_ring = cpu_to_le16(cmpl_ring);
3435 req->target_id = cpu_to_le16(target_id);
3436 req->resp_addr = cpu_to_le64(bp->hwrm_cmd_resp_dma_addr);
3439 static int bnxt_hwrm_do_send_msg(struct bnxt *bp, void *msg, u32 msg_len,
3440 int timeout, bool silent)
3442 int i, intr_process, rc, tmo_count;
3443 struct input *req = msg;
3447 u16 cp_ring_id, len = 0;
3448 struct hwrm_err_output *resp = bp->hwrm_cmd_resp_addr;
3449 u16 max_req_len = BNXT_HWRM_MAX_REQ_LEN;
3450 struct hwrm_short_input short_input = {0};
3452 req->seq_id = cpu_to_le16(bp->hwrm_cmd_seq++);
3453 memset(resp, 0, PAGE_SIZE);
3454 cp_ring_id = le16_to_cpu(req->cmpl_ring);
3455 intr_process = (cp_ring_id == INVALID_HW_RING_ID) ? 0 : 1;
3457 if (bp->fw_cap & BNXT_FW_CAP_SHORT_CMD) {
3458 void *short_cmd_req = bp->hwrm_short_cmd_req_addr;
3460 memcpy(short_cmd_req, req, msg_len);
3461 memset(short_cmd_req + msg_len, 0, BNXT_HWRM_MAX_REQ_LEN -
3464 short_input.req_type = req->req_type;
3465 short_input.signature =
3466 cpu_to_le16(SHORT_REQ_SIGNATURE_SHORT_CMD);
3467 short_input.size = cpu_to_le16(msg_len);
3468 short_input.req_addr =
3469 cpu_to_le64(bp->hwrm_short_cmd_req_dma_addr);
3471 data = (u32 *)&short_input;
3472 msg_len = sizeof(short_input);
3474 /* Sync memory write before updating doorbell */
3477 max_req_len = BNXT_HWRM_SHORT_REQ_LEN;
3480 /* Write request msg to hwrm channel */
3481 __iowrite32_copy(bp->bar0, data, msg_len / 4);
3483 for (i = msg_len; i < max_req_len; i += 4)
3484 writel(0, bp->bar0 + i);
3486 /* currently supports only one outstanding message */
3488 bp->hwrm_intr_seq_id = le16_to_cpu(req->seq_id);
3490 /* Ring channel doorbell */
3491 writel(1, bp->bar0 + 0x100);
3494 timeout = DFLT_HWRM_CMD_TIMEOUT;
3495 /* convert timeout to usec */
3499 /* Short timeout for the first few iterations:
3500 * number of loops = number of loops for short timeout +
3501 * number of loops for standard timeout.
3503 tmo_count = HWRM_SHORT_TIMEOUT_COUNTER;
3504 timeout = timeout - HWRM_SHORT_MIN_TIMEOUT * HWRM_SHORT_TIMEOUT_COUNTER;
3505 tmo_count += DIV_ROUND_UP(timeout, HWRM_MIN_TIMEOUT);
3506 resp_len = bp->hwrm_cmd_resp_addr + HWRM_RESP_LEN_OFFSET;
3508 /* Wait until hwrm response cmpl interrupt is processed */
3509 while (bp->hwrm_intr_seq_id != HWRM_SEQ_ID_INVALID &&
3511 /* on first few passes, just barely sleep */
3512 if (i < HWRM_SHORT_TIMEOUT_COUNTER)
3513 usleep_range(HWRM_SHORT_MIN_TIMEOUT,
3514 HWRM_SHORT_MAX_TIMEOUT);
3516 usleep_range(HWRM_MIN_TIMEOUT,
3520 if (bp->hwrm_intr_seq_id != HWRM_SEQ_ID_INVALID) {
3521 netdev_err(bp->dev, "Resp cmpl intr err msg: 0x%x\n",
3522 le16_to_cpu(req->req_type));
3525 len = (le32_to_cpu(*resp_len) & HWRM_RESP_LEN_MASK) >>
3527 valid = bp->hwrm_cmd_resp_addr + len - 1;
3531 /* Check if response len is updated */
3532 for (i = 0; i < tmo_count; i++) {
3533 len = (le32_to_cpu(*resp_len) & HWRM_RESP_LEN_MASK) >>
3537 /* on first few passes, just barely sleep */
3538 if (i < DFLT_HWRM_CMD_TIMEOUT)
3539 usleep_range(HWRM_SHORT_MIN_TIMEOUT,
3540 HWRM_SHORT_MAX_TIMEOUT);
3542 usleep_range(HWRM_MIN_TIMEOUT,
3546 if (i >= tmo_count) {
3547 netdev_err(bp->dev, "Error (timeout: %d) msg {0x%x 0x%x} len:%d\n",
3548 HWRM_TOTAL_TIMEOUT(i),
3549 le16_to_cpu(req->req_type),
3550 le16_to_cpu(req->seq_id), len);
3554 /* Last byte of resp contains valid bit */
3555 valid = bp->hwrm_cmd_resp_addr + len - 1;
3556 for (j = 0; j < HWRM_VALID_BIT_DELAY_USEC; j++) {
3557 /* make sure we read from updated DMA memory */
3564 if (j >= HWRM_VALID_BIT_DELAY_USEC) {
3565 netdev_err(bp->dev, "Error (timeout: %d) msg {0x%x 0x%x} len:%d v:%d\n",
3566 HWRM_TOTAL_TIMEOUT(i),
3567 le16_to_cpu(req->req_type),
3568 le16_to_cpu(req->seq_id), len, *valid);
3573 /* Zero valid bit for compatibility. Valid bit in an older spec
3574 * may become a new field in a newer spec. We must make sure that
3575 * a new field not implemented by old spec will read zero.
3578 rc = le16_to_cpu(resp->error_code);
3580 netdev_err(bp->dev, "hwrm req_type 0x%x seq id 0x%x error 0x%x\n",
3581 le16_to_cpu(resp->req_type),
3582 le16_to_cpu(resp->seq_id), rc);
3586 int _hwrm_send_message(struct bnxt *bp, void *msg, u32 msg_len, int timeout)
3588 return bnxt_hwrm_do_send_msg(bp, msg, msg_len, timeout, false);
3591 int _hwrm_send_message_silent(struct bnxt *bp, void *msg, u32 msg_len,
3594 return bnxt_hwrm_do_send_msg(bp, msg, msg_len, timeout, true);
3597 int hwrm_send_message(struct bnxt *bp, void *msg, u32 msg_len, int timeout)
3601 mutex_lock(&bp->hwrm_cmd_lock);
3602 rc = _hwrm_send_message(bp, msg, msg_len, timeout);
3603 mutex_unlock(&bp->hwrm_cmd_lock);
3607 int hwrm_send_message_silent(struct bnxt *bp, void *msg, u32 msg_len,
3612 mutex_lock(&bp->hwrm_cmd_lock);
3613 rc = bnxt_hwrm_do_send_msg(bp, msg, msg_len, timeout, true);
3614 mutex_unlock(&bp->hwrm_cmd_lock);
3618 int bnxt_hwrm_func_rgtr_async_events(struct bnxt *bp, unsigned long *bmap,
3621 struct hwrm_func_drv_rgtr_input req = {0};
3622 DECLARE_BITMAP(async_events_bmap, 256);
3623 u32 *events = (u32 *)async_events_bmap;
3626 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_DRV_RGTR, -1, -1);
3629 cpu_to_le32(FUNC_DRV_RGTR_REQ_ENABLES_ASYNC_EVENT_FWD);
3631 memset(async_events_bmap, 0, sizeof(async_events_bmap));
3632 for (i = 0; i < ARRAY_SIZE(bnxt_async_events_arr); i++)
3633 __set_bit(bnxt_async_events_arr[i], async_events_bmap);
3635 if (bmap && bmap_size) {
3636 for (i = 0; i < bmap_size; i++) {
3637 if (test_bit(i, bmap))
3638 __set_bit(i, async_events_bmap);
3642 for (i = 0; i < 8; i++)
3643 req.async_event_fwd[i] |= cpu_to_le32(events[i]);
3645 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3648 static int bnxt_hwrm_func_drv_rgtr(struct bnxt *bp)
3650 struct hwrm_func_drv_rgtr_output *resp = bp->hwrm_cmd_resp_addr;
3651 struct hwrm_func_drv_rgtr_input req = {0};
3654 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_DRV_RGTR, -1, -1);
3657 cpu_to_le32(FUNC_DRV_RGTR_REQ_ENABLES_OS_TYPE |
3658 FUNC_DRV_RGTR_REQ_ENABLES_VER);
3660 req.os_type = cpu_to_le16(FUNC_DRV_RGTR_REQ_OS_TYPE_LINUX);
3661 req.flags = cpu_to_le32(FUNC_DRV_RGTR_REQ_FLAGS_16BIT_VER_MODE);
3662 req.ver_maj_8b = DRV_VER_MAJ;
3663 req.ver_min_8b = DRV_VER_MIN;
3664 req.ver_upd_8b = DRV_VER_UPD;
3665 req.ver_maj = cpu_to_le16(DRV_VER_MAJ);
3666 req.ver_min = cpu_to_le16(DRV_VER_MIN);
3667 req.ver_upd = cpu_to_le16(DRV_VER_UPD);
3673 memset(data, 0, sizeof(data));
3674 for (i = 0; i < ARRAY_SIZE(bnxt_vf_req_snif); i++) {
3675 u16 cmd = bnxt_vf_req_snif[i];
3676 unsigned int bit, idx;
3680 data[idx] |= 1 << bit;
3683 for (i = 0; i < 8; i++)
3684 req.vf_req_fwd[i] = cpu_to_le32(data[i]);
3687 cpu_to_le32(FUNC_DRV_RGTR_REQ_ENABLES_VF_REQ_FWD);
3690 mutex_lock(&bp->hwrm_cmd_lock);
3691 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3694 else if (resp->flags &
3695 cpu_to_le32(FUNC_DRV_RGTR_RESP_FLAGS_IF_CHANGE_SUPPORTED))
3696 bp->fw_cap |= BNXT_FW_CAP_IF_CHANGE;
3697 mutex_unlock(&bp->hwrm_cmd_lock);
3701 static int bnxt_hwrm_func_drv_unrgtr(struct bnxt *bp)
3703 struct hwrm_func_drv_unrgtr_input req = {0};
3705 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_DRV_UNRGTR, -1, -1);
3706 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3709 static int bnxt_hwrm_tunnel_dst_port_free(struct bnxt *bp, u8 tunnel_type)
3712 struct hwrm_tunnel_dst_port_free_input req = {0};
3714 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_TUNNEL_DST_PORT_FREE, -1, -1);
3715 req.tunnel_type = tunnel_type;
3717 switch (tunnel_type) {
3718 case TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN:
3719 req.tunnel_dst_port_id = bp->vxlan_fw_dst_port_id;
3721 case TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE:
3722 req.tunnel_dst_port_id = bp->nge_fw_dst_port_id;
3728 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3730 netdev_err(bp->dev, "hwrm_tunnel_dst_port_free failed. rc:%d\n",
3735 static int bnxt_hwrm_tunnel_dst_port_alloc(struct bnxt *bp, __be16 port,
3739 struct hwrm_tunnel_dst_port_alloc_input req = {0};
3740 struct hwrm_tunnel_dst_port_alloc_output *resp = bp->hwrm_cmd_resp_addr;
3742 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_TUNNEL_DST_PORT_ALLOC, -1, -1);
3744 req.tunnel_type = tunnel_type;
3745 req.tunnel_dst_port_val = port;
3747 mutex_lock(&bp->hwrm_cmd_lock);
3748 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3750 netdev_err(bp->dev, "hwrm_tunnel_dst_port_alloc failed. rc:%d\n",
3755 switch (tunnel_type) {
3756 case TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_VXLAN:
3757 bp->vxlan_fw_dst_port_id = resp->tunnel_dst_port_id;
3759 case TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_GENEVE:
3760 bp->nge_fw_dst_port_id = resp->tunnel_dst_port_id;
3767 mutex_unlock(&bp->hwrm_cmd_lock);
3771 static int bnxt_hwrm_cfa_l2_set_rx_mask(struct bnxt *bp, u16 vnic_id)
3773 struct hwrm_cfa_l2_set_rx_mask_input req = {0};
3774 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3776 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_L2_SET_RX_MASK, -1, -1);
3777 req.vnic_id = cpu_to_le32(vnic->fw_vnic_id);
3779 req.num_mc_entries = cpu_to_le32(vnic->mc_list_count);
3780 req.mc_tbl_addr = cpu_to_le64(vnic->mc_list_mapping);
3781 req.mask = cpu_to_le32(vnic->rx_mask);
3782 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3785 #ifdef CONFIG_RFS_ACCEL
3786 static int bnxt_hwrm_cfa_ntuple_filter_free(struct bnxt *bp,
3787 struct bnxt_ntuple_filter *fltr)
3789 struct hwrm_cfa_ntuple_filter_free_input req = {0};
3791 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_NTUPLE_FILTER_FREE, -1, -1);
3792 req.ntuple_filter_id = fltr->filter_id;
3793 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3796 #define BNXT_NTP_FLTR_FLAGS \
3797 (CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_L2_FILTER_ID | \
3798 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_ETHERTYPE | \
3799 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_MACADDR | \
3800 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_IPADDR_TYPE | \
3801 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_IPADDR | \
3802 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_IPADDR_MASK | \
3803 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_IPADDR | \
3804 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_IPADDR_MASK | \
3805 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_IP_PROTOCOL | \
3806 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_PORT | \
3807 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_PORT_MASK | \
3808 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_PORT | \
3809 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_PORT_MASK | \
3810 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_ID)
3812 #define BNXT_NTP_TUNNEL_FLTR_FLAG \
3813 CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_TUNNEL_TYPE
3815 static int bnxt_hwrm_cfa_ntuple_filter_alloc(struct bnxt *bp,
3816 struct bnxt_ntuple_filter *fltr)
3819 struct hwrm_cfa_ntuple_filter_alloc_input req = {0};
3820 struct hwrm_cfa_ntuple_filter_alloc_output *resp =
3821 bp->hwrm_cmd_resp_addr;
3822 struct flow_keys *keys = &fltr->fkeys;
3823 struct bnxt_vnic_info *vnic = &bp->vnic_info[fltr->rxq + 1];
3825 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_NTUPLE_FILTER_ALLOC, -1, -1);
3826 req.l2_filter_id = bp->vnic_info[0].fw_l2_filter_id[fltr->l2_fltr_idx];
3828 req.enables = cpu_to_le32(BNXT_NTP_FLTR_FLAGS);
3830 req.ethertype = htons(ETH_P_IP);
3831 memcpy(req.src_macaddr, fltr->src_mac_addr, ETH_ALEN);
3832 req.ip_addr_type = CFA_NTUPLE_FILTER_ALLOC_REQ_IP_ADDR_TYPE_IPV4;
3833 req.ip_protocol = keys->basic.ip_proto;
3835 if (keys->basic.n_proto == htons(ETH_P_IPV6)) {
3838 req.ethertype = htons(ETH_P_IPV6);
3840 CFA_NTUPLE_FILTER_ALLOC_REQ_IP_ADDR_TYPE_IPV6;
3841 *(struct in6_addr *)&req.src_ipaddr[0] =
3842 keys->addrs.v6addrs.src;
3843 *(struct in6_addr *)&req.dst_ipaddr[0] =
3844 keys->addrs.v6addrs.dst;
3845 for (i = 0; i < 4; i++) {
3846 req.src_ipaddr_mask[i] = cpu_to_be32(0xffffffff);
3847 req.dst_ipaddr_mask[i] = cpu_to_be32(0xffffffff);
3850 req.src_ipaddr[0] = keys->addrs.v4addrs.src;
3851 req.src_ipaddr_mask[0] = cpu_to_be32(0xffffffff);
3852 req.dst_ipaddr[0] = keys->addrs.v4addrs.dst;
3853 req.dst_ipaddr_mask[0] = cpu_to_be32(0xffffffff);
3855 if (keys->control.flags & FLOW_DIS_ENCAPSULATION) {
3856 req.enables |= cpu_to_le32(BNXT_NTP_TUNNEL_FLTR_FLAG);
3858 CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_ANYTUNNEL;
3861 req.src_port = keys->ports.src;
3862 req.src_port_mask = cpu_to_be16(0xffff);
3863 req.dst_port = keys->ports.dst;
3864 req.dst_port_mask = cpu_to_be16(0xffff);
3866 req.dst_id = cpu_to_le16(vnic->fw_vnic_id);
3867 mutex_lock(&bp->hwrm_cmd_lock);
3868 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3870 fltr->filter_id = resp->ntuple_filter_id;
3871 mutex_unlock(&bp->hwrm_cmd_lock);
3876 static int bnxt_hwrm_set_vnic_filter(struct bnxt *bp, u16 vnic_id, u16 idx,
3880 struct hwrm_cfa_l2_filter_alloc_input req = {0};
3881 struct hwrm_cfa_l2_filter_alloc_output *resp = bp->hwrm_cmd_resp_addr;
3883 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_L2_FILTER_ALLOC, -1, -1);
3884 req.flags = cpu_to_le32(CFA_L2_FILTER_ALLOC_REQ_FLAGS_PATH_RX);
3885 if (!BNXT_CHIP_TYPE_NITRO_A0(bp))
3887 cpu_to_le32(CFA_L2_FILTER_ALLOC_REQ_FLAGS_OUTERMOST);
3888 req.dst_id = cpu_to_le16(bp->vnic_info[vnic_id].fw_vnic_id);
3890 cpu_to_le32(CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_ADDR |
3891 CFA_L2_FILTER_ALLOC_REQ_ENABLES_DST_ID |
3892 CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_ADDR_MASK);
3893 memcpy(req.l2_addr, mac_addr, ETH_ALEN);
3894 req.l2_addr_mask[0] = 0xff;
3895 req.l2_addr_mask[1] = 0xff;
3896 req.l2_addr_mask[2] = 0xff;
3897 req.l2_addr_mask[3] = 0xff;
3898 req.l2_addr_mask[4] = 0xff;
3899 req.l2_addr_mask[5] = 0xff;
3901 mutex_lock(&bp->hwrm_cmd_lock);
3902 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3904 bp->vnic_info[vnic_id].fw_l2_filter_id[idx] =
3906 mutex_unlock(&bp->hwrm_cmd_lock);
3910 static int bnxt_hwrm_clear_vnic_filter(struct bnxt *bp)
3912 u16 i, j, num_of_vnics = 1; /* only vnic 0 supported */
3915 /* Any associated ntuple filters will also be cleared by firmware. */
3916 mutex_lock(&bp->hwrm_cmd_lock);
3917 for (i = 0; i < num_of_vnics; i++) {
3918 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
3920 for (j = 0; j < vnic->uc_filter_count; j++) {
3921 struct hwrm_cfa_l2_filter_free_input req = {0};
3923 bnxt_hwrm_cmd_hdr_init(bp, &req,
3924 HWRM_CFA_L2_FILTER_FREE, -1, -1);
3926 req.l2_filter_id = vnic->fw_l2_filter_id[j];
3928 rc = _hwrm_send_message(bp, &req, sizeof(req),
3931 vnic->uc_filter_count = 0;
3933 mutex_unlock(&bp->hwrm_cmd_lock);
3938 static int bnxt_hwrm_vnic_set_tpa(struct bnxt *bp, u16 vnic_id, u32 tpa_flags)
3940 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3941 struct hwrm_vnic_tpa_cfg_input req = {0};
3943 if (vnic->fw_vnic_id == INVALID_HW_RING_ID)
3946 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_TPA_CFG, -1, -1);
3949 u16 mss = bp->dev->mtu - 40;
3950 u32 nsegs, n, segs = 0, flags;
3952 flags = VNIC_TPA_CFG_REQ_FLAGS_TPA |
3953 VNIC_TPA_CFG_REQ_FLAGS_ENCAP_TPA |
3954 VNIC_TPA_CFG_REQ_FLAGS_RSC_WND_UPDATE |
3955 VNIC_TPA_CFG_REQ_FLAGS_AGG_WITH_ECN |
3956 VNIC_TPA_CFG_REQ_FLAGS_AGG_WITH_SAME_GRE_SEQ;
3957 if (tpa_flags & BNXT_FLAG_GRO)
3958 flags |= VNIC_TPA_CFG_REQ_FLAGS_GRO;
3960 req.flags = cpu_to_le32(flags);
3963 cpu_to_le32(VNIC_TPA_CFG_REQ_ENABLES_MAX_AGG_SEGS |
3964 VNIC_TPA_CFG_REQ_ENABLES_MAX_AGGS |
3965 VNIC_TPA_CFG_REQ_ENABLES_MIN_AGG_LEN);
3967 /* Number of segs are log2 units, and first packet is not
3968 * included as part of this units.
3970 if (mss <= BNXT_RX_PAGE_SIZE) {
3971 n = BNXT_RX_PAGE_SIZE / mss;
3972 nsegs = (MAX_SKB_FRAGS - 1) * n;
3974 n = mss / BNXT_RX_PAGE_SIZE;
3975 if (mss & (BNXT_RX_PAGE_SIZE - 1))
3977 nsegs = (MAX_SKB_FRAGS - n) / n;
3980 segs = ilog2(nsegs);
3981 req.max_agg_segs = cpu_to_le16(segs);
3982 req.max_aggs = cpu_to_le16(VNIC_TPA_CFG_REQ_MAX_AGGS_MAX);
3984 req.min_agg_len = cpu_to_le32(512);
3986 req.vnic_id = cpu_to_le16(vnic->fw_vnic_id);
3988 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
3991 static int bnxt_hwrm_vnic_set_rss(struct bnxt *bp, u16 vnic_id, bool set_rss)
3993 u32 i, j, max_rings;
3994 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
3995 struct hwrm_vnic_rss_cfg_input req = {0};
3997 if (vnic->fw_rss_cos_lb_ctx[0] == INVALID_HW_RING_ID)
4000 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_RSS_CFG, -1, -1);
4002 req.hash_type = cpu_to_le32(bp->rss_hash_cfg);
4003 req.hash_mode_flags = VNIC_RSS_CFG_REQ_HASH_MODE_FLAGS_DEFAULT;
4004 if (vnic->flags & BNXT_VNIC_RSS_FLAG) {
4005 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
4006 max_rings = bp->rx_nr_rings - 1;
4008 max_rings = bp->rx_nr_rings;
4013 /* Fill the RSS indirection table with ring group ids */
4014 for (i = 0, j = 0; i < HW_HASH_INDEX_SIZE; i++, j++) {
4017 vnic->rss_table[i] = cpu_to_le16(vnic->fw_grp_ids[j]);
4020 req.ring_grp_tbl_addr = cpu_to_le64(vnic->rss_table_dma_addr);
4021 req.hash_key_tbl_addr =
4022 cpu_to_le64(vnic->rss_hash_key_dma_addr);
4024 req.rss_ctx_idx = cpu_to_le16(vnic->fw_rss_cos_lb_ctx[0]);
4025 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4028 static int bnxt_hwrm_vnic_set_hds(struct bnxt *bp, u16 vnic_id)
4030 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
4031 struct hwrm_vnic_plcmodes_cfg_input req = {0};
4033 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_PLCMODES_CFG, -1, -1);
4034 req.flags = cpu_to_le32(VNIC_PLCMODES_CFG_REQ_FLAGS_JUMBO_PLACEMENT |
4035 VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_IPV4 |
4036 VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_IPV6);
4038 cpu_to_le32(VNIC_PLCMODES_CFG_REQ_ENABLES_JUMBO_THRESH_VALID |
4039 VNIC_PLCMODES_CFG_REQ_ENABLES_HDS_THRESHOLD_VALID);
4040 /* thresholds not implemented in firmware yet */
4041 req.jumbo_thresh = cpu_to_le16(bp->rx_copy_thresh);
4042 req.hds_threshold = cpu_to_le16(bp->rx_copy_thresh);
4043 req.vnic_id = cpu_to_le32(vnic->fw_vnic_id);
4044 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4047 static void bnxt_hwrm_vnic_ctx_free_one(struct bnxt *bp, u16 vnic_id,
4050 struct hwrm_vnic_rss_cos_lb_ctx_free_input req = {0};
4052 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_RSS_COS_LB_CTX_FREE, -1, -1);
4053 req.rss_cos_lb_ctx_id =
4054 cpu_to_le16(bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx[ctx_idx]);
4056 hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4057 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx[ctx_idx] = INVALID_HW_RING_ID;
4060 static void bnxt_hwrm_vnic_ctx_free(struct bnxt *bp)
4064 for (i = 0; i < bp->nr_vnics; i++) {
4065 struct bnxt_vnic_info *vnic = &bp->vnic_info[i];
4067 for (j = 0; j < BNXT_MAX_CTX_PER_VNIC; j++) {
4068 if (vnic->fw_rss_cos_lb_ctx[j] != INVALID_HW_RING_ID)
4069 bnxt_hwrm_vnic_ctx_free_one(bp, i, j);
4072 bp->rsscos_nr_ctxs = 0;
4075 static int bnxt_hwrm_vnic_ctx_alloc(struct bnxt *bp, u16 vnic_id, u16 ctx_idx)
4078 struct hwrm_vnic_rss_cos_lb_ctx_alloc_input req = {0};
4079 struct hwrm_vnic_rss_cos_lb_ctx_alloc_output *resp =
4080 bp->hwrm_cmd_resp_addr;
4082 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_RSS_COS_LB_CTX_ALLOC, -1,
4085 mutex_lock(&bp->hwrm_cmd_lock);
4086 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4088 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx[ctx_idx] =
4089 le16_to_cpu(resp->rss_cos_lb_ctx_id);
4090 mutex_unlock(&bp->hwrm_cmd_lock);
4095 static u32 bnxt_get_roce_vnic_mode(struct bnxt *bp)
4097 if (bp->flags & BNXT_FLAG_ROCE_MIRROR_CAP)
4098 return VNIC_CFG_REQ_FLAGS_ROCE_MIRRORING_CAPABLE_VNIC_MODE;
4099 return VNIC_CFG_REQ_FLAGS_ROCE_DUAL_VNIC_MODE;
4102 int bnxt_hwrm_vnic_cfg(struct bnxt *bp, u16 vnic_id)
4104 unsigned int ring = 0, grp_idx;
4105 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
4106 struct hwrm_vnic_cfg_input req = {0};
4109 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_CFG, -1, -1);
4111 req.enables = cpu_to_le32(VNIC_CFG_REQ_ENABLES_DFLT_RING_GRP);
4112 /* Only RSS support for now TBD: COS & LB */
4113 if (vnic->fw_rss_cos_lb_ctx[0] != INVALID_HW_RING_ID) {
4114 req.rss_rule = cpu_to_le16(vnic->fw_rss_cos_lb_ctx[0]);
4115 req.enables |= cpu_to_le32(VNIC_CFG_REQ_ENABLES_RSS_RULE |
4116 VNIC_CFG_REQ_ENABLES_MRU);
4117 } else if (vnic->flags & BNXT_VNIC_RFS_NEW_RSS_FLAG) {
4119 cpu_to_le16(bp->vnic_info[0].fw_rss_cos_lb_ctx[0]);
4120 req.enables |= cpu_to_le32(VNIC_CFG_REQ_ENABLES_RSS_RULE |
4121 VNIC_CFG_REQ_ENABLES_MRU);
4122 req.flags |= cpu_to_le32(VNIC_CFG_REQ_FLAGS_RSS_DFLT_CR_MODE);
4124 req.rss_rule = cpu_to_le16(0xffff);
4127 if (BNXT_CHIP_TYPE_NITRO_A0(bp) &&
4128 (vnic->fw_rss_cos_lb_ctx[0] != INVALID_HW_RING_ID)) {
4129 req.cos_rule = cpu_to_le16(vnic->fw_rss_cos_lb_ctx[1]);
4130 req.enables |= cpu_to_le32(VNIC_CFG_REQ_ENABLES_COS_RULE);
4132 req.cos_rule = cpu_to_le16(0xffff);
4135 if (vnic->flags & BNXT_VNIC_RSS_FLAG)
4137 else if (vnic->flags & BNXT_VNIC_RFS_FLAG)
4139 else if ((vnic_id == 1) && BNXT_CHIP_TYPE_NITRO_A0(bp))
4140 ring = bp->rx_nr_rings - 1;
4142 grp_idx = bp->rx_ring[ring].bnapi->index;
4143 req.vnic_id = cpu_to_le16(vnic->fw_vnic_id);
4144 req.dflt_ring_grp = cpu_to_le16(bp->grp_info[grp_idx].fw_grp_id);
4146 req.lb_rule = cpu_to_le16(0xffff);
4147 req.mru = cpu_to_le16(bp->dev->mtu + ETH_HLEN + ETH_FCS_LEN +
4150 #ifdef CONFIG_BNXT_SRIOV
4152 def_vlan = bp->vf.vlan;
4154 if ((bp->flags & BNXT_FLAG_STRIP_VLAN) || def_vlan)
4155 req.flags |= cpu_to_le32(VNIC_CFG_REQ_FLAGS_VLAN_STRIP_MODE);
4156 if (!vnic_id && bnxt_ulp_registered(bp->edev, BNXT_ROCE_ULP))
4157 req.flags |= cpu_to_le32(bnxt_get_roce_vnic_mode(bp));
4159 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4162 static int bnxt_hwrm_vnic_free_one(struct bnxt *bp, u16 vnic_id)
4166 if (bp->vnic_info[vnic_id].fw_vnic_id != INVALID_HW_RING_ID) {
4167 struct hwrm_vnic_free_input req = {0};
4169 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_FREE, -1, -1);
4171 cpu_to_le32(bp->vnic_info[vnic_id].fw_vnic_id);
4173 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4176 bp->vnic_info[vnic_id].fw_vnic_id = INVALID_HW_RING_ID;
4181 static void bnxt_hwrm_vnic_free(struct bnxt *bp)
4185 for (i = 0; i < bp->nr_vnics; i++)
4186 bnxt_hwrm_vnic_free_one(bp, i);
4189 static int bnxt_hwrm_vnic_alloc(struct bnxt *bp, u16 vnic_id,
4190 unsigned int start_rx_ring_idx,
4191 unsigned int nr_rings)
4194 unsigned int i, j, grp_idx, end_idx = start_rx_ring_idx + nr_rings;
4195 struct hwrm_vnic_alloc_input req = {0};
4196 struct hwrm_vnic_alloc_output *resp = bp->hwrm_cmd_resp_addr;
4198 /* map ring groups to this vnic */
4199 for (i = start_rx_ring_idx, j = 0; i < end_idx; i++, j++) {
4200 grp_idx = bp->rx_ring[i].bnapi->index;
4201 if (bp->grp_info[grp_idx].fw_grp_id == INVALID_HW_RING_ID) {
4202 netdev_err(bp->dev, "Not enough ring groups avail:%x req:%x\n",
4206 bp->vnic_info[vnic_id].fw_grp_ids[j] =
4207 bp->grp_info[grp_idx].fw_grp_id;
4210 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx[0] = INVALID_HW_RING_ID;
4211 bp->vnic_info[vnic_id].fw_rss_cos_lb_ctx[1] = INVALID_HW_RING_ID;
4213 req.flags = cpu_to_le32(VNIC_ALLOC_REQ_FLAGS_DEFAULT);
4215 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_ALLOC, -1, -1);
4217 mutex_lock(&bp->hwrm_cmd_lock);
4218 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4220 bp->vnic_info[vnic_id].fw_vnic_id = le32_to_cpu(resp->vnic_id);
4221 mutex_unlock(&bp->hwrm_cmd_lock);
4225 static int bnxt_hwrm_vnic_qcaps(struct bnxt *bp)
4227 struct hwrm_vnic_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
4228 struct hwrm_vnic_qcaps_input req = {0};
4231 if (bp->hwrm_spec_code < 0x10600)
4234 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VNIC_QCAPS, -1, -1);
4235 mutex_lock(&bp->hwrm_cmd_lock);
4236 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4238 u32 flags = le32_to_cpu(resp->flags);
4240 if (flags & VNIC_QCAPS_RESP_FLAGS_RSS_DFLT_CR_CAP)
4241 bp->flags |= BNXT_FLAG_NEW_RSS_CAP;
4243 VNIC_QCAPS_RESP_FLAGS_ROCE_MIRRORING_CAPABLE_VNIC_CAP)
4244 bp->flags |= BNXT_FLAG_ROCE_MIRROR_CAP;
4246 mutex_unlock(&bp->hwrm_cmd_lock);
4250 static int bnxt_hwrm_ring_grp_alloc(struct bnxt *bp)
4255 mutex_lock(&bp->hwrm_cmd_lock);
4256 for (i = 0; i < bp->rx_nr_rings; i++) {
4257 struct hwrm_ring_grp_alloc_input req = {0};
4258 struct hwrm_ring_grp_alloc_output *resp =
4259 bp->hwrm_cmd_resp_addr;
4260 unsigned int grp_idx = bp->rx_ring[i].bnapi->index;
4262 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_GRP_ALLOC, -1, -1);
4264 req.cr = cpu_to_le16(bp->grp_info[grp_idx].cp_fw_ring_id);
4265 req.rr = cpu_to_le16(bp->grp_info[grp_idx].rx_fw_ring_id);
4266 req.ar = cpu_to_le16(bp->grp_info[grp_idx].agg_fw_ring_id);
4267 req.sc = cpu_to_le16(bp->grp_info[grp_idx].fw_stats_ctx);
4269 rc = _hwrm_send_message(bp, &req, sizeof(req),
4274 bp->grp_info[grp_idx].fw_grp_id =
4275 le32_to_cpu(resp->ring_group_id);
4277 mutex_unlock(&bp->hwrm_cmd_lock);
4281 static int bnxt_hwrm_ring_grp_free(struct bnxt *bp)
4285 struct hwrm_ring_grp_free_input req = {0};
4290 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_GRP_FREE, -1, -1);
4292 mutex_lock(&bp->hwrm_cmd_lock);
4293 for (i = 0; i < bp->cp_nr_rings; i++) {
4294 if (bp->grp_info[i].fw_grp_id == INVALID_HW_RING_ID)
4297 cpu_to_le32(bp->grp_info[i].fw_grp_id);
4299 rc = _hwrm_send_message(bp, &req, sizeof(req),
4303 bp->grp_info[i].fw_grp_id = INVALID_HW_RING_ID;
4305 mutex_unlock(&bp->hwrm_cmd_lock);
4309 static int hwrm_ring_alloc_send_msg(struct bnxt *bp,
4310 struct bnxt_ring_struct *ring,
4311 u32 ring_type, u32 map_index)
4313 int rc = 0, err = 0;
4314 struct hwrm_ring_alloc_input req = {0};
4315 struct hwrm_ring_alloc_output *resp = bp->hwrm_cmd_resp_addr;
4316 struct bnxt_ring_grp_info *grp_info;
4319 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_ALLOC, -1, -1);
4322 if (ring->nr_pages > 1) {
4323 req.page_tbl_addr = cpu_to_le64(ring->pg_tbl_map);
4324 /* Page size is in log2 units */
4325 req.page_size = BNXT_PAGE_SHIFT;
4326 req.page_tbl_depth = 1;
4328 req.page_tbl_addr = cpu_to_le64(ring->dma_arr[0]);
4331 /* Association of ring index with doorbell index and MSIX number */
4332 req.logical_id = cpu_to_le16(map_index);
4334 switch (ring_type) {
4335 case HWRM_RING_ALLOC_TX:
4336 req.ring_type = RING_ALLOC_REQ_RING_TYPE_TX;
4337 /* Association of transmit ring with completion ring */
4338 grp_info = &bp->grp_info[ring->grp_idx];
4339 req.cmpl_ring_id = cpu_to_le16(grp_info->cp_fw_ring_id);
4340 req.length = cpu_to_le32(bp->tx_ring_mask + 1);
4341 req.stat_ctx_id = cpu_to_le32(grp_info->fw_stats_ctx);
4342 req.queue_id = cpu_to_le16(ring->queue_id);
4344 case HWRM_RING_ALLOC_RX:
4345 req.ring_type = RING_ALLOC_REQ_RING_TYPE_RX;
4346 req.length = cpu_to_le32(bp->rx_ring_mask + 1);
4348 case HWRM_RING_ALLOC_AGG:
4349 req.ring_type = RING_ALLOC_REQ_RING_TYPE_RX;
4350 req.length = cpu_to_le32(bp->rx_agg_ring_mask + 1);
4352 case HWRM_RING_ALLOC_CMPL:
4353 req.ring_type = RING_ALLOC_REQ_RING_TYPE_L2_CMPL;
4354 req.length = cpu_to_le32(bp->cp_ring_mask + 1);
4355 if (bp->flags & BNXT_FLAG_USING_MSIX)
4356 req.int_mode = RING_ALLOC_REQ_INT_MODE_MSIX;
4359 netdev_err(bp->dev, "hwrm alloc invalid ring type %d\n",
4364 mutex_lock(&bp->hwrm_cmd_lock);
4365 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4366 err = le16_to_cpu(resp->error_code);
4367 ring_id = le16_to_cpu(resp->ring_id);
4368 mutex_unlock(&bp->hwrm_cmd_lock);
4371 netdev_err(bp->dev, "hwrm_ring_alloc type %d failed. rc:%x err:%x\n",
4372 ring_type, rc, err);
4375 ring->fw_ring_id = ring_id;
4379 static int bnxt_hwrm_set_async_event_cr(struct bnxt *bp, int idx)
4384 struct hwrm_func_cfg_input req = {0};
4386 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_CFG, -1, -1);
4387 req.fid = cpu_to_le16(0xffff);
4388 req.enables = cpu_to_le32(FUNC_CFG_REQ_ENABLES_ASYNC_EVENT_CR);
4389 req.async_event_cr = cpu_to_le16(idx);
4390 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4392 struct hwrm_func_vf_cfg_input req = {0};
4394 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_VF_CFG, -1, -1);
4396 cpu_to_le32(FUNC_VF_CFG_REQ_ENABLES_ASYNC_EVENT_CR);
4397 req.async_event_cr = cpu_to_le16(idx);
4398 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4403 static int bnxt_hwrm_ring_alloc(struct bnxt *bp)
4407 for (i = 0; i < bp->cp_nr_rings; i++) {
4408 struct bnxt_napi *bnapi = bp->bnapi[i];
4409 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
4410 struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
4411 u32 map_idx = ring->map_idx;
4413 cpr->cp_doorbell = bp->bar1 + map_idx * 0x80;
4414 rc = hwrm_ring_alloc_send_msg(bp, ring, HWRM_RING_ALLOC_CMPL,
4418 BNXT_CP_DB(cpr->cp_doorbell, cpr->cp_raw_cons);
4419 bp->grp_info[i].cp_fw_ring_id = ring->fw_ring_id;
4422 rc = bnxt_hwrm_set_async_event_cr(bp, ring->fw_ring_id);
4424 netdev_warn(bp->dev, "Failed to set async event completion ring.\n");
4428 for (i = 0; i < bp->tx_nr_rings; i++) {
4429 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
4430 struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
4433 rc = hwrm_ring_alloc_send_msg(bp, ring, HWRM_RING_ALLOC_TX,
4437 txr->tx_doorbell = bp->bar1 + map_idx * 0x80;
4440 for (i = 0; i < bp->rx_nr_rings; i++) {
4441 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
4442 struct bnxt_ring_struct *ring = &rxr->rx_ring_struct;
4443 u32 map_idx = rxr->bnapi->index;
4445 rc = hwrm_ring_alloc_send_msg(bp, ring, HWRM_RING_ALLOC_RX,
4449 rxr->rx_doorbell = bp->bar1 + map_idx * 0x80;
4450 writel(DB_KEY_RX | rxr->rx_prod, rxr->rx_doorbell);
4451 bp->grp_info[map_idx].rx_fw_ring_id = ring->fw_ring_id;
4454 if (bp->flags & BNXT_FLAG_AGG_RINGS) {
4455 for (i = 0; i < bp->rx_nr_rings; i++) {
4456 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
4457 struct bnxt_ring_struct *ring =
4458 &rxr->rx_agg_ring_struct;
4459 u32 grp_idx = ring->grp_idx;
4460 u32 map_idx = grp_idx + bp->rx_nr_rings;
4462 rc = hwrm_ring_alloc_send_msg(bp, ring,
4463 HWRM_RING_ALLOC_AGG,
4468 rxr->rx_agg_doorbell = bp->bar1 + map_idx * 0x80;
4469 writel(DB_KEY_RX | rxr->rx_agg_prod,
4470 rxr->rx_agg_doorbell);
4471 bp->grp_info[grp_idx].agg_fw_ring_id = ring->fw_ring_id;
4478 static int hwrm_ring_free_send_msg(struct bnxt *bp,
4479 struct bnxt_ring_struct *ring,
4480 u32 ring_type, int cmpl_ring_id)
4483 struct hwrm_ring_free_input req = {0};
4484 struct hwrm_ring_free_output *resp = bp->hwrm_cmd_resp_addr;
4487 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_RING_FREE, cmpl_ring_id, -1);
4488 req.ring_type = ring_type;
4489 req.ring_id = cpu_to_le16(ring->fw_ring_id);
4491 mutex_lock(&bp->hwrm_cmd_lock);
4492 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4493 error_code = le16_to_cpu(resp->error_code);
4494 mutex_unlock(&bp->hwrm_cmd_lock);
4496 if (rc || error_code) {
4497 netdev_err(bp->dev, "hwrm_ring_free type %d failed. rc:%x err:%x\n",
4498 ring_type, rc, error_code);
4504 static void bnxt_hwrm_ring_free(struct bnxt *bp, bool close_path)
4511 for (i = 0; i < bp->tx_nr_rings; i++) {
4512 struct bnxt_tx_ring_info *txr = &bp->tx_ring[i];
4513 struct bnxt_ring_struct *ring = &txr->tx_ring_struct;
4514 u32 grp_idx = txr->bnapi->index;
4515 u32 cmpl_ring_id = bp->grp_info[grp_idx].cp_fw_ring_id;
4517 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
4518 hwrm_ring_free_send_msg(bp, ring,
4519 RING_FREE_REQ_RING_TYPE_TX,
4520 close_path ? cmpl_ring_id :
4521 INVALID_HW_RING_ID);
4522 ring->fw_ring_id = INVALID_HW_RING_ID;
4526 for (i = 0; i < bp->rx_nr_rings; i++) {
4527 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
4528 struct bnxt_ring_struct *ring = &rxr->rx_ring_struct;
4529 u32 grp_idx = rxr->bnapi->index;
4530 u32 cmpl_ring_id = bp->grp_info[grp_idx].cp_fw_ring_id;
4532 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
4533 hwrm_ring_free_send_msg(bp, ring,
4534 RING_FREE_REQ_RING_TYPE_RX,
4535 close_path ? cmpl_ring_id :
4536 INVALID_HW_RING_ID);
4537 ring->fw_ring_id = INVALID_HW_RING_ID;
4538 bp->grp_info[grp_idx].rx_fw_ring_id =
4543 for (i = 0; i < bp->rx_nr_rings; i++) {
4544 struct bnxt_rx_ring_info *rxr = &bp->rx_ring[i];
4545 struct bnxt_ring_struct *ring = &rxr->rx_agg_ring_struct;
4546 u32 grp_idx = rxr->bnapi->index;
4547 u32 cmpl_ring_id = bp->grp_info[grp_idx].cp_fw_ring_id;
4549 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
4550 hwrm_ring_free_send_msg(bp, ring,
4551 RING_FREE_REQ_RING_TYPE_RX,
4552 close_path ? cmpl_ring_id :
4553 INVALID_HW_RING_ID);
4554 ring->fw_ring_id = INVALID_HW_RING_ID;
4555 bp->grp_info[grp_idx].agg_fw_ring_id =
4560 /* The completion rings are about to be freed. After that the
4561 * IRQ doorbell will not work anymore. So we need to disable
4564 bnxt_disable_int_sync(bp);
4566 for (i = 0; i < bp->cp_nr_rings; i++) {
4567 struct bnxt_napi *bnapi = bp->bnapi[i];
4568 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
4569 struct bnxt_ring_struct *ring = &cpr->cp_ring_struct;
4571 if (ring->fw_ring_id != INVALID_HW_RING_ID) {
4572 hwrm_ring_free_send_msg(bp, ring,
4573 RING_FREE_REQ_RING_TYPE_L2_CMPL,
4574 INVALID_HW_RING_ID);
4575 ring->fw_ring_id = INVALID_HW_RING_ID;
4576 bp->grp_info[i].cp_fw_ring_id = INVALID_HW_RING_ID;
4581 static int bnxt_hwrm_get_rings(struct bnxt *bp)
4583 struct hwrm_func_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
4584 struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
4585 struct hwrm_func_qcfg_input req = {0};
4588 if (bp->hwrm_spec_code < 0x10601)
4591 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_QCFG, -1, -1);
4592 req.fid = cpu_to_le16(0xffff);
4593 mutex_lock(&bp->hwrm_cmd_lock);
4594 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4596 mutex_unlock(&bp->hwrm_cmd_lock);
4600 hw_resc->resv_tx_rings = le16_to_cpu(resp->alloc_tx_rings);
4601 if (BNXT_NEW_RM(bp)) {
4604 hw_resc->resv_rx_rings = le16_to_cpu(resp->alloc_rx_rings);
4605 hw_resc->resv_hw_ring_grps =
4606 le32_to_cpu(resp->alloc_hw_ring_grps);
4607 hw_resc->resv_vnics = le16_to_cpu(resp->alloc_vnics);
4608 cp = le16_to_cpu(resp->alloc_cmpl_rings);
4609 stats = le16_to_cpu(resp->alloc_stat_ctx);
4610 cp = min_t(u16, cp, stats);
4611 hw_resc->resv_cp_rings = cp;
4613 mutex_unlock(&bp->hwrm_cmd_lock);
4617 /* Caller must hold bp->hwrm_cmd_lock */
4618 int __bnxt_hwrm_get_tx_rings(struct bnxt *bp, u16 fid, int *tx_rings)
4620 struct hwrm_func_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
4621 struct hwrm_func_qcfg_input req = {0};
4624 if (bp->hwrm_spec_code < 0x10601)
4627 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_QCFG, -1, -1);
4628 req.fid = cpu_to_le16(fid);
4629 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4631 *tx_rings = le16_to_cpu(resp->alloc_tx_rings);
4637 __bnxt_hwrm_reserve_pf_rings(struct bnxt *bp, struct hwrm_func_cfg_input *req,
4638 int tx_rings, int rx_rings, int ring_grps,
4639 int cp_rings, int vnics)
4643 bnxt_hwrm_cmd_hdr_init(bp, req, HWRM_FUNC_CFG, -1, -1);
4644 req->fid = cpu_to_le16(0xffff);
4645 enables |= tx_rings ? FUNC_CFG_REQ_ENABLES_NUM_TX_RINGS : 0;
4646 req->num_tx_rings = cpu_to_le16(tx_rings);
4647 if (BNXT_NEW_RM(bp)) {
4648 enables |= rx_rings ? FUNC_CFG_REQ_ENABLES_NUM_RX_RINGS : 0;
4649 enables |= cp_rings ? FUNC_CFG_REQ_ENABLES_NUM_CMPL_RINGS |
4650 FUNC_CFG_REQ_ENABLES_NUM_STAT_CTXS : 0;
4651 enables |= ring_grps ?
4652 FUNC_CFG_REQ_ENABLES_NUM_HW_RING_GRPS : 0;
4653 enables |= vnics ? FUNC_VF_CFG_REQ_ENABLES_NUM_VNICS : 0;
4655 req->num_rx_rings = cpu_to_le16(rx_rings);
4656 req->num_hw_ring_grps = cpu_to_le16(ring_grps);
4657 req->num_cmpl_rings = cpu_to_le16(cp_rings);
4658 req->num_stat_ctxs = req->num_cmpl_rings;
4659 req->num_vnics = cpu_to_le16(vnics);
4661 req->enables = cpu_to_le32(enables);
4665 __bnxt_hwrm_reserve_vf_rings(struct bnxt *bp,
4666 struct hwrm_func_vf_cfg_input *req, int tx_rings,
4667 int rx_rings, int ring_grps, int cp_rings,
4672 bnxt_hwrm_cmd_hdr_init(bp, req, HWRM_FUNC_VF_CFG, -1, -1);
4673 enables |= tx_rings ? FUNC_VF_CFG_REQ_ENABLES_NUM_TX_RINGS : 0;
4674 enables |= rx_rings ? FUNC_VF_CFG_REQ_ENABLES_NUM_RX_RINGS : 0;
4675 enables |= cp_rings ? FUNC_VF_CFG_REQ_ENABLES_NUM_CMPL_RINGS |
4676 FUNC_VF_CFG_REQ_ENABLES_NUM_STAT_CTXS : 0;
4677 enables |= ring_grps ? FUNC_VF_CFG_REQ_ENABLES_NUM_HW_RING_GRPS : 0;
4678 enables |= vnics ? FUNC_VF_CFG_REQ_ENABLES_NUM_VNICS : 0;
4680 req->num_tx_rings = cpu_to_le16(tx_rings);
4681 req->num_rx_rings = cpu_to_le16(rx_rings);
4682 req->num_hw_ring_grps = cpu_to_le16(ring_grps);
4683 req->num_cmpl_rings = cpu_to_le16(cp_rings);
4684 req->num_stat_ctxs = req->num_cmpl_rings;
4685 req->num_vnics = cpu_to_le16(vnics);
4687 req->enables = cpu_to_le32(enables);
4691 bnxt_hwrm_reserve_pf_rings(struct bnxt *bp, int tx_rings, int rx_rings,
4692 int ring_grps, int cp_rings, int vnics)
4694 struct hwrm_func_cfg_input req = {0};
4697 __bnxt_hwrm_reserve_pf_rings(bp, &req, tx_rings, rx_rings, ring_grps,
4702 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4706 if (bp->hwrm_spec_code < 0x10601)
4707 bp->hw_resc.resv_tx_rings = tx_rings;
4709 rc = bnxt_hwrm_get_rings(bp);
4714 bnxt_hwrm_reserve_vf_rings(struct bnxt *bp, int tx_rings, int rx_rings,
4715 int ring_grps, int cp_rings, int vnics)
4717 struct hwrm_func_vf_cfg_input req = {0};
4720 if (!BNXT_NEW_RM(bp)) {
4721 bp->hw_resc.resv_tx_rings = tx_rings;
4725 __bnxt_hwrm_reserve_vf_rings(bp, &req, tx_rings, rx_rings, ring_grps,
4727 req.enables |= cpu_to_le32(FUNC_VF_CFG_REQ_ENABLES_NUM_RSSCOS_CTXS |
4728 FUNC_VF_CFG_REQ_ENABLES_NUM_L2_CTXS);
4729 req.num_rsscos_ctxs = cpu_to_le16(BNXT_VF_MAX_RSS_CTX);
4730 req.num_l2_ctxs = cpu_to_le16(BNXT_VF_MAX_L2_CTX);
4731 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4735 rc = bnxt_hwrm_get_rings(bp);
4739 static int bnxt_hwrm_reserve_rings(struct bnxt *bp, int tx, int rx, int grp,
4743 return bnxt_hwrm_reserve_pf_rings(bp, tx, rx, grp, cp, vnic);
4745 return bnxt_hwrm_reserve_vf_rings(bp, tx, rx, grp, cp, vnic);
4748 static int bnxt_cp_rings_in_use(struct bnxt *bp)
4750 int cp = bp->cp_nr_rings;
4751 int ulp_msix, ulp_base;
4753 ulp_msix = bnxt_get_ulp_msix_num(bp);
4755 ulp_base = bnxt_get_ulp_msix_base(bp);
4757 if ((ulp_base + ulp_msix) > cp)
4758 cp = ulp_base + ulp_msix;
4763 static bool bnxt_need_reserve_rings(struct bnxt *bp)
4765 struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
4766 int cp = bnxt_cp_rings_in_use(bp);
4767 int rx = bp->rx_nr_rings;
4768 int vnic = 1, grp = rx;
4770 if (bp->hwrm_spec_code < 0x10601)
4773 if (hw_resc->resv_tx_rings != bp->tx_nr_rings)
4776 if (bp->flags & BNXT_FLAG_RFS)
4778 if (bp->flags & BNXT_FLAG_AGG_RINGS)
4780 if (BNXT_NEW_RM(bp) &&
4781 (hw_resc->resv_rx_rings != rx || hw_resc->resv_cp_rings != cp ||
4782 hw_resc->resv_hw_ring_grps != grp || hw_resc->resv_vnics != vnic))
4787 static int bnxt_trim_rings(struct bnxt *bp, int *rx, int *tx, int max,
4790 static int __bnxt_reserve_rings(struct bnxt *bp)
4792 struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
4793 int cp = bnxt_cp_rings_in_use(bp);
4794 int tx = bp->tx_nr_rings;
4795 int rx = bp->rx_nr_rings;
4796 int grp, rx_rings, rc;
4800 if (!bnxt_need_reserve_rings(bp))
4803 if (bp->flags & BNXT_FLAG_SHARED_RINGS)
4805 if (bp->flags & BNXT_FLAG_RFS)
4807 if (bp->flags & BNXT_FLAG_AGG_RINGS)
4809 grp = bp->rx_nr_rings;
4811 rc = bnxt_hwrm_reserve_rings(bp, tx, rx, grp, cp, vnic);
4815 tx = hw_resc->resv_tx_rings;
4816 if (BNXT_NEW_RM(bp)) {
4817 rx = hw_resc->resv_rx_rings;
4818 cp = hw_resc->resv_cp_rings;
4819 grp = hw_resc->resv_hw_ring_grps;
4820 vnic = hw_resc->resv_vnics;
4824 if (bp->flags & BNXT_FLAG_AGG_RINGS) {
4828 if (netif_running(bp->dev))
4831 bp->flags &= ~BNXT_FLAG_AGG_RINGS;
4832 bp->flags |= BNXT_FLAG_NO_AGG_RINGS;
4833 bp->dev->hw_features &= ~NETIF_F_LRO;
4834 bp->dev->features &= ~NETIF_F_LRO;
4835 bnxt_set_ring_params(bp);
4838 rx_rings = min_t(int, rx_rings, grp);
4839 rc = bnxt_trim_rings(bp, &rx_rings, &tx, cp, sh);
4840 if (bp->flags & BNXT_FLAG_AGG_RINGS)
4842 cp = sh ? max_t(int, tx, rx_rings) : tx + rx_rings;
4843 bp->tx_nr_rings = tx;
4844 bp->rx_nr_rings = rx_rings;
4845 bp->cp_nr_rings = cp;
4847 if (!tx || !rx || !cp || !grp || !vnic)
4853 static int bnxt_hwrm_check_vf_rings(struct bnxt *bp, int tx_rings, int rx_rings,
4854 int ring_grps, int cp_rings, int vnics)
4856 struct hwrm_func_vf_cfg_input req = {0};
4860 if (!BNXT_NEW_RM(bp))
4863 __bnxt_hwrm_reserve_vf_rings(bp, &req, tx_rings, rx_rings, ring_grps,
4865 flags = FUNC_VF_CFG_REQ_FLAGS_TX_ASSETS_TEST |
4866 FUNC_VF_CFG_REQ_FLAGS_RX_ASSETS_TEST |
4867 FUNC_VF_CFG_REQ_FLAGS_CMPL_ASSETS_TEST |
4868 FUNC_VF_CFG_REQ_FLAGS_RING_GRP_ASSETS_TEST |
4869 FUNC_VF_CFG_REQ_FLAGS_STAT_CTX_ASSETS_TEST |
4870 FUNC_VF_CFG_REQ_FLAGS_VNIC_ASSETS_TEST;
4872 req.flags = cpu_to_le32(flags);
4873 rc = hwrm_send_message_silent(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4879 static int bnxt_hwrm_check_pf_rings(struct bnxt *bp, int tx_rings, int rx_rings,
4880 int ring_grps, int cp_rings, int vnics)
4882 struct hwrm_func_cfg_input req = {0};
4886 __bnxt_hwrm_reserve_pf_rings(bp, &req, tx_rings, rx_rings, ring_grps,
4888 flags = FUNC_CFG_REQ_FLAGS_TX_ASSETS_TEST;
4889 if (BNXT_NEW_RM(bp))
4890 flags |= FUNC_CFG_REQ_FLAGS_RX_ASSETS_TEST |
4891 FUNC_CFG_REQ_FLAGS_CMPL_ASSETS_TEST |
4892 FUNC_CFG_REQ_FLAGS_RING_GRP_ASSETS_TEST |
4893 FUNC_CFG_REQ_FLAGS_STAT_CTX_ASSETS_TEST |
4894 FUNC_CFG_REQ_FLAGS_VNIC_ASSETS_TEST;
4896 req.flags = cpu_to_le32(flags);
4897 rc = hwrm_send_message_silent(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
4903 static int bnxt_hwrm_check_rings(struct bnxt *bp, int tx_rings, int rx_rings,
4904 int ring_grps, int cp_rings, int vnics)
4906 if (bp->hwrm_spec_code < 0x10801)
4910 return bnxt_hwrm_check_pf_rings(bp, tx_rings, rx_rings,
4911 ring_grps, cp_rings, vnics);
4913 return bnxt_hwrm_check_vf_rings(bp, tx_rings, rx_rings, ring_grps,
4917 static void bnxt_hwrm_set_coal_params(struct bnxt_coal *hw_coal,
4918 struct hwrm_ring_cmpl_ring_cfg_aggint_params_input *req)
4920 u16 val, tmr, max, flags;
4922 max = hw_coal->bufs_per_record * 128;
4923 if (hw_coal->budget)
4924 max = hw_coal->bufs_per_record * hw_coal->budget;
4926 val = clamp_t(u16, hw_coal->coal_bufs, 1, max);
4927 req->num_cmpl_aggr_int = cpu_to_le16(val);
4929 /* This is a 6-bit value and must not be 0, or we'll get non stop IRQ */
4930 val = min_t(u16, val, 63);
4931 req->num_cmpl_dma_aggr = cpu_to_le16(val);
4933 /* This is a 6-bit value and must not be 0, or we'll get non stop IRQ */
4934 val = clamp_t(u16, hw_coal->coal_bufs_irq, 1, 63);
4935 req->num_cmpl_dma_aggr_during_int = cpu_to_le16(val);
4937 tmr = BNXT_USEC_TO_COAL_TIMER(hw_coal->coal_ticks);
4938 tmr = max_t(u16, tmr, 1);
4939 req->int_lat_tmr_max = cpu_to_le16(tmr);
4941 /* min timer set to 1/2 of interrupt timer */
4943 req->int_lat_tmr_min = cpu_to_le16(val);
4945 /* buf timer set to 1/4 of interrupt timer */
4946 val = max_t(u16, tmr / 4, 1);
4947 req->cmpl_aggr_dma_tmr = cpu_to_le16(val);
4949 tmr = BNXT_USEC_TO_COAL_TIMER(hw_coal->coal_ticks_irq);
4950 tmr = max_t(u16, tmr, 1);
4951 req->cmpl_aggr_dma_tmr_during_int = cpu_to_le16(tmr);
4953 flags = RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_TIMER_RESET;
4954 if (hw_coal->idle_thresh && hw_coal->coal_ticks < hw_coal->idle_thresh)
4955 flags |= RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_RING_IDLE;
4956 req->flags = cpu_to_le16(flags);
4959 int bnxt_hwrm_set_ring_coal(struct bnxt *bp, struct bnxt_napi *bnapi)
4961 struct hwrm_ring_cmpl_ring_cfg_aggint_params_input req_rx = {0};
4962 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
4963 struct bnxt_coal coal;
4964 unsigned int grp_idx;
4966 /* Tick values in micro seconds.
4967 * 1 coal_buf x bufs_per_record = 1 completion record.
4969 memcpy(&coal, &bp->rx_coal, sizeof(struct bnxt_coal));
4971 coal.coal_ticks = cpr->rx_ring_coal.coal_ticks;
4972 coal.coal_bufs = cpr->rx_ring_coal.coal_bufs;
4974 if (!bnapi->rx_ring)
4977 bnxt_hwrm_cmd_hdr_init(bp, &req_rx,
4978 HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS, -1, -1);
4980 bnxt_hwrm_set_coal_params(&coal, &req_rx);
4982 grp_idx = bnapi->index;
4983 req_rx.ring_id = cpu_to_le16(bp->grp_info[grp_idx].cp_fw_ring_id);
4985 return hwrm_send_message(bp, &req_rx, sizeof(req_rx),
4989 int bnxt_hwrm_set_coal(struct bnxt *bp)
4992 struct hwrm_ring_cmpl_ring_cfg_aggint_params_input req_rx = {0},
4995 bnxt_hwrm_cmd_hdr_init(bp, &req_rx,
4996 HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS, -1, -1);
4997 bnxt_hwrm_cmd_hdr_init(bp, &req_tx,
4998 HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS, -1, -1);
5000 bnxt_hwrm_set_coal_params(&bp->rx_coal, &req_rx);
5001 bnxt_hwrm_set_coal_params(&bp->tx_coal, &req_tx);
5003 mutex_lock(&bp->hwrm_cmd_lock);
5004 for (i = 0; i < bp->cp_nr_rings; i++) {
5005 struct bnxt_napi *bnapi = bp->bnapi[i];
5008 if (!bnapi->rx_ring)
5010 req->ring_id = cpu_to_le16(bp->grp_info[i].cp_fw_ring_id);
5012 rc = _hwrm_send_message(bp, req, sizeof(*req),
5017 mutex_unlock(&bp->hwrm_cmd_lock);
5021 static int bnxt_hwrm_stat_ctx_free(struct bnxt *bp)
5024 struct hwrm_stat_ctx_free_input req = {0};
5029 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
5032 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_STAT_CTX_FREE, -1, -1);
5034 mutex_lock(&bp->hwrm_cmd_lock);
5035 for (i = 0; i < bp->cp_nr_rings; i++) {
5036 struct bnxt_napi *bnapi = bp->bnapi[i];
5037 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
5039 if (cpr->hw_stats_ctx_id != INVALID_STATS_CTX_ID) {
5040 req.stat_ctx_id = cpu_to_le32(cpr->hw_stats_ctx_id);
5042 rc = _hwrm_send_message(bp, &req, sizeof(req),
5047 cpr->hw_stats_ctx_id = INVALID_STATS_CTX_ID;
5050 mutex_unlock(&bp->hwrm_cmd_lock);
5054 static int bnxt_hwrm_stat_ctx_alloc(struct bnxt *bp)
5057 struct hwrm_stat_ctx_alloc_input req = {0};
5058 struct hwrm_stat_ctx_alloc_output *resp = bp->hwrm_cmd_resp_addr;
5060 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
5063 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_STAT_CTX_ALLOC, -1, -1);
5065 req.update_period_ms = cpu_to_le32(bp->stats_coal_ticks / 1000);
5067 mutex_lock(&bp->hwrm_cmd_lock);
5068 for (i = 0; i < bp->cp_nr_rings; i++) {
5069 struct bnxt_napi *bnapi = bp->bnapi[i];
5070 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
5072 req.stats_dma_addr = cpu_to_le64(cpr->hw_stats_map);
5074 rc = _hwrm_send_message(bp, &req, sizeof(req),
5079 cpr->hw_stats_ctx_id = le32_to_cpu(resp->stat_ctx_id);
5081 bp->grp_info[i].fw_stats_ctx = cpr->hw_stats_ctx_id;
5083 mutex_unlock(&bp->hwrm_cmd_lock);
5087 static int bnxt_hwrm_func_qcfg(struct bnxt *bp)
5089 struct hwrm_func_qcfg_input req = {0};
5090 struct hwrm_func_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
5094 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_QCFG, -1, -1);
5095 req.fid = cpu_to_le16(0xffff);
5096 mutex_lock(&bp->hwrm_cmd_lock);
5097 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5099 goto func_qcfg_exit;
5101 #ifdef CONFIG_BNXT_SRIOV
5103 struct bnxt_vf_info *vf = &bp->vf;
5105 vf->vlan = le16_to_cpu(resp->vlan) & VLAN_VID_MASK;
5108 flags = le16_to_cpu(resp->flags);
5109 if (flags & (FUNC_QCFG_RESP_FLAGS_FW_DCBX_AGENT_ENABLED |
5110 FUNC_QCFG_RESP_FLAGS_FW_LLDP_AGENT_ENABLED)) {
5111 bp->fw_cap |= BNXT_FW_CAP_LLDP_AGENT;
5112 if (flags & FUNC_QCFG_RESP_FLAGS_FW_DCBX_AGENT_ENABLED)
5113 bp->fw_cap |= BNXT_FW_CAP_DCBX_AGENT;
5115 if (BNXT_PF(bp) && (flags & FUNC_QCFG_RESP_FLAGS_MULTI_HOST))
5116 bp->flags |= BNXT_FLAG_MULTI_HOST;
5118 switch (resp->port_partition_type) {
5119 case FUNC_QCFG_RESP_PORT_PARTITION_TYPE_NPAR1_0:
5120 case FUNC_QCFG_RESP_PORT_PARTITION_TYPE_NPAR1_5:
5121 case FUNC_QCFG_RESP_PORT_PARTITION_TYPE_NPAR2_0:
5122 bp->port_partition_type = resp->port_partition_type;
5125 if (bp->hwrm_spec_code < 0x10707 ||
5126 resp->evb_mode == FUNC_QCFG_RESP_EVB_MODE_VEB)
5127 bp->br_mode = BRIDGE_MODE_VEB;
5128 else if (resp->evb_mode == FUNC_QCFG_RESP_EVB_MODE_VEPA)
5129 bp->br_mode = BRIDGE_MODE_VEPA;
5131 bp->br_mode = BRIDGE_MODE_UNDEF;
5133 bp->max_mtu = le16_to_cpu(resp->max_mtu_configured);
5135 bp->max_mtu = BNXT_MAX_MTU;
5138 mutex_unlock(&bp->hwrm_cmd_lock);
5142 int bnxt_hwrm_func_resc_qcaps(struct bnxt *bp, bool all)
5144 struct hwrm_func_resource_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
5145 struct hwrm_func_resource_qcaps_input req = {0};
5146 struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
5149 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_RESOURCE_QCAPS, -1, -1);
5150 req.fid = cpu_to_le16(0xffff);
5152 mutex_lock(&bp->hwrm_cmd_lock);
5153 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5156 goto hwrm_func_resc_qcaps_exit;
5159 hw_resc->max_tx_sch_inputs = le16_to_cpu(resp->max_tx_scheduler_inputs);
5161 goto hwrm_func_resc_qcaps_exit;
5163 hw_resc->min_rsscos_ctxs = le16_to_cpu(resp->min_rsscos_ctx);
5164 hw_resc->max_rsscos_ctxs = le16_to_cpu(resp->max_rsscos_ctx);
5165 hw_resc->min_cp_rings = le16_to_cpu(resp->min_cmpl_rings);
5166 hw_resc->max_cp_rings = le16_to_cpu(resp->max_cmpl_rings);
5167 hw_resc->min_tx_rings = le16_to_cpu(resp->min_tx_rings);
5168 hw_resc->max_tx_rings = le16_to_cpu(resp->max_tx_rings);
5169 hw_resc->min_rx_rings = le16_to_cpu(resp->min_rx_rings);
5170 hw_resc->max_rx_rings = le16_to_cpu(resp->max_rx_rings);
5171 hw_resc->min_hw_ring_grps = le16_to_cpu(resp->min_hw_ring_grps);
5172 hw_resc->max_hw_ring_grps = le16_to_cpu(resp->max_hw_ring_grps);
5173 hw_resc->min_l2_ctxs = le16_to_cpu(resp->min_l2_ctxs);
5174 hw_resc->max_l2_ctxs = le16_to_cpu(resp->max_l2_ctxs);
5175 hw_resc->min_vnics = le16_to_cpu(resp->min_vnics);
5176 hw_resc->max_vnics = le16_to_cpu(resp->max_vnics);
5177 hw_resc->min_stat_ctxs = le16_to_cpu(resp->min_stat_ctx);
5178 hw_resc->max_stat_ctxs = le16_to_cpu(resp->max_stat_ctx);
5181 struct bnxt_pf_info *pf = &bp->pf;
5183 pf->vf_resv_strategy =
5184 le16_to_cpu(resp->vf_reservation_strategy);
5185 if (pf->vf_resv_strategy > BNXT_VF_RESV_STRATEGY_MINIMAL_STATIC)
5186 pf->vf_resv_strategy = BNXT_VF_RESV_STRATEGY_MAXIMAL;
5188 hwrm_func_resc_qcaps_exit:
5189 mutex_unlock(&bp->hwrm_cmd_lock);
5193 static int __bnxt_hwrm_func_qcaps(struct bnxt *bp)
5196 struct hwrm_func_qcaps_input req = {0};
5197 struct hwrm_func_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
5198 struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
5201 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_QCAPS, -1, -1);
5202 req.fid = cpu_to_le16(0xffff);
5204 mutex_lock(&bp->hwrm_cmd_lock);
5205 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5207 goto hwrm_func_qcaps_exit;
5209 flags = le32_to_cpu(resp->flags);
5210 if (flags & FUNC_QCAPS_RESP_FLAGS_ROCE_V1_SUPPORTED)
5211 bp->flags |= BNXT_FLAG_ROCEV1_CAP;
5212 if (flags & FUNC_QCAPS_RESP_FLAGS_ROCE_V2_SUPPORTED)
5213 bp->flags |= BNXT_FLAG_ROCEV2_CAP;
5215 bp->tx_push_thresh = 0;
5216 if (flags & FUNC_QCAPS_RESP_FLAGS_PUSH_MODE_SUPPORTED)
5217 bp->tx_push_thresh = BNXT_TX_PUSH_THRESH;
5219 hw_resc->max_rsscos_ctxs = le16_to_cpu(resp->max_rsscos_ctx);
5220 hw_resc->max_cp_rings = le16_to_cpu(resp->max_cmpl_rings);
5221 hw_resc->max_tx_rings = le16_to_cpu(resp->max_tx_rings);
5222 hw_resc->max_rx_rings = le16_to_cpu(resp->max_rx_rings);
5223 hw_resc->max_hw_ring_grps = le32_to_cpu(resp->max_hw_ring_grps);
5224 if (!hw_resc->max_hw_ring_grps)
5225 hw_resc->max_hw_ring_grps = hw_resc->max_tx_rings;
5226 hw_resc->max_l2_ctxs = le16_to_cpu(resp->max_l2_ctxs);
5227 hw_resc->max_vnics = le16_to_cpu(resp->max_vnics);
5228 hw_resc->max_stat_ctxs = le16_to_cpu(resp->max_stat_ctx);
5231 struct bnxt_pf_info *pf = &bp->pf;
5233 pf->fw_fid = le16_to_cpu(resp->fid);
5234 pf->port_id = le16_to_cpu(resp->port_id);
5235 bp->dev->dev_port = pf->port_id;
5236 memcpy(pf->mac_addr, resp->mac_address, ETH_ALEN);
5237 pf->first_vf_id = le16_to_cpu(resp->first_vf_id);
5238 pf->max_vfs = le16_to_cpu(resp->max_vfs);
5239 pf->max_encap_records = le32_to_cpu(resp->max_encap_records);
5240 pf->max_decap_records = le32_to_cpu(resp->max_decap_records);
5241 pf->max_tx_em_flows = le32_to_cpu(resp->max_tx_em_flows);
5242 pf->max_tx_wm_flows = le32_to_cpu(resp->max_tx_wm_flows);
5243 pf->max_rx_em_flows = le32_to_cpu(resp->max_rx_em_flows);
5244 pf->max_rx_wm_flows = le32_to_cpu(resp->max_rx_wm_flows);
5245 if (flags & FUNC_QCAPS_RESP_FLAGS_WOL_MAGICPKT_SUPPORTED)
5246 bp->flags |= BNXT_FLAG_WOL_CAP;
5248 #ifdef CONFIG_BNXT_SRIOV
5249 struct bnxt_vf_info *vf = &bp->vf;
5251 vf->fw_fid = le16_to_cpu(resp->fid);
5252 memcpy(vf->mac_addr, resp->mac_address, ETH_ALEN);
5256 hwrm_func_qcaps_exit:
5257 mutex_unlock(&bp->hwrm_cmd_lock);
5261 static int bnxt_hwrm_func_qcaps(struct bnxt *bp)
5265 rc = __bnxt_hwrm_func_qcaps(bp);
5268 if (bp->hwrm_spec_code >= 0x10803) {
5269 rc = bnxt_hwrm_func_resc_qcaps(bp, true);
5271 bp->fw_cap |= BNXT_FW_CAP_NEW_RM;
5276 static int bnxt_hwrm_func_reset(struct bnxt *bp)
5278 struct hwrm_func_reset_input req = {0};
5280 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_RESET, -1, -1);
5283 return hwrm_send_message(bp, &req, sizeof(req), HWRM_RESET_TIMEOUT);
5286 static int bnxt_hwrm_queue_qportcfg(struct bnxt *bp)
5289 struct hwrm_queue_qportcfg_input req = {0};
5290 struct hwrm_queue_qportcfg_output *resp = bp->hwrm_cmd_resp_addr;
5294 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_QUEUE_QPORTCFG, -1, -1);
5296 mutex_lock(&bp->hwrm_cmd_lock);
5297 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5301 if (!resp->max_configurable_queues) {
5305 bp->max_tc = resp->max_configurable_queues;
5306 bp->max_lltc = resp->max_configurable_lossless_queues;
5307 if (bp->max_tc > BNXT_MAX_QUEUE)
5308 bp->max_tc = BNXT_MAX_QUEUE;
5310 no_rdma = !(bp->flags & BNXT_FLAG_ROCE_CAP);
5311 qptr = &resp->queue_id0;
5312 for (i = 0, j = 0; i < bp->max_tc; i++) {
5313 bp->q_info[j].queue_id = *qptr++;
5314 bp->q_info[j].queue_profile = *qptr++;
5315 bp->tc_to_qidx[j] = j;
5316 if (!BNXT_CNPQ(bp->q_info[j].queue_profile) ||
5317 (no_rdma && BNXT_PF(bp)))
5320 bp->max_tc = max_t(u8, j, 1);
5322 if (resp->queue_cfg_info & QUEUE_QPORTCFG_RESP_QUEUE_CFG_INFO_ASYM_CFG)
5325 if (bp->max_lltc > bp->max_tc)
5326 bp->max_lltc = bp->max_tc;
5329 mutex_unlock(&bp->hwrm_cmd_lock);
5333 static int bnxt_hwrm_ver_get(struct bnxt *bp)
5336 struct hwrm_ver_get_input req = {0};
5337 struct hwrm_ver_get_output *resp = bp->hwrm_cmd_resp_addr;
5340 bp->hwrm_max_req_len = HWRM_MAX_REQ_LEN;
5341 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_VER_GET, -1, -1);
5342 req.hwrm_intf_maj = HWRM_VERSION_MAJOR;
5343 req.hwrm_intf_min = HWRM_VERSION_MINOR;
5344 req.hwrm_intf_upd = HWRM_VERSION_UPDATE;
5345 mutex_lock(&bp->hwrm_cmd_lock);
5346 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5348 goto hwrm_ver_get_exit;
5350 memcpy(&bp->ver_resp, resp, sizeof(struct hwrm_ver_get_output));
5352 bp->hwrm_spec_code = resp->hwrm_intf_maj_8b << 16 |
5353 resp->hwrm_intf_min_8b << 8 |
5354 resp->hwrm_intf_upd_8b;
5355 if (resp->hwrm_intf_maj_8b < 1) {
5356 netdev_warn(bp->dev, "HWRM interface %d.%d.%d is older than 1.0.0.\n",
5357 resp->hwrm_intf_maj_8b, resp->hwrm_intf_min_8b,
5358 resp->hwrm_intf_upd_8b);
5359 netdev_warn(bp->dev, "Please update firmware with HWRM interface 1.0.0 or newer.\n");
5361 snprintf(bp->fw_ver_str, BC_HWRM_STR_LEN, "%d.%d.%d.%d",
5362 resp->hwrm_fw_maj_8b, resp->hwrm_fw_min_8b,
5363 resp->hwrm_fw_bld_8b, resp->hwrm_fw_rsvd_8b);
5365 bp->hwrm_cmd_timeout = le16_to_cpu(resp->def_req_timeout);
5366 if (!bp->hwrm_cmd_timeout)
5367 bp->hwrm_cmd_timeout = DFLT_HWRM_CMD_TIMEOUT;
5369 if (resp->hwrm_intf_maj_8b >= 1)
5370 bp->hwrm_max_req_len = le16_to_cpu(resp->max_req_win_len);
5372 bp->chip_num = le16_to_cpu(resp->chip_num);
5373 if (bp->chip_num == CHIP_NUM_58700 && !resp->chip_rev &&
5375 bp->flags |= BNXT_FLAG_CHIP_NITRO_A0;
5377 dev_caps_cfg = le32_to_cpu(resp->dev_caps_cfg);
5378 if ((dev_caps_cfg & VER_GET_RESP_DEV_CAPS_CFG_SHORT_CMD_SUPPORTED) &&
5379 (dev_caps_cfg & VER_GET_RESP_DEV_CAPS_CFG_SHORT_CMD_REQUIRED))
5380 bp->fw_cap |= BNXT_FW_CAP_SHORT_CMD;
5383 mutex_unlock(&bp->hwrm_cmd_lock);
5387 int bnxt_hwrm_fw_set_time(struct bnxt *bp)
5389 struct hwrm_fw_set_time_input req = {0};
5391 time64_t now = ktime_get_real_seconds();
5393 if ((BNXT_VF(bp) && bp->hwrm_spec_code < 0x10901) ||
5394 bp->hwrm_spec_code < 0x10400)
5397 time64_to_tm(now, 0, &tm);
5398 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FW_SET_TIME, -1, -1);
5399 req.year = cpu_to_le16(1900 + tm.tm_year);
5400 req.month = 1 + tm.tm_mon;
5401 req.day = tm.tm_mday;
5402 req.hour = tm.tm_hour;
5403 req.minute = tm.tm_min;
5404 req.second = tm.tm_sec;
5405 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5408 static int bnxt_hwrm_port_qstats(struct bnxt *bp)
5411 struct bnxt_pf_info *pf = &bp->pf;
5412 struct hwrm_port_qstats_input req = {0};
5414 if (!(bp->flags & BNXT_FLAG_PORT_STATS))
5417 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_QSTATS, -1, -1);
5418 req.port_id = cpu_to_le16(pf->port_id);
5419 req.tx_stat_host_addr = cpu_to_le64(bp->hw_tx_port_stats_map);
5420 req.rx_stat_host_addr = cpu_to_le64(bp->hw_rx_port_stats_map);
5421 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5425 static int bnxt_hwrm_port_qstats_ext(struct bnxt *bp)
5427 struct hwrm_port_qstats_ext_input req = {0};
5428 struct bnxt_pf_info *pf = &bp->pf;
5430 if (!(bp->flags & BNXT_FLAG_PORT_STATS_EXT))
5433 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_QSTATS_EXT, -1, -1);
5434 req.port_id = cpu_to_le16(pf->port_id);
5435 req.rx_stat_size = cpu_to_le16(sizeof(struct rx_port_stats_ext));
5436 req.rx_stat_host_addr = cpu_to_le64(bp->hw_rx_port_stats_ext_map);
5437 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5440 static void bnxt_hwrm_free_tunnel_ports(struct bnxt *bp)
5442 if (bp->vxlan_port_cnt) {
5443 bnxt_hwrm_tunnel_dst_port_free(
5444 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN);
5446 bp->vxlan_port_cnt = 0;
5447 if (bp->nge_port_cnt) {
5448 bnxt_hwrm_tunnel_dst_port_free(
5449 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE);
5451 bp->nge_port_cnt = 0;
5454 static int bnxt_set_tpa(struct bnxt *bp, bool set_tpa)
5460 tpa_flags = bp->flags & BNXT_FLAG_TPA;
5461 for (i = 0; i < bp->nr_vnics; i++) {
5462 rc = bnxt_hwrm_vnic_set_tpa(bp, i, tpa_flags);
5464 netdev_err(bp->dev, "hwrm vnic set tpa failure rc for vnic %d: %x\n",
5472 static void bnxt_hwrm_clear_vnic_rss(struct bnxt *bp)
5476 for (i = 0; i < bp->nr_vnics; i++)
5477 bnxt_hwrm_vnic_set_rss(bp, i, false);
5480 static void bnxt_hwrm_resource_free(struct bnxt *bp, bool close_path,
5483 if (bp->vnic_info) {
5484 bnxt_hwrm_clear_vnic_filter(bp);
5485 /* clear all RSS setting before free vnic ctx */
5486 bnxt_hwrm_clear_vnic_rss(bp);
5487 bnxt_hwrm_vnic_ctx_free(bp);
5488 /* before free the vnic, undo the vnic tpa settings */
5489 if (bp->flags & BNXT_FLAG_TPA)
5490 bnxt_set_tpa(bp, false);
5491 bnxt_hwrm_vnic_free(bp);
5493 bnxt_hwrm_ring_free(bp, close_path);
5494 bnxt_hwrm_ring_grp_free(bp);
5496 bnxt_hwrm_stat_ctx_free(bp);
5497 bnxt_hwrm_free_tunnel_ports(bp);
5501 static int bnxt_hwrm_set_br_mode(struct bnxt *bp, u16 br_mode)
5503 struct hwrm_func_cfg_input req = {0};
5506 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_CFG, -1, -1);
5507 req.fid = cpu_to_le16(0xffff);
5508 req.enables = cpu_to_le32(FUNC_CFG_REQ_ENABLES_EVB_MODE);
5509 if (br_mode == BRIDGE_MODE_VEB)
5510 req.evb_mode = FUNC_CFG_REQ_EVB_MODE_VEB;
5511 else if (br_mode == BRIDGE_MODE_VEPA)
5512 req.evb_mode = FUNC_CFG_REQ_EVB_MODE_VEPA;
5515 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5521 static int bnxt_hwrm_set_cache_line_size(struct bnxt *bp, int size)
5523 struct hwrm_func_cfg_input req = {0};
5526 if (BNXT_VF(bp) || bp->hwrm_spec_code < 0x10803)
5529 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_CFG, -1, -1);
5530 req.fid = cpu_to_le16(0xffff);
5531 req.enables = cpu_to_le32(FUNC_CFG_REQ_ENABLES_CACHE_LINESIZE);
5532 req.options = FUNC_CFG_REQ_OPTIONS_CACHE_LINESIZE_SIZE_64;
5534 req.options = FUNC_CFG_REQ_OPTIONS_CACHE_LINESIZE_SIZE_128;
5536 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
5542 static int bnxt_setup_vnic(struct bnxt *bp, u16 vnic_id)
5544 struct bnxt_vnic_info *vnic = &bp->vnic_info[vnic_id];
5547 if (vnic->flags & BNXT_VNIC_RFS_NEW_RSS_FLAG)
5550 /* allocate context for vnic */
5551 rc = bnxt_hwrm_vnic_ctx_alloc(bp, vnic_id, 0);
5553 netdev_err(bp->dev, "hwrm vnic %d alloc failure rc: %x\n",
5555 goto vnic_setup_err;
5557 bp->rsscos_nr_ctxs++;
5559 if (BNXT_CHIP_TYPE_NITRO_A0(bp)) {
5560 rc = bnxt_hwrm_vnic_ctx_alloc(bp, vnic_id, 1);
5562 netdev_err(bp->dev, "hwrm vnic %d cos ctx alloc failure rc: %x\n",
5564 goto vnic_setup_err;
5566 bp->rsscos_nr_ctxs++;
5570 /* configure default vnic, ring grp */
5571 rc = bnxt_hwrm_vnic_cfg(bp, vnic_id);
5573 netdev_err(bp->dev, "hwrm vnic %d cfg failure rc: %x\n",
5575 goto vnic_setup_err;
5578 /* Enable RSS hashing on vnic */
5579 rc = bnxt_hwrm_vnic_set_rss(bp, vnic_id, true);
5581 netdev_err(bp->dev, "hwrm vnic %d set rss failure rc: %x\n",
5583 goto vnic_setup_err;
5586 if (bp->flags & BNXT_FLAG_AGG_RINGS) {
5587 rc = bnxt_hwrm_vnic_set_hds(bp, vnic_id);
5589 netdev_err(bp->dev, "hwrm vnic %d set hds failure rc: %x\n",
5598 static int bnxt_alloc_rfs_vnics(struct bnxt *bp)
5600 #ifdef CONFIG_RFS_ACCEL
5603 for (i = 0; i < bp->rx_nr_rings; i++) {
5604 struct bnxt_vnic_info *vnic;
5605 u16 vnic_id = i + 1;
5608 if (vnic_id >= bp->nr_vnics)
5611 vnic = &bp->vnic_info[vnic_id];
5612 vnic->flags |= BNXT_VNIC_RFS_FLAG;
5613 if (bp->flags & BNXT_FLAG_NEW_RSS_CAP)
5614 vnic->flags |= BNXT_VNIC_RFS_NEW_RSS_FLAG;
5615 rc = bnxt_hwrm_vnic_alloc(bp, vnic_id, ring_id, 1);
5617 netdev_err(bp->dev, "hwrm vnic %d alloc failure rc: %x\n",
5621 rc = bnxt_setup_vnic(bp, vnic_id);
5631 /* Allow PF and VF with default VLAN to be in promiscuous mode */
5632 static bool bnxt_promisc_ok(struct bnxt *bp)
5634 #ifdef CONFIG_BNXT_SRIOV
5635 if (BNXT_VF(bp) && !bp->vf.vlan)
5641 static int bnxt_setup_nitroa0_vnic(struct bnxt *bp)
5643 unsigned int rc = 0;
5645 rc = bnxt_hwrm_vnic_alloc(bp, 1, bp->rx_nr_rings - 1, 1);
5647 netdev_err(bp->dev, "Cannot allocate special vnic for NS2 A0: %x\n",
5652 rc = bnxt_hwrm_vnic_cfg(bp, 1);
5654 netdev_err(bp->dev, "Cannot allocate special vnic for NS2 A0: %x\n",
5661 static int bnxt_cfg_rx_mode(struct bnxt *);
5662 static bool bnxt_mc_list_updated(struct bnxt *, u32 *);
5664 static int bnxt_init_chip(struct bnxt *bp, bool irq_re_init)
5666 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
5668 unsigned int rx_nr_rings = bp->rx_nr_rings;
5671 rc = bnxt_hwrm_stat_ctx_alloc(bp);
5673 netdev_err(bp->dev, "hwrm stat ctx alloc failure rc: %x\n",
5679 rc = bnxt_hwrm_ring_alloc(bp);
5681 netdev_err(bp->dev, "hwrm ring alloc failure rc: %x\n", rc);
5685 rc = bnxt_hwrm_ring_grp_alloc(bp);
5687 netdev_err(bp->dev, "hwrm_ring_grp alloc failure: %x\n", rc);
5691 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
5694 /* default vnic 0 */
5695 rc = bnxt_hwrm_vnic_alloc(bp, 0, 0, rx_nr_rings);
5697 netdev_err(bp->dev, "hwrm vnic alloc failure rc: %x\n", rc);
5701 rc = bnxt_setup_vnic(bp, 0);
5705 if (bp->flags & BNXT_FLAG_RFS) {
5706 rc = bnxt_alloc_rfs_vnics(bp);
5711 if (bp->flags & BNXT_FLAG_TPA) {
5712 rc = bnxt_set_tpa(bp, true);
5718 bnxt_update_vf_mac(bp);
5720 /* Filter for default vnic 0 */
5721 rc = bnxt_hwrm_set_vnic_filter(bp, 0, 0, bp->dev->dev_addr);
5723 netdev_err(bp->dev, "HWRM vnic filter failure rc: %x\n", rc);
5726 vnic->uc_filter_count = 1;
5729 if (bp->dev->flags & IFF_BROADCAST)
5730 vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_BCAST;
5732 if ((bp->dev->flags & IFF_PROMISC) && bnxt_promisc_ok(bp))
5733 vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
5735 if (bp->dev->flags & IFF_ALLMULTI) {
5736 vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
5737 vnic->mc_list_count = 0;
5741 bnxt_mc_list_updated(bp, &mask);
5742 vnic->rx_mask |= mask;
5745 rc = bnxt_cfg_rx_mode(bp);
5749 rc = bnxt_hwrm_set_coal(bp);
5751 netdev_warn(bp->dev, "HWRM set coalescing failure rc: %x\n",
5754 if (BNXT_CHIP_TYPE_NITRO_A0(bp)) {
5755 rc = bnxt_setup_nitroa0_vnic(bp);
5757 netdev_err(bp->dev, "Special vnic setup failure for NS2 A0 rc: %x\n",
5762 bnxt_hwrm_func_qcfg(bp);
5763 netdev_update_features(bp->dev);
5769 bnxt_hwrm_resource_free(bp, 0, true);
5774 static int bnxt_shutdown_nic(struct bnxt *bp, bool irq_re_init)
5776 bnxt_hwrm_resource_free(bp, 1, irq_re_init);
5780 static int bnxt_init_nic(struct bnxt *bp, bool irq_re_init)
5782 bnxt_init_cp_rings(bp);
5783 bnxt_init_rx_rings(bp);
5784 bnxt_init_tx_rings(bp);
5785 bnxt_init_ring_grps(bp, irq_re_init);
5786 bnxt_init_vnics(bp);
5788 return bnxt_init_chip(bp, irq_re_init);
5791 static int bnxt_set_real_num_queues(struct bnxt *bp)
5794 struct net_device *dev = bp->dev;
5796 rc = netif_set_real_num_tx_queues(dev, bp->tx_nr_rings -
5797 bp->tx_nr_rings_xdp);
5801 rc = netif_set_real_num_rx_queues(dev, bp->rx_nr_rings);
5805 #ifdef CONFIG_RFS_ACCEL
5806 if (bp->flags & BNXT_FLAG_RFS)
5807 dev->rx_cpu_rmap = alloc_irq_cpu_rmap(bp->rx_nr_rings);
5813 static int bnxt_trim_rings(struct bnxt *bp, int *rx, int *tx, int max,
5816 int _rx = *rx, _tx = *tx;
5819 *rx = min_t(int, _rx, max);
5820 *tx = min_t(int, _tx, max);
5825 while (_rx + _tx > max) {
5826 if (_rx > _tx && _rx > 1)
5837 static void bnxt_setup_msix(struct bnxt *bp)
5839 const int len = sizeof(bp->irq_tbl[0].name);
5840 struct net_device *dev = bp->dev;
5843 tcs = netdev_get_num_tc(dev);
5847 for (i = 0; i < tcs; i++) {
5848 count = bp->tx_nr_rings_per_tc;
5850 netdev_set_tc_queue(dev, i, count, off);
5854 for (i = 0; i < bp->cp_nr_rings; i++) {
5855 int map_idx = bnxt_cp_num_to_irq_num(bp, i);
5858 if (bp->flags & BNXT_FLAG_SHARED_RINGS)
5860 else if (i < bp->rx_nr_rings)
5865 snprintf(bp->irq_tbl[map_idx].name, len, "%s-%s-%d", dev->name,
5867 bp->irq_tbl[map_idx].handler = bnxt_msix;
5871 static void bnxt_setup_inta(struct bnxt *bp)
5873 const int len = sizeof(bp->irq_tbl[0].name);
5875 if (netdev_get_num_tc(bp->dev))
5876 netdev_reset_tc(bp->dev);
5878 snprintf(bp->irq_tbl[0].name, len, "%s-%s-%d", bp->dev->name, "TxRx",
5880 bp->irq_tbl[0].handler = bnxt_inta;
5883 static int bnxt_setup_int_mode(struct bnxt *bp)
5887 if (bp->flags & BNXT_FLAG_USING_MSIX)
5888 bnxt_setup_msix(bp);
5890 bnxt_setup_inta(bp);
5892 rc = bnxt_set_real_num_queues(bp);
5896 #ifdef CONFIG_RFS_ACCEL
5897 static unsigned int bnxt_get_max_func_rss_ctxs(struct bnxt *bp)
5899 return bp->hw_resc.max_rsscos_ctxs;
5902 static unsigned int bnxt_get_max_func_vnics(struct bnxt *bp)
5904 return bp->hw_resc.max_vnics;
5908 unsigned int bnxt_get_max_func_stat_ctxs(struct bnxt *bp)
5910 return bp->hw_resc.max_stat_ctxs;
5913 void bnxt_set_max_func_stat_ctxs(struct bnxt *bp, unsigned int max)
5915 bp->hw_resc.max_stat_ctxs = max;
5918 unsigned int bnxt_get_max_func_cp_rings(struct bnxt *bp)
5920 return bp->hw_resc.max_cp_rings;
5923 unsigned int bnxt_get_max_func_cp_rings_for_en(struct bnxt *bp)
5925 return bp->hw_resc.max_cp_rings - bnxt_get_ulp_msix_num(bp);
5928 static unsigned int bnxt_get_max_func_irqs(struct bnxt *bp)
5930 struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
5932 return min_t(unsigned int, hw_resc->max_irqs, hw_resc->max_cp_rings);
5935 static void bnxt_set_max_func_irqs(struct bnxt *bp, unsigned int max_irqs)
5937 bp->hw_resc.max_irqs = max_irqs;
5940 int bnxt_get_avail_msix(struct bnxt *bp, int num)
5942 int max_cp = bnxt_get_max_func_cp_rings(bp);
5943 int max_irq = bnxt_get_max_func_irqs(bp);
5944 int total_req = bp->cp_nr_rings + num;
5945 int max_idx, avail_msix;
5947 max_idx = min_t(int, bp->total_irqs, max_cp);
5948 avail_msix = max_idx - bp->cp_nr_rings;
5949 if (!BNXT_NEW_RM(bp) || avail_msix >= num)
5952 if (max_irq < total_req) {
5953 num = max_irq - bp->cp_nr_rings;
5960 static int bnxt_get_num_msix(struct bnxt *bp)
5962 if (!BNXT_NEW_RM(bp))
5963 return bnxt_get_max_func_irqs(bp);
5965 return bnxt_cp_rings_in_use(bp);
5968 static int bnxt_init_msix(struct bnxt *bp)
5970 int i, total_vecs, max, rc = 0, min = 1, ulp_msix;
5971 struct msix_entry *msix_ent;
5973 total_vecs = bnxt_get_num_msix(bp);
5974 max = bnxt_get_max_func_irqs(bp);
5975 if (total_vecs > max)
5981 msix_ent = kcalloc(total_vecs, sizeof(struct msix_entry), GFP_KERNEL);
5985 for (i = 0; i < total_vecs; i++) {
5986 msix_ent[i].entry = i;
5987 msix_ent[i].vector = 0;
5990 if (!(bp->flags & BNXT_FLAG_SHARED_RINGS))
5993 total_vecs = pci_enable_msix_range(bp->pdev, msix_ent, min, total_vecs);
5994 ulp_msix = bnxt_get_ulp_msix_num(bp);
5995 if (total_vecs < 0 || total_vecs < ulp_msix) {
5997 goto msix_setup_exit;
6000 bp->irq_tbl = kcalloc(total_vecs, sizeof(struct bnxt_irq), GFP_KERNEL);
6002 for (i = 0; i < total_vecs; i++)
6003 bp->irq_tbl[i].vector = msix_ent[i].vector;
6005 bp->total_irqs = total_vecs;
6006 /* Trim rings based upon num of vectors allocated */
6007 rc = bnxt_trim_rings(bp, &bp->rx_nr_rings, &bp->tx_nr_rings,
6008 total_vecs - ulp_msix, min == 1);
6010 goto msix_setup_exit;
6012 bp->cp_nr_rings = (min == 1) ?
6013 max_t(int, bp->tx_nr_rings, bp->rx_nr_rings) :
6014 bp->tx_nr_rings + bp->rx_nr_rings;
6018 goto msix_setup_exit;
6020 bp->flags |= BNXT_FLAG_USING_MSIX;
6025 netdev_err(bp->dev, "bnxt_init_msix err: %x\n", rc);
6028 pci_disable_msix(bp->pdev);
6033 static int bnxt_init_inta(struct bnxt *bp)
6035 bp->irq_tbl = kcalloc(1, sizeof(struct bnxt_irq), GFP_KERNEL);
6040 bp->rx_nr_rings = 1;
6041 bp->tx_nr_rings = 1;
6042 bp->cp_nr_rings = 1;
6043 bp->flags |= BNXT_FLAG_SHARED_RINGS;
6044 bp->irq_tbl[0].vector = bp->pdev->irq;
6048 static int bnxt_init_int_mode(struct bnxt *bp)
6052 if (bp->flags & BNXT_FLAG_MSIX_CAP)
6053 rc = bnxt_init_msix(bp);
6055 if (!(bp->flags & BNXT_FLAG_USING_MSIX) && BNXT_PF(bp)) {
6056 /* fallback to INTA */
6057 rc = bnxt_init_inta(bp);
6062 static void bnxt_clear_int_mode(struct bnxt *bp)
6064 if (bp->flags & BNXT_FLAG_USING_MSIX)
6065 pci_disable_msix(bp->pdev);
6069 bp->flags &= ~BNXT_FLAG_USING_MSIX;
6072 int bnxt_reserve_rings(struct bnxt *bp)
6074 int tcs = netdev_get_num_tc(bp->dev);
6077 if (!bnxt_need_reserve_rings(bp))
6080 rc = __bnxt_reserve_rings(bp);
6082 netdev_err(bp->dev, "ring reservation failure rc: %d\n", rc);
6085 if (BNXT_NEW_RM(bp) && (bnxt_get_num_msix(bp) != bp->total_irqs)) {
6086 bnxt_ulp_irq_stop(bp);
6087 bnxt_clear_int_mode(bp);
6088 rc = bnxt_init_int_mode(bp);
6089 bnxt_ulp_irq_restart(bp, rc);
6093 if (tcs && (bp->tx_nr_rings_per_tc * tcs != bp->tx_nr_rings)) {
6094 netdev_err(bp->dev, "tx ring reservation failure\n");
6095 netdev_reset_tc(bp->dev);
6096 bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
6099 bp->num_stat_ctxs = bp->cp_nr_rings;
6103 static void bnxt_free_irq(struct bnxt *bp)
6105 struct bnxt_irq *irq;
6108 #ifdef CONFIG_RFS_ACCEL
6109 free_irq_cpu_rmap(bp->dev->rx_cpu_rmap);
6110 bp->dev->rx_cpu_rmap = NULL;
6112 if (!bp->irq_tbl || !bp->bnapi)
6115 for (i = 0; i < bp->cp_nr_rings; i++) {
6116 int map_idx = bnxt_cp_num_to_irq_num(bp, i);
6118 irq = &bp->irq_tbl[map_idx];
6119 if (irq->requested) {
6120 if (irq->have_cpumask) {
6121 irq_set_affinity_hint(irq->vector, NULL);
6122 free_cpumask_var(irq->cpu_mask);
6123 irq->have_cpumask = 0;
6125 free_irq(irq->vector, bp->bnapi[i]);
6132 static int bnxt_request_irq(struct bnxt *bp)
6135 unsigned long flags = 0;
6136 #ifdef CONFIG_RFS_ACCEL
6137 struct cpu_rmap *rmap;
6140 rc = bnxt_setup_int_mode(bp);
6142 netdev_err(bp->dev, "bnxt_setup_int_mode err: %x\n",
6146 #ifdef CONFIG_RFS_ACCEL
6147 rmap = bp->dev->rx_cpu_rmap;
6149 if (!(bp->flags & BNXT_FLAG_USING_MSIX))
6150 flags = IRQF_SHARED;
6152 for (i = 0, j = 0; i < bp->cp_nr_rings; i++) {
6153 int map_idx = bnxt_cp_num_to_irq_num(bp, i);
6154 struct bnxt_irq *irq = &bp->irq_tbl[map_idx];
6156 #ifdef CONFIG_RFS_ACCEL
6157 if (rmap && bp->bnapi[i]->rx_ring) {
6158 rc = irq_cpu_rmap_add(rmap, irq->vector);
6160 netdev_warn(bp->dev, "failed adding irq rmap for ring %d\n",
6165 rc = request_irq(irq->vector, irq->handler, flags, irq->name,
6172 if (zalloc_cpumask_var(&irq->cpu_mask, GFP_KERNEL)) {
6173 int numa_node = dev_to_node(&bp->pdev->dev);
6175 irq->have_cpumask = 1;
6176 cpumask_set_cpu(cpumask_local_spread(i, numa_node),
6178 rc = irq_set_affinity_hint(irq->vector, irq->cpu_mask);
6180 netdev_warn(bp->dev,
6181 "Set affinity failed, IRQ = %d\n",
6190 static void bnxt_del_napi(struct bnxt *bp)
6197 for (i = 0; i < bp->cp_nr_rings; i++) {
6198 struct bnxt_napi *bnapi = bp->bnapi[i];
6200 napi_hash_del(&bnapi->napi);
6201 netif_napi_del(&bnapi->napi);
6203 /* We called napi_hash_del() before netif_napi_del(), we need
6204 * to respect an RCU grace period before freeing napi structures.
6209 static void bnxt_init_napi(struct bnxt *bp)
6212 unsigned int cp_nr_rings = bp->cp_nr_rings;
6213 struct bnxt_napi *bnapi;
6215 if (bp->flags & BNXT_FLAG_USING_MSIX) {
6216 if (BNXT_CHIP_TYPE_NITRO_A0(bp))
6218 for (i = 0; i < cp_nr_rings; i++) {
6219 bnapi = bp->bnapi[i];
6220 netif_napi_add(bp->dev, &bnapi->napi,
6223 if (BNXT_CHIP_TYPE_NITRO_A0(bp)) {
6224 bnapi = bp->bnapi[cp_nr_rings];
6225 netif_napi_add(bp->dev, &bnapi->napi,
6226 bnxt_poll_nitroa0, 64);
6229 bnapi = bp->bnapi[0];
6230 netif_napi_add(bp->dev, &bnapi->napi, bnxt_poll, 64);
6234 static void bnxt_disable_napi(struct bnxt *bp)
6241 for (i = 0; i < bp->cp_nr_rings; i++) {
6242 struct bnxt_cp_ring_info *cpr = &bp->bnapi[i]->cp_ring;
6244 if (bp->bnapi[i]->rx_ring)
6245 cancel_work_sync(&cpr->dim.work);
6247 napi_disable(&bp->bnapi[i]->napi);
6251 static void bnxt_enable_napi(struct bnxt *bp)
6255 for (i = 0; i < bp->cp_nr_rings; i++) {
6256 struct bnxt_cp_ring_info *cpr = &bp->bnapi[i]->cp_ring;
6257 bp->bnapi[i]->in_reset = false;
6259 if (bp->bnapi[i]->rx_ring) {
6260 INIT_WORK(&cpr->dim.work, bnxt_dim_work);
6261 cpr->dim.mode = NET_DIM_CQ_PERIOD_MODE_START_FROM_EQE;
6263 napi_enable(&bp->bnapi[i]->napi);
6267 void bnxt_tx_disable(struct bnxt *bp)
6270 struct bnxt_tx_ring_info *txr;
6273 for (i = 0; i < bp->tx_nr_rings; i++) {
6274 txr = &bp->tx_ring[i];
6275 txr->dev_state = BNXT_DEV_STATE_CLOSING;
6278 /* Stop all TX queues */
6279 netif_tx_disable(bp->dev);
6280 netif_carrier_off(bp->dev);
6283 void bnxt_tx_enable(struct bnxt *bp)
6286 struct bnxt_tx_ring_info *txr;
6288 for (i = 0; i < bp->tx_nr_rings; i++) {
6289 txr = &bp->tx_ring[i];
6292 netif_tx_wake_all_queues(bp->dev);
6293 if (bp->link_info.link_up)
6294 netif_carrier_on(bp->dev);
6297 static void bnxt_report_link(struct bnxt *bp)
6299 if (bp->link_info.link_up) {
6301 const char *flow_ctrl;
6305 netif_carrier_on(bp->dev);
6306 if (bp->link_info.duplex == BNXT_LINK_DUPLEX_FULL)
6310 if (bp->link_info.pause == BNXT_LINK_PAUSE_BOTH)
6311 flow_ctrl = "ON - receive & transmit";
6312 else if (bp->link_info.pause == BNXT_LINK_PAUSE_TX)
6313 flow_ctrl = "ON - transmit";
6314 else if (bp->link_info.pause == BNXT_LINK_PAUSE_RX)
6315 flow_ctrl = "ON - receive";
6318 speed = bnxt_fw_to_ethtool_speed(bp->link_info.link_speed);
6319 netdev_info(bp->dev, "NIC Link is Up, %u Mbps %s duplex, Flow control: %s\n",
6320 speed, duplex, flow_ctrl);
6321 if (bp->flags & BNXT_FLAG_EEE_CAP)
6322 netdev_info(bp->dev, "EEE is %s\n",
6323 bp->eee.eee_active ? "active" :
6325 fec = bp->link_info.fec_cfg;
6326 if (!(fec & PORT_PHY_QCFG_RESP_FEC_CFG_FEC_NONE_SUPPORTED))
6327 netdev_info(bp->dev, "FEC autoneg %s encodings: %s\n",
6328 (fec & BNXT_FEC_AUTONEG) ? "on" : "off",
6329 (fec & BNXT_FEC_ENC_BASE_R) ? "BaseR" :
6330 (fec & BNXT_FEC_ENC_RS) ? "RS" : "None");
6332 netif_carrier_off(bp->dev);
6333 netdev_err(bp->dev, "NIC Link is Down\n");
6337 static int bnxt_hwrm_phy_qcaps(struct bnxt *bp)
6340 struct hwrm_port_phy_qcaps_input req = {0};
6341 struct hwrm_port_phy_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
6342 struct bnxt_link_info *link_info = &bp->link_info;
6344 if (bp->hwrm_spec_code < 0x10201)
6347 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_QCAPS, -1, -1);
6349 mutex_lock(&bp->hwrm_cmd_lock);
6350 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
6352 goto hwrm_phy_qcaps_exit;
6354 if (resp->flags & PORT_PHY_QCAPS_RESP_FLAGS_EEE_SUPPORTED) {
6355 struct ethtool_eee *eee = &bp->eee;
6356 u16 fw_speeds = le16_to_cpu(resp->supported_speeds_eee_mode);
6358 bp->flags |= BNXT_FLAG_EEE_CAP;
6359 eee->supported = _bnxt_fw_to_ethtool_adv_spds(fw_speeds, 0);
6360 bp->lpi_tmr_lo = le32_to_cpu(resp->tx_lpi_timer_low) &
6361 PORT_PHY_QCAPS_RESP_TX_LPI_TIMER_LOW_MASK;
6362 bp->lpi_tmr_hi = le32_to_cpu(resp->valid_tx_lpi_timer_high) &
6363 PORT_PHY_QCAPS_RESP_TX_LPI_TIMER_HIGH_MASK;
6365 if (resp->flags & PORT_PHY_QCAPS_RESP_FLAGS_EXTERNAL_LPBK_SUPPORTED) {
6367 bp->test_info->flags |= BNXT_TEST_FL_EXT_LPBK;
6369 if (resp->supported_speeds_auto_mode)
6370 link_info->support_auto_speeds =
6371 le16_to_cpu(resp->supported_speeds_auto_mode);
6373 bp->port_count = resp->port_cnt;
6375 hwrm_phy_qcaps_exit:
6376 mutex_unlock(&bp->hwrm_cmd_lock);
6380 static int bnxt_update_link(struct bnxt *bp, bool chng_link_state)
6383 struct bnxt_link_info *link_info = &bp->link_info;
6384 struct hwrm_port_phy_qcfg_input req = {0};
6385 struct hwrm_port_phy_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
6386 u8 link_up = link_info->link_up;
6389 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_QCFG, -1, -1);
6391 mutex_lock(&bp->hwrm_cmd_lock);
6392 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
6394 mutex_unlock(&bp->hwrm_cmd_lock);
6398 memcpy(&link_info->phy_qcfg_resp, resp, sizeof(*resp));
6399 link_info->phy_link_status = resp->link;
6400 link_info->duplex = resp->duplex_cfg;
6401 if (bp->hwrm_spec_code >= 0x10800)
6402 link_info->duplex = resp->duplex_state;
6403 link_info->pause = resp->pause;
6404 link_info->auto_mode = resp->auto_mode;
6405 link_info->auto_pause_setting = resp->auto_pause;
6406 link_info->lp_pause = resp->link_partner_adv_pause;
6407 link_info->force_pause_setting = resp->force_pause;
6408 link_info->duplex_setting = resp->duplex_cfg;
6409 if (link_info->phy_link_status == BNXT_LINK_LINK)
6410 link_info->link_speed = le16_to_cpu(resp->link_speed);
6412 link_info->link_speed = 0;
6413 link_info->force_link_speed = le16_to_cpu(resp->force_link_speed);
6414 link_info->support_speeds = le16_to_cpu(resp->support_speeds);
6415 link_info->auto_link_speeds = le16_to_cpu(resp->auto_link_speed_mask);
6416 link_info->lp_auto_link_speeds =
6417 le16_to_cpu(resp->link_partner_adv_speeds);
6418 link_info->preemphasis = le32_to_cpu(resp->preemphasis);
6419 link_info->phy_ver[0] = resp->phy_maj;
6420 link_info->phy_ver[1] = resp->phy_min;
6421 link_info->phy_ver[2] = resp->phy_bld;
6422 link_info->media_type = resp->media_type;
6423 link_info->phy_type = resp->phy_type;
6424 link_info->transceiver = resp->xcvr_pkg_type;
6425 link_info->phy_addr = resp->eee_config_phy_addr &
6426 PORT_PHY_QCFG_RESP_PHY_ADDR_MASK;
6427 link_info->module_status = resp->module_status;
6429 if (bp->flags & BNXT_FLAG_EEE_CAP) {
6430 struct ethtool_eee *eee = &bp->eee;
6433 eee->eee_active = 0;
6434 if (resp->eee_config_phy_addr &
6435 PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_ACTIVE) {
6436 eee->eee_active = 1;
6437 fw_speeds = le16_to_cpu(
6438 resp->link_partner_adv_eee_link_speed_mask);
6439 eee->lp_advertised =
6440 _bnxt_fw_to_ethtool_adv_spds(fw_speeds, 0);
6443 /* Pull initial EEE config */
6444 if (!chng_link_state) {
6445 if (resp->eee_config_phy_addr &
6446 PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_ENABLED)
6447 eee->eee_enabled = 1;
6449 fw_speeds = le16_to_cpu(resp->adv_eee_link_speed_mask);
6451 _bnxt_fw_to_ethtool_adv_spds(fw_speeds, 0);
6453 if (resp->eee_config_phy_addr &
6454 PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_TX_LPI) {
6457 eee->tx_lpi_enabled = 1;
6458 tmr = resp->xcvr_identifier_type_tx_lpi_timer;
6459 eee->tx_lpi_timer = le32_to_cpu(tmr) &
6460 PORT_PHY_QCFG_RESP_TX_LPI_TIMER_MASK;
6465 link_info->fec_cfg = PORT_PHY_QCFG_RESP_FEC_CFG_FEC_NONE_SUPPORTED;
6466 if (bp->hwrm_spec_code >= 0x10504)
6467 link_info->fec_cfg = le16_to_cpu(resp->fec_cfg);
6469 /* TODO: need to add more logic to report VF link */
6470 if (chng_link_state) {
6471 if (link_info->phy_link_status == BNXT_LINK_LINK)
6472 link_info->link_up = 1;
6474 link_info->link_up = 0;
6475 if (link_up != link_info->link_up)
6476 bnxt_report_link(bp);
6478 /* alwasy link down if not require to update link state */
6479 link_info->link_up = 0;
6481 mutex_unlock(&bp->hwrm_cmd_lock);
6483 if (!BNXT_SINGLE_PF(bp))
6486 diff = link_info->support_auto_speeds ^ link_info->advertising;
6487 if ((link_info->support_auto_speeds | diff) !=
6488 link_info->support_auto_speeds) {
6489 /* An advertised speed is no longer supported, so we need to
6490 * update the advertisement settings. Caller holds RTNL
6491 * so we can modify link settings.
6493 link_info->advertising = link_info->support_auto_speeds;
6494 if (link_info->autoneg & BNXT_AUTONEG_SPEED)
6495 bnxt_hwrm_set_link_setting(bp, true, false);
6500 static void bnxt_get_port_module_status(struct bnxt *bp)
6502 struct bnxt_link_info *link_info = &bp->link_info;
6503 struct hwrm_port_phy_qcfg_output *resp = &link_info->phy_qcfg_resp;
6506 if (bnxt_update_link(bp, true))
6509 module_status = link_info->module_status;
6510 switch (module_status) {
6511 case PORT_PHY_QCFG_RESP_MODULE_STATUS_DISABLETX:
6512 case PORT_PHY_QCFG_RESP_MODULE_STATUS_PWRDOWN:
6513 case PORT_PHY_QCFG_RESP_MODULE_STATUS_WARNINGMSG:
6514 netdev_warn(bp->dev, "Unqualified SFP+ module detected on port %d\n",
6516 if (bp->hwrm_spec_code >= 0x10201) {
6517 netdev_warn(bp->dev, "Module part number %s\n",
6518 resp->phy_vendor_partnumber);
6520 if (module_status == PORT_PHY_QCFG_RESP_MODULE_STATUS_DISABLETX)
6521 netdev_warn(bp->dev, "TX is disabled\n");
6522 if (module_status == PORT_PHY_QCFG_RESP_MODULE_STATUS_PWRDOWN)
6523 netdev_warn(bp->dev, "SFP+ module is shutdown\n");
6528 bnxt_hwrm_set_pause_common(struct bnxt *bp, struct hwrm_port_phy_cfg_input *req)
6530 if (bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL) {
6531 if (bp->hwrm_spec_code >= 0x10201)
6533 PORT_PHY_CFG_REQ_AUTO_PAUSE_AUTONEG_PAUSE;
6534 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_RX)
6535 req->auto_pause |= PORT_PHY_CFG_REQ_AUTO_PAUSE_RX;
6536 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_TX)
6537 req->auto_pause |= PORT_PHY_CFG_REQ_AUTO_PAUSE_TX;
6539 cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_AUTO_PAUSE);
6541 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_RX)
6542 req->force_pause |= PORT_PHY_CFG_REQ_FORCE_PAUSE_RX;
6543 if (bp->link_info.req_flow_ctrl & BNXT_LINK_PAUSE_TX)
6544 req->force_pause |= PORT_PHY_CFG_REQ_FORCE_PAUSE_TX;
6546 cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_FORCE_PAUSE);
6547 if (bp->hwrm_spec_code >= 0x10201) {
6548 req->auto_pause = req->force_pause;
6549 req->enables |= cpu_to_le32(
6550 PORT_PHY_CFG_REQ_ENABLES_AUTO_PAUSE);
6555 static void bnxt_hwrm_set_link_common(struct bnxt *bp,
6556 struct hwrm_port_phy_cfg_input *req)
6558 u8 autoneg = bp->link_info.autoneg;
6559 u16 fw_link_speed = bp->link_info.req_link_speed;
6560 u16 advertising = bp->link_info.advertising;
6562 if (autoneg & BNXT_AUTONEG_SPEED) {
6564 PORT_PHY_CFG_REQ_AUTO_MODE_SPEED_MASK;
6566 req->enables |= cpu_to_le32(
6567 PORT_PHY_CFG_REQ_ENABLES_AUTO_LINK_SPEED_MASK);
6568 req->auto_link_speed_mask = cpu_to_le16(advertising);
6570 req->enables |= cpu_to_le32(PORT_PHY_CFG_REQ_ENABLES_AUTO_MODE);
6572 cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_RESTART_AUTONEG);
6574 req->force_link_speed = cpu_to_le16(fw_link_speed);
6575 req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_FORCE);
6578 /* tell chimp that the setting takes effect immediately */
6579 req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_RESET_PHY);
6582 int bnxt_hwrm_set_pause(struct bnxt *bp)
6584 struct hwrm_port_phy_cfg_input req = {0};
6587 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_CFG, -1, -1);
6588 bnxt_hwrm_set_pause_common(bp, &req);
6590 if ((bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL) ||
6591 bp->link_info.force_link_chng)
6592 bnxt_hwrm_set_link_common(bp, &req);
6594 mutex_lock(&bp->hwrm_cmd_lock);
6595 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
6596 if (!rc && !(bp->link_info.autoneg & BNXT_AUTONEG_FLOW_CTRL)) {
6597 /* since changing of pause setting doesn't trigger any link
6598 * change event, the driver needs to update the current pause
6599 * result upon successfully return of the phy_cfg command
6601 bp->link_info.pause =
6602 bp->link_info.force_pause_setting = bp->link_info.req_flow_ctrl;
6603 bp->link_info.auto_pause_setting = 0;
6604 if (!bp->link_info.force_link_chng)
6605 bnxt_report_link(bp);
6607 bp->link_info.force_link_chng = false;
6608 mutex_unlock(&bp->hwrm_cmd_lock);
6612 static void bnxt_hwrm_set_eee(struct bnxt *bp,
6613 struct hwrm_port_phy_cfg_input *req)
6615 struct ethtool_eee *eee = &bp->eee;
6617 if (eee->eee_enabled) {
6619 u32 flags = PORT_PHY_CFG_REQ_FLAGS_EEE_ENABLE;
6621 if (eee->tx_lpi_enabled)
6622 flags |= PORT_PHY_CFG_REQ_FLAGS_EEE_TX_LPI_ENABLE;
6624 flags |= PORT_PHY_CFG_REQ_FLAGS_EEE_TX_LPI_DISABLE;
6626 req->flags |= cpu_to_le32(flags);
6627 eee_speeds = bnxt_get_fw_auto_link_speeds(eee->advertised);
6628 req->eee_link_speed_mask = cpu_to_le16(eee_speeds);
6629 req->tx_lpi_timer = cpu_to_le32(eee->tx_lpi_timer);
6631 req->flags |= cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_EEE_DISABLE);
6635 int bnxt_hwrm_set_link_setting(struct bnxt *bp, bool set_pause, bool set_eee)
6637 struct hwrm_port_phy_cfg_input req = {0};
6639 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_CFG, -1, -1);
6641 bnxt_hwrm_set_pause_common(bp, &req);
6643 bnxt_hwrm_set_link_common(bp, &req);
6646 bnxt_hwrm_set_eee(bp, &req);
6647 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
6650 static int bnxt_hwrm_shutdown_link(struct bnxt *bp)
6652 struct hwrm_port_phy_cfg_input req = {0};
6654 if (!BNXT_SINGLE_PF(bp))
6657 if (pci_num_vf(bp->pdev))
6660 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_PHY_CFG, -1, -1);
6661 req.flags = cpu_to_le32(PORT_PHY_CFG_REQ_FLAGS_FORCE_LINK_DWN);
6662 return hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
6665 static int bnxt_hwrm_if_change(struct bnxt *bp, bool up)
6667 struct hwrm_func_drv_if_change_output *resp = bp->hwrm_cmd_resp_addr;
6668 struct hwrm_func_drv_if_change_input req = {0};
6669 bool resc_reinit = false;
6672 if (!(bp->fw_cap & BNXT_FW_CAP_IF_CHANGE))
6675 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_FUNC_DRV_IF_CHANGE, -1, -1);
6677 req.flags = cpu_to_le32(FUNC_DRV_IF_CHANGE_REQ_FLAGS_UP);
6678 mutex_lock(&bp->hwrm_cmd_lock);
6679 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
6680 if (!rc && (resp->flags &
6681 cpu_to_le32(FUNC_DRV_IF_CHANGE_RESP_FLAGS_RESC_CHANGE)))
6683 mutex_unlock(&bp->hwrm_cmd_lock);
6685 if (up && resc_reinit && BNXT_NEW_RM(bp)) {
6686 struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
6688 rc = bnxt_hwrm_func_resc_qcaps(bp, true);
6689 hw_resc->resv_cp_rings = 0;
6690 hw_resc->resv_tx_rings = 0;
6691 hw_resc->resv_rx_rings = 0;
6692 hw_resc->resv_hw_ring_grps = 0;
6693 hw_resc->resv_vnics = 0;
6694 bp->tx_nr_rings = 0;
6695 bp->rx_nr_rings = 0;
6700 static int bnxt_hwrm_port_led_qcaps(struct bnxt *bp)
6702 struct hwrm_port_led_qcaps_output *resp = bp->hwrm_cmd_resp_addr;
6703 struct hwrm_port_led_qcaps_input req = {0};
6704 struct bnxt_pf_info *pf = &bp->pf;
6707 if (BNXT_VF(bp) || bp->hwrm_spec_code < 0x10601)
6710 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_PORT_LED_QCAPS, -1, -1);
6711 req.port_id = cpu_to_le16(pf->port_id);
6712 mutex_lock(&bp->hwrm_cmd_lock);
6713 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
6715 mutex_unlock(&bp->hwrm_cmd_lock);
6718 if (resp->num_leds > 0 && resp->num_leds < BNXT_MAX_LED) {
6721 bp->num_leds = resp->num_leds;
6722 memcpy(bp->leds, &resp->led0_id, sizeof(bp->leds[0]) *
6724 for (i = 0; i < bp->num_leds; i++) {
6725 struct bnxt_led_info *led = &bp->leds[i];
6726 __le16 caps = led->led_state_caps;
6728 if (!led->led_group_id ||
6729 !BNXT_LED_ALT_BLINK_CAP(caps)) {
6735 mutex_unlock(&bp->hwrm_cmd_lock);
6739 int bnxt_hwrm_alloc_wol_fltr(struct bnxt *bp)
6741 struct hwrm_wol_filter_alloc_input req = {0};
6742 struct hwrm_wol_filter_alloc_output *resp = bp->hwrm_cmd_resp_addr;
6745 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_WOL_FILTER_ALLOC, -1, -1);
6746 req.port_id = cpu_to_le16(bp->pf.port_id);
6747 req.wol_type = WOL_FILTER_ALLOC_REQ_WOL_TYPE_MAGICPKT;
6748 req.enables = cpu_to_le32(WOL_FILTER_ALLOC_REQ_ENABLES_MAC_ADDRESS);
6749 memcpy(req.mac_address, bp->dev->dev_addr, ETH_ALEN);
6750 mutex_lock(&bp->hwrm_cmd_lock);
6751 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
6753 bp->wol_filter_id = resp->wol_filter_id;
6754 mutex_unlock(&bp->hwrm_cmd_lock);
6758 int bnxt_hwrm_free_wol_fltr(struct bnxt *bp)
6760 struct hwrm_wol_filter_free_input req = {0};
6763 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_WOL_FILTER_FREE, -1, -1);
6764 req.port_id = cpu_to_le16(bp->pf.port_id);
6765 req.enables = cpu_to_le32(WOL_FILTER_FREE_REQ_ENABLES_WOL_FILTER_ID);
6766 req.wol_filter_id = bp->wol_filter_id;
6767 rc = hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
6771 static u16 bnxt_hwrm_get_wol_fltrs(struct bnxt *bp, u16 handle)
6773 struct hwrm_wol_filter_qcfg_input req = {0};
6774 struct hwrm_wol_filter_qcfg_output *resp = bp->hwrm_cmd_resp_addr;
6775 u16 next_handle = 0;
6778 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_WOL_FILTER_QCFG, -1, -1);
6779 req.port_id = cpu_to_le16(bp->pf.port_id);
6780 req.handle = cpu_to_le16(handle);
6781 mutex_lock(&bp->hwrm_cmd_lock);
6782 rc = _hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT);
6784 next_handle = le16_to_cpu(resp->next_handle);
6785 if (next_handle != 0) {
6786 if (resp->wol_type ==
6787 WOL_FILTER_ALLOC_REQ_WOL_TYPE_MAGICPKT) {
6789 bp->wol_filter_id = resp->wol_filter_id;
6793 mutex_unlock(&bp->hwrm_cmd_lock);
6797 static void bnxt_get_wol_settings(struct bnxt *bp)
6801 if (!BNXT_PF(bp) || !(bp->flags & BNXT_FLAG_WOL_CAP))
6805 handle = bnxt_hwrm_get_wol_fltrs(bp, handle);
6806 } while (handle && handle != 0xffff);
6809 #ifdef CONFIG_BNXT_HWMON
6810 static ssize_t bnxt_show_temp(struct device *dev,
6811 struct device_attribute *devattr, char *buf)
6813 struct hwrm_temp_monitor_query_input req = {0};
6814 struct hwrm_temp_monitor_query_output *resp;
6815 struct bnxt *bp = dev_get_drvdata(dev);
6818 resp = bp->hwrm_cmd_resp_addr;
6819 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_TEMP_MONITOR_QUERY, -1, -1);
6820 mutex_lock(&bp->hwrm_cmd_lock);
6821 if (!_hwrm_send_message(bp, &req, sizeof(req), HWRM_CMD_TIMEOUT))
6822 temp = resp->temp * 1000; /* display millidegree */
6823 mutex_unlock(&bp->hwrm_cmd_lock);
6825 return sprintf(buf, "%u\n", temp);
6827 static SENSOR_DEVICE_ATTR(temp1_input, 0444, bnxt_show_temp, NULL, 0);
6829 static struct attribute *bnxt_attrs[] = {
6830 &sensor_dev_attr_temp1_input.dev_attr.attr,
6833 ATTRIBUTE_GROUPS(bnxt);
6835 static void bnxt_hwmon_close(struct bnxt *bp)
6837 if (bp->hwmon_dev) {
6838 hwmon_device_unregister(bp->hwmon_dev);
6839 bp->hwmon_dev = NULL;
6843 static void bnxt_hwmon_open(struct bnxt *bp)
6845 struct pci_dev *pdev = bp->pdev;
6847 bp->hwmon_dev = hwmon_device_register_with_groups(&pdev->dev,
6848 DRV_MODULE_NAME, bp,
6850 if (IS_ERR(bp->hwmon_dev)) {
6851 bp->hwmon_dev = NULL;
6852 dev_warn(&pdev->dev, "Cannot register hwmon device\n");
6856 static void bnxt_hwmon_close(struct bnxt *bp)
6860 static void bnxt_hwmon_open(struct bnxt *bp)
6865 static bool bnxt_eee_config_ok(struct bnxt *bp)
6867 struct ethtool_eee *eee = &bp->eee;
6868 struct bnxt_link_info *link_info = &bp->link_info;
6870 if (!(bp->flags & BNXT_FLAG_EEE_CAP))
6873 if (eee->eee_enabled) {
6875 _bnxt_fw_to_ethtool_adv_spds(link_info->advertising, 0);
6877 if (!(link_info->autoneg & BNXT_AUTONEG_SPEED)) {
6878 eee->eee_enabled = 0;
6881 if (eee->advertised & ~advertising) {
6882 eee->advertised = advertising & eee->supported;
6889 static int bnxt_update_phy_setting(struct bnxt *bp)
6892 bool update_link = false;
6893 bool update_pause = false;
6894 bool update_eee = false;
6895 struct bnxt_link_info *link_info = &bp->link_info;
6897 rc = bnxt_update_link(bp, true);
6899 netdev_err(bp->dev, "failed to update link (rc: %x)\n",
6903 if (!BNXT_SINGLE_PF(bp))
6906 if ((link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL) &&
6907 (link_info->auto_pause_setting & BNXT_LINK_PAUSE_BOTH) !=
6908 link_info->req_flow_ctrl)
6909 update_pause = true;
6910 if (!(link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL) &&
6911 link_info->force_pause_setting != link_info->req_flow_ctrl)
6912 update_pause = true;
6913 if (!(link_info->autoneg & BNXT_AUTONEG_SPEED)) {
6914 if (BNXT_AUTO_MODE(link_info->auto_mode))
6916 if (link_info->req_link_speed != link_info->force_link_speed)
6918 if (link_info->req_duplex != link_info->duplex_setting)
6921 if (link_info->auto_mode == BNXT_LINK_AUTO_NONE)
6923 if (link_info->advertising != link_info->auto_link_speeds)
6927 /* The last close may have shutdown the link, so need to call
6928 * PHY_CFG to bring it back up.
6930 if (!netif_carrier_ok(bp->dev))
6933 if (!bnxt_eee_config_ok(bp))
6937 rc = bnxt_hwrm_set_link_setting(bp, update_pause, update_eee);
6938 else if (update_pause)
6939 rc = bnxt_hwrm_set_pause(bp);
6941 netdev_err(bp->dev, "failed to update phy setting (rc: %x)\n",
6949 /* Common routine to pre-map certain register block to different GRC window.
6950 * A PF has 16 4K windows and a VF has 4 4K windows. However, only 15 windows
6951 * in PF and 3 windows in VF that can be customized to map in different
6954 static void bnxt_preset_reg_win(struct bnxt *bp)
6957 /* CAG registers map to GRC window #4 */
6958 writel(BNXT_CAG_REG_BASE,
6959 bp->bar0 + BNXT_GRCPF_REG_WINDOW_BASE_OUT + 12);
6963 static int bnxt_init_dflt_ring_mode(struct bnxt *bp);
6965 static int __bnxt_open_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
6969 bnxt_preset_reg_win(bp);
6970 netif_carrier_off(bp->dev);
6972 /* Reserve rings now if none were reserved at driver probe. */
6973 rc = bnxt_init_dflt_ring_mode(bp);
6975 netdev_err(bp->dev, "Failed to reserve default rings at open\n");
6978 rc = bnxt_reserve_rings(bp);
6982 if ((bp->flags & BNXT_FLAG_RFS) &&
6983 !(bp->flags & BNXT_FLAG_USING_MSIX)) {
6984 /* disable RFS if falling back to INTA */
6985 bp->dev->hw_features &= ~NETIF_F_NTUPLE;
6986 bp->flags &= ~BNXT_FLAG_RFS;
6989 rc = bnxt_alloc_mem(bp, irq_re_init);
6991 netdev_err(bp->dev, "bnxt_alloc_mem err: %x\n", rc);
6992 goto open_err_free_mem;
6997 rc = bnxt_request_irq(bp);
6999 netdev_err(bp->dev, "bnxt_request_irq err: %x\n", rc);
7004 bnxt_enable_napi(bp);
7005 bnxt_debug_dev_init(bp);
7007 rc = bnxt_init_nic(bp, irq_re_init);
7009 netdev_err(bp->dev, "bnxt_init_nic err: %x\n", rc);
7014 mutex_lock(&bp->link_lock);
7015 rc = bnxt_update_phy_setting(bp);
7016 mutex_unlock(&bp->link_lock);
7018 netdev_warn(bp->dev, "failed to update phy settings\n");
7019 if (BNXT_SINGLE_PF(bp)) {
7020 bp->link_info.phy_retry = true;
7021 bp->link_info.phy_retry_expires =
7028 udp_tunnel_get_rx_info(bp->dev);
7030 set_bit(BNXT_STATE_OPEN, &bp->state);
7031 bnxt_enable_int(bp);
7032 /* Enable TX queues */
7034 mod_timer(&bp->timer, jiffies + bp->current_interval);
7035 /* Poll link status and check for SFP+ module status */
7036 bnxt_get_port_module_status(bp);
7038 /* VF-reps may need to be re-opened after the PF is re-opened */
7040 bnxt_vf_reps_open(bp);
7044 bnxt_debug_dev_exit(bp);
7045 bnxt_disable_napi(bp);
7053 bnxt_free_mem(bp, true);
7057 /* rtnl_lock held */
7058 int bnxt_open_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
7062 rc = __bnxt_open_nic(bp, irq_re_init, link_re_init);
7064 netdev_err(bp->dev, "nic open fail (rc: %x)\n", rc);
7070 /* rtnl_lock held, open the NIC half way by allocating all resources, but
7071 * NAPI, IRQ, and TX are not enabled. This is mainly used for offline
7074 int bnxt_half_open_nic(struct bnxt *bp)
7078 rc = bnxt_alloc_mem(bp, false);
7080 netdev_err(bp->dev, "bnxt_alloc_mem err: %x\n", rc);
7083 rc = bnxt_init_nic(bp, false);
7085 netdev_err(bp->dev, "bnxt_init_nic err: %x\n", rc);
7092 bnxt_free_mem(bp, false);
7097 /* rtnl_lock held, this call can only be made after a previous successful
7098 * call to bnxt_half_open_nic().
7100 void bnxt_half_close_nic(struct bnxt *bp)
7102 bnxt_hwrm_resource_free(bp, false, false);
7104 bnxt_free_mem(bp, false);
7107 static int bnxt_open(struct net_device *dev)
7109 struct bnxt *bp = netdev_priv(dev);
7112 bnxt_hwrm_if_change(bp, true);
7113 rc = __bnxt_open_nic(bp, true, true);
7115 bnxt_hwrm_if_change(bp, false);
7117 bnxt_hwmon_open(bp);
7122 static bool bnxt_drv_busy(struct bnxt *bp)
7124 return (test_bit(BNXT_STATE_IN_SP_TASK, &bp->state) ||
7125 test_bit(BNXT_STATE_READ_STATS, &bp->state));
7128 static void __bnxt_close_nic(struct bnxt *bp, bool irq_re_init,
7131 /* Close the VF-reps before closing PF */
7133 bnxt_vf_reps_close(bp);
7135 /* Change device state to avoid TX queue wake up's */
7136 bnxt_tx_disable(bp);
7138 clear_bit(BNXT_STATE_OPEN, &bp->state);
7139 smp_mb__after_atomic();
7140 while (bnxt_drv_busy(bp))
7143 /* Flush rings and and disable interrupts */
7144 bnxt_shutdown_nic(bp, irq_re_init);
7146 /* TODO CHIMP_FW: Link/PHY related cleanup if (link_re_init) */
7148 bnxt_debug_dev_exit(bp);
7149 bnxt_disable_napi(bp);
7150 del_timer_sync(&bp->timer);
7157 bnxt_free_mem(bp, irq_re_init);
7160 int bnxt_close_nic(struct bnxt *bp, bool irq_re_init, bool link_re_init)
7164 #ifdef CONFIG_BNXT_SRIOV
7165 if (bp->sriov_cfg) {
7166 rc = wait_event_interruptible_timeout(bp->sriov_cfg_wait,
7168 BNXT_SRIOV_CFG_WAIT_TMO);
7170 netdev_warn(bp->dev, "timeout waiting for SRIOV config operation to complete!\n");
7173 __bnxt_close_nic(bp, irq_re_init, link_re_init);
7177 static int bnxt_close(struct net_device *dev)
7179 struct bnxt *bp = netdev_priv(dev);
7181 bnxt_hwmon_close(bp);
7182 bnxt_close_nic(bp, true, true);
7183 bnxt_hwrm_shutdown_link(bp);
7184 bnxt_hwrm_if_change(bp, false);
7188 /* rtnl_lock held */
7189 static int bnxt_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
7195 if (!netif_running(dev))
7202 if (!netif_running(dev))
7215 bnxt_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
7218 struct bnxt *bp = netdev_priv(dev);
7220 set_bit(BNXT_STATE_READ_STATS, &bp->state);
7221 /* Make sure bnxt_close_nic() sees that we are reading stats before
7222 * we check the BNXT_STATE_OPEN flag.
7224 smp_mb__after_atomic();
7225 if (!test_bit(BNXT_STATE_OPEN, &bp->state)) {
7226 clear_bit(BNXT_STATE_READ_STATS, &bp->state);
7230 /* TODO check if we need to synchronize with bnxt_close path */
7231 for (i = 0; i < bp->cp_nr_rings; i++) {
7232 struct bnxt_napi *bnapi = bp->bnapi[i];
7233 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
7234 struct ctx_hw_stats *hw_stats = cpr->hw_stats;
7236 stats->rx_packets += le64_to_cpu(hw_stats->rx_ucast_pkts);
7237 stats->rx_packets += le64_to_cpu(hw_stats->rx_mcast_pkts);
7238 stats->rx_packets += le64_to_cpu(hw_stats->rx_bcast_pkts);
7240 stats->tx_packets += le64_to_cpu(hw_stats->tx_ucast_pkts);
7241 stats->tx_packets += le64_to_cpu(hw_stats->tx_mcast_pkts);
7242 stats->tx_packets += le64_to_cpu(hw_stats->tx_bcast_pkts);
7244 stats->rx_bytes += le64_to_cpu(hw_stats->rx_ucast_bytes);
7245 stats->rx_bytes += le64_to_cpu(hw_stats->rx_mcast_bytes);
7246 stats->rx_bytes += le64_to_cpu(hw_stats->rx_bcast_bytes);
7248 stats->tx_bytes += le64_to_cpu(hw_stats->tx_ucast_bytes);
7249 stats->tx_bytes += le64_to_cpu(hw_stats->tx_mcast_bytes);
7250 stats->tx_bytes += le64_to_cpu(hw_stats->tx_bcast_bytes);
7252 stats->rx_missed_errors +=
7253 le64_to_cpu(hw_stats->rx_discard_pkts);
7255 stats->multicast += le64_to_cpu(hw_stats->rx_mcast_pkts);
7257 stats->tx_dropped += le64_to_cpu(hw_stats->tx_drop_pkts);
7260 if (bp->flags & BNXT_FLAG_PORT_STATS) {
7261 struct rx_port_stats *rx = bp->hw_rx_port_stats;
7262 struct tx_port_stats *tx = bp->hw_tx_port_stats;
7264 stats->rx_crc_errors = le64_to_cpu(rx->rx_fcs_err_frames);
7265 stats->rx_frame_errors = le64_to_cpu(rx->rx_align_err_frames);
7266 stats->rx_length_errors = le64_to_cpu(rx->rx_undrsz_frames) +
7267 le64_to_cpu(rx->rx_ovrsz_frames) +
7268 le64_to_cpu(rx->rx_runt_frames);
7269 stats->rx_errors = le64_to_cpu(rx->rx_false_carrier_frames) +
7270 le64_to_cpu(rx->rx_jbr_frames);
7271 stats->collisions = le64_to_cpu(tx->tx_total_collisions);
7272 stats->tx_fifo_errors = le64_to_cpu(tx->tx_fifo_underruns);
7273 stats->tx_errors = le64_to_cpu(tx->tx_err);
7275 clear_bit(BNXT_STATE_READ_STATS, &bp->state);
7278 static bool bnxt_mc_list_updated(struct bnxt *bp, u32 *rx_mask)
7280 struct net_device *dev = bp->dev;
7281 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
7282 struct netdev_hw_addr *ha;
7285 bool update = false;
7288 netdev_for_each_mc_addr(ha, dev) {
7289 if (mc_count >= BNXT_MAX_MC_ADDRS) {
7290 *rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
7291 vnic->mc_list_count = 0;
7295 if (!ether_addr_equal(haddr, vnic->mc_list + off)) {
7296 memcpy(vnic->mc_list + off, haddr, ETH_ALEN);
7303 *rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_MCAST;
7305 if (mc_count != vnic->mc_list_count) {
7306 vnic->mc_list_count = mc_count;
7312 static bool bnxt_uc_list_updated(struct bnxt *bp)
7314 struct net_device *dev = bp->dev;
7315 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
7316 struct netdev_hw_addr *ha;
7319 if (netdev_uc_count(dev) != (vnic->uc_filter_count - 1))
7322 netdev_for_each_uc_addr(ha, dev) {
7323 if (!ether_addr_equal(ha->addr, vnic->uc_list + off))
7331 static void bnxt_set_rx_mode(struct net_device *dev)
7333 struct bnxt *bp = netdev_priv(dev);
7334 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
7335 u32 mask = vnic->rx_mask;
7336 bool mc_update = false;
7339 if (!netif_running(dev))
7342 mask &= ~(CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS |
7343 CFA_L2_SET_RX_MASK_REQ_MASK_MCAST |
7344 CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST |
7345 CFA_L2_SET_RX_MASK_REQ_MASK_BCAST);
7347 if ((dev->flags & IFF_PROMISC) && bnxt_promisc_ok(bp))
7348 mask |= CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
7350 uc_update = bnxt_uc_list_updated(bp);
7352 if (dev->flags & IFF_BROADCAST)
7353 mask |= CFA_L2_SET_RX_MASK_REQ_MASK_BCAST;
7354 if (dev->flags & IFF_ALLMULTI) {
7355 mask |= CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST;
7356 vnic->mc_list_count = 0;
7358 mc_update = bnxt_mc_list_updated(bp, &mask);
7361 if (mask != vnic->rx_mask || uc_update || mc_update) {
7362 vnic->rx_mask = mask;
7364 set_bit(BNXT_RX_MASK_SP_EVENT, &bp->sp_event);
7365 bnxt_queue_sp_work(bp);
7369 static int bnxt_cfg_rx_mode(struct bnxt *bp)
7371 struct net_device *dev = bp->dev;
7372 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
7373 struct netdev_hw_addr *ha;
7377 netif_addr_lock_bh(dev);
7378 uc_update = bnxt_uc_list_updated(bp);
7379 netif_addr_unlock_bh(dev);
7384 mutex_lock(&bp->hwrm_cmd_lock);
7385 for (i = 1; i < vnic->uc_filter_count; i++) {
7386 struct hwrm_cfa_l2_filter_free_input req = {0};
7388 bnxt_hwrm_cmd_hdr_init(bp, &req, HWRM_CFA_L2_FILTER_FREE, -1,
7391 req.l2_filter_id = vnic->fw_l2_filter_id[i];
7393 rc = _hwrm_send_message(bp, &req, sizeof(req),
7396 mutex_unlock(&bp->hwrm_cmd_lock);
7398 vnic->uc_filter_count = 1;
7400 netif_addr_lock_bh(dev);
7401 if (netdev_uc_count(dev) > (BNXT_MAX_UC_ADDRS - 1)) {
7402 vnic->rx_mask |= CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS;
7404 netdev_for_each_uc_addr(ha, dev) {
7405 memcpy(vnic->uc_list + off, ha->addr, ETH_ALEN);
7407 vnic->uc_filter_count++;
7410 netif_addr_unlock_bh(dev);
7412 for (i = 1, off = 0; i < vnic->uc_filter_count; i++, off += ETH_ALEN) {
7413 rc = bnxt_hwrm_set_vnic_filter(bp, 0, i, vnic->uc_list + off);
7415 netdev_err(bp->dev, "HWRM vnic filter failure rc: %x\n",
7417 vnic->uc_filter_count = i;
7423 rc = bnxt_hwrm_cfa_l2_set_rx_mask(bp, 0);
7425 netdev_err(bp->dev, "HWRM cfa l2 rx mask failure rc: %x\n",
7431 static bool bnxt_can_reserve_rings(struct bnxt *bp)
7433 #ifdef CONFIG_BNXT_SRIOV
7434 if (BNXT_NEW_RM(bp) && BNXT_VF(bp)) {
7435 struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
7437 /* No minimum rings were provisioned by the PF. Don't
7438 * reserve rings by default when device is down.
7440 if (hw_resc->min_tx_rings || hw_resc->resv_tx_rings)
7443 if (!netif_running(bp->dev))
7450 /* If the chip and firmware supports RFS */
7451 static bool bnxt_rfs_supported(struct bnxt *bp)
7453 if (BNXT_PF(bp) && !BNXT_CHIP_TYPE_NITRO_A0(bp))
7455 if (bp->flags & BNXT_FLAG_NEW_RSS_CAP)
7460 /* If runtime conditions support RFS */
7461 static bool bnxt_rfs_capable(struct bnxt *bp)
7463 #ifdef CONFIG_RFS_ACCEL
7464 int vnics, max_vnics, max_rss_ctxs;
7466 if (!(bp->flags & BNXT_FLAG_MSIX_CAP) || !bnxt_can_reserve_rings(bp))
7469 vnics = 1 + bp->rx_nr_rings;
7470 max_vnics = bnxt_get_max_func_vnics(bp);
7471 max_rss_ctxs = bnxt_get_max_func_rss_ctxs(bp);
7473 /* RSS contexts not a limiting factor */
7474 if (bp->flags & BNXT_FLAG_NEW_RSS_CAP)
7475 max_rss_ctxs = max_vnics;
7476 if (vnics > max_vnics || vnics > max_rss_ctxs) {
7477 if (bp->rx_nr_rings > 1)
7478 netdev_warn(bp->dev,
7479 "Not enough resources to support NTUPLE filters, enough resources for up to %d rx rings\n",
7480 min(max_rss_ctxs - 1, max_vnics - 1));
7484 if (!BNXT_NEW_RM(bp))
7487 if (vnics == bp->hw_resc.resv_vnics)
7490 bnxt_hwrm_reserve_rings(bp, 0, 0, 0, 0, vnics);
7491 if (vnics <= bp->hw_resc.resv_vnics)
7494 netdev_warn(bp->dev, "Unable to reserve resources to support NTUPLE filters.\n");
7495 bnxt_hwrm_reserve_rings(bp, 0, 0, 0, 0, 1);
7502 static netdev_features_t bnxt_fix_features(struct net_device *dev,
7503 netdev_features_t features)
7505 struct bnxt *bp = netdev_priv(dev);
7507 if ((features & NETIF_F_NTUPLE) && !bnxt_rfs_capable(bp))
7508 features &= ~NETIF_F_NTUPLE;
7510 if (bp->flags & BNXT_FLAG_NO_AGG_RINGS)
7511 features &= ~(NETIF_F_LRO | NETIF_F_GRO_HW);
7513 if (!(features & NETIF_F_GRO))
7514 features &= ~NETIF_F_GRO_HW;
7516 if (features & NETIF_F_GRO_HW)
7517 features &= ~NETIF_F_LRO;
7519 /* Both CTAG and STAG VLAN accelaration on the RX side have to be
7520 * turned on or off together.
7522 if ((features & (NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_STAG_RX)) !=
7523 (NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_STAG_RX)) {
7524 if (dev->features & NETIF_F_HW_VLAN_CTAG_RX)
7525 features &= ~(NETIF_F_HW_VLAN_CTAG_RX |
7526 NETIF_F_HW_VLAN_STAG_RX);
7528 features |= NETIF_F_HW_VLAN_CTAG_RX |
7529 NETIF_F_HW_VLAN_STAG_RX;
7531 #ifdef CONFIG_BNXT_SRIOV
7534 features &= ~(NETIF_F_HW_VLAN_CTAG_RX |
7535 NETIF_F_HW_VLAN_STAG_RX);
7542 static int bnxt_set_features(struct net_device *dev, netdev_features_t features)
7544 struct bnxt *bp = netdev_priv(dev);
7545 u32 flags = bp->flags;
7548 bool re_init = false;
7549 bool update_tpa = false;
7551 flags &= ~BNXT_FLAG_ALL_CONFIG_FEATS;
7552 if (features & NETIF_F_GRO_HW)
7553 flags |= BNXT_FLAG_GRO;
7554 else if (features & NETIF_F_LRO)
7555 flags |= BNXT_FLAG_LRO;
7557 if (bp->flags & BNXT_FLAG_NO_AGG_RINGS)
7558 flags &= ~BNXT_FLAG_TPA;
7560 if (features & NETIF_F_HW_VLAN_CTAG_RX)
7561 flags |= BNXT_FLAG_STRIP_VLAN;
7563 if (features & NETIF_F_NTUPLE)
7564 flags |= BNXT_FLAG_RFS;
7566 changes = flags ^ bp->flags;
7567 if (changes & BNXT_FLAG_TPA) {
7569 if ((bp->flags & BNXT_FLAG_TPA) == 0 ||
7570 (flags & BNXT_FLAG_TPA) == 0)
7574 if (changes & ~BNXT_FLAG_TPA)
7577 if (flags != bp->flags) {
7578 u32 old_flags = bp->flags;
7582 if (!test_bit(BNXT_STATE_OPEN, &bp->state)) {
7584 bnxt_set_ring_params(bp);
7589 bnxt_close_nic(bp, false, false);
7591 bnxt_set_ring_params(bp);
7593 return bnxt_open_nic(bp, false, false);
7596 rc = bnxt_set_tpa(bp,
7597 (flags & BNXT_FLAG_TPA) ?
7600 bp->flags = old_flags;
7606 static void bnxt_dump_tx_sw_state(struct bnxt_napi *bnapi)
7608 struct bnxt_tx_ring_info *txr = bnapi->tx_ring;
7609 int i = bnapi->index;
7614 netdev_info(bnapi->bp->dev, "[%d]: tx{fw_ring: %d prod: %x cons: %x}\n",
7615 i, txr->tx_ring_struct.fw_ring_id, txr->tx_prod,
7619 static void bnxt_dump_rx_sw_state(struct bnxt_napi *bnapi)
7621 struct bnxt_rx_ring_info *rxr = bnapi->rx_ring;
7622 int i = bnapi->index;
7627 netdev_info(bnapi->bp->dev, "[%d]: rx{fw_ring: %d prod: %x} rx_agg{fw_ring: %d agg_prod: %x sw_agg_prod: %x}\n",
7628 i, rxr->rx_ring_struct.fw_ring_id, rxr->rx_prod,
7629 rxr->rx_agg_ring_struct.fw_ring_id, rxr->rx_agg_prod,
7630 rxr->rx_sw_agg_prod);
7633 static void bnxt_dump_cp_sw_state(struct bnxt_napi *bnapi)
7635 struct bnxt_cp_ring_info *cpr = &bnapi->cp_ring;
7636 int i = bnapi->index;
7638 netdev_info(bnapi->bp->dev, "[%d]: cp{fw_ring: %d raw_cons: %x}\n",
7639 i, cpr->cp_ring_struct.fw_ring_id, cpr->cp_raw_cons);
7642 static void bnxt_dbg_dump_states(struct bnxt *bp)
7645 struct bnxt_napi *bnapi;
7647 for (i = 0; i < bp->cp_nr_rings; i++) {
7648 bnapi = bp->bnapi[i];
7649 if (netif_msg_drv(bp)) {
7650 bnxt_dump_tx_sw_state(bnapi);
7651 bnxt_dump_rx_sw_state(bnapi);
7652 bnxt_dump_cp_sw_state(bnapi);
7657 static void bnxt_reset_task(struct bnxt *bp, bool silent)
7660 bnxt_dbg_dump_states(bp);
7661 if (netif_running(bp->dev)) {
7666 bnxt_close_nic(bp, false, false);
7667 rc = bnxt_open_nic(bp, false, false);
7673 static void bnxt_tx_timeout(struct net_device *dev)
7675 struct bnxt *bp = netdev_priv(dev);
7677 netdev_err(bp->dev, "TX timeout detected, starting reset task!\n");
7678 set_bit(BNXT_RESET_TASK_SP_EVENT, &bp->sp_event);
7679 bnxt_queue_sp_work(bp);
7682 static void bnxt_timer(struct timer_list *t)
7684 struct bnxt *bp = from_timer(bp, t, timer);
7685 struct net_device *dev = bp->dev;
7687 if (!netif_running(dev))
7690 if (atomic_read(&bp->intr_sem) != 0)
7691 goto bnxt_restart_timer;
7693 if (bp->link_info.link_up && (bp->flags & BNXT_FLAG_PORT_STATS) &&
7694 bp->stats_coal_ticks) {
7695 set_bit(BNXT_PERIODIC_STATS_SP_EVENT, &bp->sp_event);
7696 bnxt_queue_sp_work(bp);
7699 if (bnxt_tc_flower_enabled(bp)) {
7700 set_bit(BNXT_FLOW_STATS_SP_EVENT, &bp->sp_event);
7701 bnxt_queue_sp_work(bp);
7704 if (bp->link_info.phy_retry) {
7705 if (time_after(jiffies, bp->link_info.phy_retry_expires)) {
7706 bp->link_info.phy_retry = 0;
7707 netdev_warn(bp->dev, "failed to update phy settings after maximum retries.\n");
7709 set_bit(BNXT_UPDATE_PHY_SP_EVENT, &bp->sp_event);
7710 bnxt_queue_sp_work(bp);
7714 mod_timer(&bp->timer, jiffies + bp->current_interval);
7717 static void bnxt_rtnl_lock_sp(struct bnxt *bp)
7719 /* We are called from bnxt_sp_task which has BNXT_STATE_IN_SP_TASK
7720 * set. If the device is being closed, bnxt_close() may be holding
7721 * rtnl() and waiting for BNXT_STATE_IN_SP_TASK to clear. So we
7722 * must clear BNXT_STATE_IN_SP_TASK before holding rtnl().
7724 clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
7728 static void bnxt_rtnl_unlock_sp(struct bnxt *bp)
7730 set_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
7734 /* Only called from bnxt_sp_task() */
7735 static void bnxt_reset(struct bnxt *bp, bool silent)
7737 bnxt_rtnl_lock_sp(bp);
7738 if (test_bit(BNXT_STATE_OPEN, &bp->state))
7739 bnxt_reset_task(bp, silent);
7740 bnxt_rtnl_unlock_sp(bp);
7743 static void bnxt_cfg_ntp_filters(struct bnxt *);
7745 static void bnxt_sp_task(struct work_struct *work)
7747 struct bnxt *bp = container_of(work, struct bnxt, sp_task);
7749 set_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
7750 smp_mb__after_atomic();
7751 if (!test_bit(BNXT_STATE_OPEN, &bp->state)) {
7752 clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
7756 if (test_and_clear_bit(BNXT_RX_MASK_SP_EVENT, &bp->sp_event))
7757 bnxt_cfg_rx_mode(bp);
7759 if (test_and_clear_bit(BNXT_RX_NTP_FLTR_SP_EVENT, &bp->sp_event))
7760 bnxt_cfg_ntp_filters(bp);
7761 if (test_and_clear_bit(BNXT_HWRM_EXEC_FWD_REQ_SP_EVENT, &bp->sp_event))
7762 bnxt_hwrm_exec_fwd_req(bp);
7763 if (test_and_clear_bit(BNXT_VXLAN_ADD_PORT_SP_EVENT, &bp->sp_event)) {
7764 bnxt_hwrm_tunnel_dst_port_alloc(
7766 TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN);
7768 if (test_and_clear_bit(BNXT_VXLAN_DEL_PORT_SP_EVENT, &bp->sp_event)) {
7769 bnxt_hwrm_tunnel_dst_port_free(
7770 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN);
7772 if (test_and_clear_bit(BNXT_GENEVE_ADD_PORT_SP_EVENT, &bp->sp_event)) {
7773 bnxt_hwrm_tunnel_dst_port_alloc(
7775 TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE);
7777 if (test_and_clear_bit(BNXT_GENEVE_DEL_PORT_SP_EVENT, &bp->sp_event)) {
7778 bnxt_hwrm_tunnel_dst_port_free(
7779 bp, TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE);
7781 if (test_and_clear_bit(BNXT_PERIODIC_STATS_SP_EVENT, &bp->sp_event)) {
7782 bnxt_hwrm_port_qstats(bp);
7783 bnxt_hwrm_port_qstats_ext(bp);
7786 if (test_and_clear_bit(BNXT_LINK_CHNG_SP_EVENT, &bp->sp_event)) {
7789 mutex_lock(&bp->link_lock);
7790 if (test_and_clear_bit(BNXT_LINK_SPEED_CHNG_SP_EVENT,
7792 bnxt_hwrm_phy_qcaps(bp);
7794 rc = bnxt_update_link(bp, true);
7795 mutex_unlock(&bp->link_lock);
7797 netdev_err(bp->dev, "SP task can't update link (rc: %x)\n",
7800 if (test_and_clear_bit(BNXT_UPDATE_PHY_SP_EVENT, &bp->sp_event)) {
7803 mutex_lock(&bp->link_lock);
7804 rc = bnxt_update_phy_setting(bp);
7805 mutex_unlock(&bp->link_lock);
7807 netdev_warn(bp->dev, "update phy settings retry failed\n");
7809 bp->link_info.phy_retry = false;
7810 netdev_info(bp->dev, "update phy settings retry succeeded\n");
7813 if (test_and_clear_bit(BNXT_HWRM_PORT_MODULE_SP_EVENT, &bp->sp_event)) {
7814 mutex_lock(&bp->link_lock);
7815 bnxt_get_port_module_status(bp);
7816 mutex_unlock(&bp->link_lock);
7819 if (test_and_clear_bit(BNXT_FLOW_STATS_SP_EVENT, &bp->sp_event))
7820 bnxt_tc_flow_stats_work(bp);
7822 /* These functions below will clear BNXT_STATE_IN_SP_TASK. They
7823 * must be the last functions to be called before exiting.
7825 if (test_and_clear_bit(BNXT_RESET_TASK_SP_EVENT, &bp->sp_event))
7826 bnxt_reset(bp, false);
7828 if (test_and_clear_bit(BNXT_RESET_TASK_SILENT_SP_EVENT, &bp->sp_event))
7829 bnxt_reset(bp, true);
7831 smp_mb__before_atomic();
7832 clear_bit(BNXT_STATE_IN_SP_TASK, &bp->state);
7835 /* Under rtnl_lock */
7836 int bnxt_check_rings(struct bnxt *bp, int tx, int rx, bool sh, int tcs,
7839 int max_rx, max_tx, tx_sets = 1;
7840 int tx_rings_needed;
7847 rc = bnxt_get_max_rings(bp, &max_rx, &max_tx, sh);
7854 tx_rings_needed = tx * tx_sets + tx_xdp;
7855 if (max_tx < tx_rings_needed)
7859 if (bp->flags & BNXT_FLAG_RFS)
7862 if (bp->flags & BNXT_FLAG_AGG_RINGS)
7864 cp = sh ? max_t(int, tx_rings_needed, rx) : tx_rings_needed + rx;
7865 if (BNXT_NEW_RM(bp))
7866 cp += bnxt_get_ulp_msix_num(bp);
7867 return bnxt_hwrm_check_rings(bp, tx_rings_needed, rx_rings, rx, cp,
7871 static void bnxt_unmap_bars(struct bnxt *bp, struct pci_dev *pdev)
7874 pci_iounmap(pdev, bp->bar2);
7879 pci_iounmap(pdev, bp->bar1);
7884 pci_iounmap(pdev, bp->bar0);
7889 static void bnxt_cleanup_pci(struct bnxt *bp)
7891 bnxt_unmap_bars(bp, bp->pdev);
7892 pci_release_regions(bp->pdev);
7893 pci_disable_device(bp->pdev);
7896 static void bnxt_init_dflt_coal(struct bnxt *bp)
7898 struct bnxt_coal *coal;
7900 /* Tick values in micro seconds.
7901 * 1 coal_buf x bufs_per_record = 1 completion record.
7903 coal = &bp->rx_coal;
7904 coal->coal_ticks = 14;
7905 coal->coal_bufs = 30;
7906 coal->coal_ticks_irq = 1;
7907 coal->coal_bufs_irq = 2;
7908 coal->idle_thresh = 50;
7909 coal->bufs_per_record = 2;
7910 coal->budget = 64; /* NAPI budget */
7912 coal = &bp->tx_coal;
7913 coal->coal_ticks = 28;
7914 coal->coal_bufs = 30;
7915 coal->coal_ticks_irq = 2;
7916 coal->coal_bufs_irq = 2;
7917 coal->bufs_per_record = 1;
7919 bp->stats_coal_ticks = BNXT_DEF_STATS_COAL_TICKS;
7922 static int bnxt_init_board(struct pci_dev *pdev, struct net_device *dev)
7925 struct bnxt *bp = netdev_priv(dev);
7927 SET_NETDEV_DEV(dev, &pdev->dev);
7929 /* enable device (incl. PCI PM wakeup), and bus-mastering */
7930 rc = pci_enable_device(pdev);
7932 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
7936 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
7938 "Cannot find PCI device base address, aborting\n");
7940 goto init_err_disable;
7943 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
7945 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
7946 goto init_err_disable;
7949 if (dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64)) != 0 &&
7950 dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32)) != 0) {
7951 dev_err(&pdev->dev, "System does not support DMA, aborting\n");
7952 goto init_err_disable;
7955 pci_set_master(pdev);
7960 bp->bar0 = pci_ioremap_bar(pdev, 0);
7962 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
7964 goto init_err_release;
7967 bp->bar1 = pci_ioremap_bar(pdev, 2);
7969 dev_err(&pdev->dev, "Cannot map doorbell registers, aborting\n");
7971 goto init_err_release;
7974 bp->bar2 = pci_ioremap_bar(pdev, 4);
7976 dev_err(&pdev->dev, "Cannot map bar4 registers, aborting\n");
7978 goto init_err_release;
7981 pci_enable_pcie_error_reporting(pdev);
7983 INIT_WORK(&bp->sp_task, bnxt_sp_task);
7985 spin_lock_init(&bp->ntp_fltr_lock);
7987 bp->rx_ring_size = BNXT_DEFAULT_RX_RING_SIZE;
7988 bp->tx_ring_size = BNXT_DEFAULT_TX_RING_SIZE;
7990 bnxt_init_dflt_coal(bp);
7992 timer_setup(&bp->timer, bnxt_timer, 0);
7993 bp->current_interval = BNXT_TIMER_INTERVAL;
7995 clear_bit(BNXT_STATE_OPEN, &bp->state);
7999 bnxt_unmap_bars(bp, pdev);
8000 pci_release_regions(pdev);
8003 pci_disable_device(pdev);
8009 /* rtnl_lock held */
8010 static int bnxt_change_mac_addr(struct net_device *dev, void *p)
8012 struct sockaddr *addr = p;
8013 struct bnxt *bp = netdev_priv(dev);
8016 if (!is_valid_ether_addr(addr->sa_data))
8017 return -EADDRNOTAVAIL;
8019 if (ether_addr_equal(addr->sa_data, dev->dev_addr))
8022 rc = bnxt_approve_mac(bp, addr->sa_data, true);
8026 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
8027 if (netif_running(dev)) {
8028 bnxt_close_nic(bp, false, false);
8029 rc = bnxt_open_nic(bp, false, false);
8035 /* rtnl_lock held */
8036 static int bnxt_change_mtu(struct net_device *dev, int new_mtu)
8038 struct bnxt *bp = netdev_priv(dev);
8040 if (netif_running(dev))
8041 bnxt_close_nic(bp, false, false);
8044 bnxt_set_ring_params(bp);
8046 if (netif_running(dev))
8047 return bnxt_open_nic(bp, false, false);
8052 int bnxt_setup_mq_tc(struct net_device *dev, u8 tc)
8054 struct bnxt *bp = netdev_priv(dev);
8058 if (tc > bp->max_tc) {
8059 netdev_err(dev, "Too many traffic classes requested: %d. Max supported is %d.\n",
8064 if (netdev_get_num_tc(dev) == tc)
8067 if (bp->flags & BNXT_FLAG_SHARED_RINGS)
8070 rc = bnxt_check_rings(bp, bp->tx_nr_rings_per_tc, bp->rx_nr_rings,
8071 sh, tc, bp->tx_nr_rings_xdp);
8075 /* Needs to close the device and do hw resource re-allocations */
8076 if (netif_running(bp->dev))
8077 bnxt_close_nic(bp, true, false);
8080 bp->tx_nr_rings = bp->tx_nr_rings_per_tc * tc;
8081 netdev_set_num_tc(dev, tc);
8083 bp->tx_nr_rings = bp->tx_nr_rings_per_tc;
8084 netdev_reset_tc(dev);
8086 bp->tx_nr_rings += bp->tx_nr_rings_xdp;
8087 bp->cp_nr_rings = sh ? max_t(int, bp->tx_nr_rings, bp->rx_nr_rings) :
8088 bp->tx_nr_rings + bp->rx_nr_rings;
8089 bp->num_stat_ctxs = bp->cp_nr_rings;
8091 if (netif_running(bp->dev))
8092 return bnxt_open_nic(bp, true, false);
8097 static int bnxt_setup_tc_block_cb(enum tc_setup_type type, void *type_data,
8100 struct bnxt *bp = cb_priv;
8102 if (!bnxt_tc_flower_enabled(bp) ||
8103 !tc_cls_can_offload_and_chain0(bp->dev, type_data))
8107 case TC_SETUP_CLSFLOWER:
8108 return bnxt_tc_setup_flower(bp, bp->pf.fw_fid, type_data);
8114 static int bnxt_setup_tc_block(struct net_device *dev,
8115 struct tc_block_offload *f)
8117 struct bnxt *bp = netdev_priv(dev);
8119 if (f->binder_type != TCF_BLOCK_BINDER_TYPE_CLSACT_INGRESS)
8122 switch (f->command) {
8124 return tcf_block_cb_register(f->block, bnxt_setup_tc_block_cb,
8126 case TC_BLOCK_UNBIND:
8127 tcf_block_cb_unregister(f->block, bnxt_setup_tc_block_cb, bp);
8134 static int bnxt_setup_tc(struct net_device *dev, enum tc_setup_type type,
8138 case TC_SETUP_BLOCK:
8139 return bnxt_setup_tc_block(dev, type_data);
8140 case TC_SETUP_QDISC_MQPRIO: {
8141 struct tc_mqprio_qopt *mqprio = type_data;
8143 mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS;
8145 return bnxt_setup_mq_tc(dev, mqprio->num_tc);
8152 #ifdef CONFIG_RFS_ACCEL
8153 static bool bnxt_fltr_match(struct bnxt_ntuple_filter *f1,
8154 struct bnxt_ntuple_filter *f2)
8156 struct flow_keys *keys1 = &f1->fkeys;
8157 struct flow_keys *keys2 = &f2->fkeys;
8159 if (keys1->addrs.v4addrs.src == keys2->addrs.v4addrs.src &&
8160 keys1->addrs.v4addrs.dst == keys2->addrs.v4addrs.dst &&
8161 keys1->ports.ports == keys2->ports.ports &&
8162 keys1->basic.ip_proto == keys2->basic.ip_proto &&
8163 keys1->basic.n_proto == keys2->basic.n_proto &&
8164 keys1->control.flags == keys2->control.flags &&
8165 ether_addr_equal(f1->src_mac_addr, f2->src_mac_addr) &&
8166 ether_addr_equal(f1->dst_mac_addr, f2->dst_mac_addr))
8172 static int bnxt_rx_flow_steer(struct net_device *dev, const struct sk_buff *skb,
8173 u16 rxq_index, u32 flow_id)
8175 struct bnxt *bp = netdev_priv(dev);
8176 struct bnxt_ntuple_filter *fltr, *new_fltr;
8177 struct flow_keys *fkeys;
8178 struct ethhdr *eth = (struct ethhdr *)skb_mac_header(skb);
8179 int rc = 0, idx, bit_id, l2_idx = 0;
8180 struct hlist_head *head;
8182 if (!ether_addr_equal(dev->dev_addr, eth->h_dest)) {
8183 struct bnxt_vnic_info *vnic = &bp->vnic_info[0];
8186 netif_addr_lock_bh(dev);
8187 for (j = 0; j < vnic->uc_filter_count; j++, off += ETH_ALEN) {
8188 if (ether_addr_equal(eth->h_dest,
8189 vnic->uc_list + off)) {
8194 netif_addr_unlock_bh(dev);
8198 new_fltr = kzalloc(sizeof(*new_fltr), GFP_ATOMIC);
8202 fkeys = &new_fltr->fkeys;
8203 if (!skb_flow_dissect_flow_keys(skb, fkeys, 0)) {
8204 rc = -EPROTONOSUPPORT;
8208 if ((fkeys->basic.n_proto != htons(ETH_P_IP) &&
8209 fkeys->basic.n_proto != htons(ETH_P_IPV6)) ||
8210 ((fkeys->basic.ip_proto != IPPROTO_TCP) &&
8211 (fkeys->basic.ip_proto != IPPROTO_UDP))) {
8212 rc = -EPROTONOSUPPORT;
8215 if (fkeys->basic.n_proto == htons(ETH_P_IPV6) &&
8216 bp->hwrm_spec_code < 0x10601) {
8217 rc = -EPROTONOSUPPORT;
8220 if ((fkeys->control.flags & FLOW_DIS_ENCAPSULATION) &&
8221 bp->hwrm_spec_code < 0x10601) {
8222 rc = -EPROTONOSUPPORT;
8226 memcpy(new_fltr->dst_mac_addr, eth->h_dest, ETH_ALEN);
8227 memcpy(new_fltr->src_mac_addr, eth->h_source, ETH_ALEN);
8229 idx = skb_get_hash_raw(skb) & BNXT_NTP_FLTR_HASH_MASK;
8230 head = &bp->ntp_fltr_hash_tbl[idx];
8232 hlist_for_each_entry_rcu(fltr, head, hash) {
8233 if (bnxt_fltr_match(fltr, new_fltr)) {
8241 spin_lock_bh(&bp->ntp_fltr_lock);
8242 bit_id = bitmap_find_free_region(bp->ntp_fltr_bmap,
8243 BNXT_NTP_FLTR_MAX_FLTR, 0);
8245 spin_unlock_bh(&bp->ntp_fltr_lock);
8250 new_fltr->sw_id = (u16)bit_id;
8251 new_fltr->flow_id = flow_id;
8252 new_fltr->l2_fltr_idx = l2_idx;
8253 new_fltr->rxq = rxq_index;
8254 hlist_add_head_rcu(&new_fltr->hash, head);
8255 bp->ntp_fltr_count++;
8256 spin_unlock_bh(&bp->ntp_fltr_lock);
8258 set_bit(BNXT_RX_NTP_FLTR_SP_EVENT, &bp->sp_event);
8259 bnxt_queue_sp_work(bp);
8261 return new_fltr->sw_id;
8268 static void bnxt_cfg_ntp_filters(struct bnxt *bp)
8272 for (i = 0; i < BNXT_NTP_FLTR_HASH_SIZE; i++) {
8273 struct hlist_head *head;
8274 struct hlist_node *tmp;
8275 struct bnxt_ntuple_filter *fltr;
8278 head = &bp->ntp_fltr_hash_tbl[i];
8279 hlist_for_each_entry_safe(fltr, tmp, head, hash) {
8282 if (test_bit(BNXT_FLTR_VALID, &fltr->state)) {
8283 if (rps_may_expire_flow(bp->dev, fltr->rxq,
8286 bnxt_hwrm_cfa_ntuple_filter_free(bp,
8291 rc = bnxt_hwrm_cfa_ntuple_filter_alloc(bp,
8296 set_bit(BNXT_FLTR_VALID, &fltr->state);
8300 spin_lock_bh(&bp->ntp_fltr_lock);
8301 hlist_del_rcu(&fltr->hash);
8302 bp->ntp_fltr_count--;
8303 spin_unlock_bh(&bp->ntp_fltr_lock);
8305 clear_bit(fltr->sw_id, bp->ntp_fltr_bmap);
8310 if (test_and_clear_bit(BNXT_HWRM_PF_UNLOAD_SP_EVENT, &bp->sp_event))
8311 netdev_info(bp->dev, "Receive PF driver unload event!");
8316 static void bnxt_cfg_ntp_filters(struct bnxt *bp)
8320 #endif /* CONFIG_RFS_ACCEL */
8322 static void bnxt_udp_tunnel_add(struct net_device *dev,
8323 struct udp_tunnel_info *ti)
8325 struct bnxt *bp = netdev_priv(dev);
8327 if (ti->sa_family != AF_INET6 && ti->sa_family != AF_INET)
8330 if (!netif_running(dev))
8334 case UDP_TUNNEL_TYPE_VXLAN:
8335 if (bp->vxlan_port_cnt && bp->vxlan_port != ti->port)
8338 bp->vxlan_port_cnt++;
8339 if (bp->vxlan_port_cnt == 1) {
8340 bp->vxlan_port = ti->port;
8341 set_bit(BNXT_VXLAN_ADD_PORT_SP_EVENT, &bp->sp_event);
8342 bnxt_queue_sp_work(bp);
8345 case UDP_TUNNEL_TYPE_GENEVE:
8346 if (bp->nge_port_cnt && bp->nge_port != ti->port)
8350 if (bp->nge_port_cnt == 1) {
8351 bp->nge_port = ti->port;
8352 set_bit(BNXT_GENEVE_ADD_PORT_SP_EVENT, &bp->sp_event);
8359 bnxt_queue_sp_work(bp);
8362 static void bnxt_udp_tunnel_del(struct net_device *dev,
8363 struct udp_tunnel_info *ti)
8365 struct bnxt *bp = netdev_priv(dev);
8367 if (ti->sa_family != AF_INET6 && ti->sa_family != AF_INET)
8370 if (!netif_running(dev))
8374 case UDP_TUNNEL_TYPE_VXLAN:
8375 if (!bp->vxlan_port_cnt || bp->vxlan_port != ti->port)
8377 bp->vxlan_port_cnt--;
8379 if (bp->vxlan_port_cnt != 0)
8382 set_bit(BNXT_VXLAN_DEL_PORT_SP_EVENT, &bp->sp_event);
8384 case UDP_TUNNEL_TYPE_GENEVE:
8385 if (!bp->nge_port_cnt || bp->nge_port != ti->port)
8389 if (bp->nge_port_cnt != 0)
8392 set_bit(BNXT_GENEVE_DEL_PORT_SP_EVENT, &bp->sp_event);
8398 bnxt_queue_sp_work(bp);
8401 static int bnxt_bridge_getlink(struct sk_buff *skb, u32 pid, u32 seq,
8402 struct net_device *dev, u32 filter_mask,
8405 struct bnxt *bp = netdev_priv(dev);
8407 return ndo_dflt_bridge_getlink(skb, pid, seq, dev, bp->br_mode, 0, 0,
8408 nlflags, filter_mask, NULL);
8411 static int bnxt_bridge_setlink(struct net_device *dev, struct nlmsghdr *nlh,
8414 struct bnxt *bp = netdev_priv(dev);
8415 struct nlattr *attr, *br_spec;
8418 if (bp->hwrm_spec_code < 0x10708 || !BNXT_SINGLE_PF(bp))
8421 br_spec = nlmsg_find_attr(nlh, sizeof(struct ifinfomsg), IFLA_AF_SPEC);
8425 nla_for_each_nested(attr, br_spec, rem) {
8428 if (nla_type(attr) != IFLA_BRIDGE_MODE)
8431 if (nla_len(attr) < sizeof(mode))
8434 mode = nla_get_u16(attr);
8435 if (mode == bp->br_mode)
8438 rc = bnxt_hwrm_set_br_mode(bp, mode);
8446 static int bnxt_get_phys_port_name(struct net_device *dev, char *buf,
8449 struct bnxt *bp = netdev_priv(dev);
8452 /* The PF and it's VF-reps only support the switchdev framework */
8456 rc = snprintf(buf, len, "p%d", bp->pf.port_id);
8463 int bnxt_port_attr_get(struct bnxt *bp, struct switchdev_attr *attr)
8465 if (bp->eswitch_mode != DEVLINK_ESWITCH_MODE_SWITCHDEV)
8468 /* The PF and it's VF-reps only support the switchdev framework */
8473 case SWITCHDEV_ATTR_ID_PORT_PARENT_ID:
8474 attr->u.ppid.id_len = sizeof(bp->switch_id);
8475 memcpy(attr->u.ppid.id, bp->switch_id, attr->u.ppid.id_len);
8483 static int bnxt_swdev_port_attr_get(struct net_device *dev,
8484 struct switchdev_attr *attr)
8486 return bnxt_port_attr_get(netdev_priv(dev), attr);
8489 static const struct switchdev_ops bnxt_switchdev_ops = {
8490 .switchdev_port_attr_get = bnxt_swdev_port_attr_get
8493 static const struct net_device_ops bnxt_netdev_ops = {
8494 .ndo_open = bnxt_open,
8495 .ndo_start_xmit = bnxt_start_xmit,
8496 .ndo_stop = bnxt_close,
8497 .ndo_get_stats64 = bnxt_get_stats64,
8498 .ndo_set_rx_mode = bnxt_set_rx_mode,
8499 .ndo_do_ioctl = bnxt_ioctl,
8500 .ndo_validate_addr = eth_validate_addr,
8501 .ndo_set_mac_address = bnxt_change_mac_addr,
8502 .ndo_change_mtu = bnxt_change_mtu,
8503 .ndo_fix_features = bnxt_fix_features,
8504 .ndo_set_features = bnxt_set_features,
8505 .ndo_tx_timeout = bnxt_tx_timeout,
8506 #ifdef CONFIG_BNXT_SRIOV
8507 .ndo_get_vf_config = bnxt_get_vf_config,
8508 .ndo_set_vf_mac = bnxt_set_vf_mac,
8509 .ndo_set_vf_vlan = bnxt_set_vf_vlan,
8510 .ndo_set_vf_rate = bnxt_set_vf_bw,
8511 .ndo_set_vf_link_state = bnxt_set_vf_link_state,
8512 .ndo_set_vf_spoofchk = bnxt_set_vf_spoofchk,
8513 .ndo_set_vf_trust = bnxt_set_vf_trust,
8515 .ndo_setup_tc = bnxt_setup_tc,
8516 #ifdef CONFIG_RFS_ACCEL
8517 .ndo_rx_flow_steer = bnxt_rx_flow_steer,
8519 .ndo_udp_tunnel_add = bnxt_udp_tunnel_add,
8520 .ndo_udp_tunnel_del = bnxt_udp_tunnel_del,
8521 .ndo_bpf = bnxt_xdp,
8522 .ndo_bridge_getlink = bnxt_bridge_getlink,
8523 .ndo_bridge_setlink = bnxt_bridge_setlink,
8524 .ndo_get_phys_port_name = bnxt_get_phys_port_name
8527 static void bnxt_remove_one(struct pci_dev *pdev)
8529 struct net_device *dev = pci_get_drvdata(pdev);
8530 struct bnxt *bp = netdev_priv(dev);
8533 bnxt_sriov_disable(bp);
8534 bnxt_dl_unregister(bp);
8537 pci_disable_pcie_error_reporting(pdev);
8538 unregister_netdev(dev);
8539 bnxt_shutdown_tc(bp);
8540 bnxt_cancel_sp_work(bp);
8543 bnxt_clear_int_mode(bp);
8544 bnxt_hwrm_func_drv_unrgtr(bp);
8545 bnxt_free_hwrm_resources(bp);
8546 bnxt_free_hwrm_short_cmd_req(bp);
8547 bnxt_ethtool_free(bp);
8551 bnxt_cleanup_pci(bp);
8555 static int bnxt_probe_phy(struct bnxt *bp)
8558 struct bnxt_link_info *link_info = &bp->link_info;
8560 rc = bnxt_hwrm_phy_qcaps(bp);
8562 netdev_err(bp->dev, "Probe phy can't get phy capabilities (rc: %x)\n",
8566 mutex_init(&bp->link_lock);
8568 rc = bnxt_update_link(bp, false);
8570 netdev_err(bp->dev, "Probe phy can't update link (rc: %x)\n",
8575 /* Older firmware does not have supported_auto_speeds, so assume
8576 * that all supported speeds can be autonegotiated.
8578 if (link_info->auto_link_speeds && !link_info->support_auto_speeds)
8579 link_info->support_auto_speeds = link_info->support_speeds;
8581 /*initialize the ethool setting copy with NVM settings */
8582 if (BNXT_AUTO_MODE(link_info->auto_mode)) {
8583 link_info->autoneg = BNXT_AUTONEG_SPEED;
8584 if (bp->hwrm_spec_code >= 0x10201) {
8585 if (link_info->auto_pause_setting &
8586 PORT_PHY_CFG_REQ_AUTO_PAUSE_AUTONEG_PAUSE)
8587 link_info->autoneg |= BNXT_AUTONEG_FLOW_CTRL;
8589 link_info->autoneg |= BNXT_AUTONEG_FLOW_CTRL;
8591 link_info->advertising = link_info->auto_link_speeds;
8593 link_info->req_link_speed = link_info->force_link_speed;
8594 link_info->req_duplex = link_info->duplex_setting;
8596 if (link_info->autoneg & BNXT_AUTONEG_FLOW_CTRL)
8597 link_info->req_flow_ctrl =
8598 link_info->auto_pause_setting & BNXT_LINK_PAUSE_BOTH;
8600 link_info->req_flow_ctrl = link_info->force_pause_setting;
8604 static int bnxt_get_max_irq(struct pci_dev *pdev)
8608 if (!pdev->msix_cap)
8611 pci_read_config_word(pdev, pdev->msix_cap + PCI_MSIX_FLAGS, &ctrl);
8612 return (ctrl & PCI_MSIX_FLAGS_QSIZE) + 1;
8615 static void _bnxt_get_max_rings(struct bnxt *bp, int *max_rx, int *max_tx,
8618 struct bnxt_hw_resc *hw_resc = &bp->hw_resc;
8619 int max_ring_grps = 0;
8621 *max_tx = hw_resc->max_tx_rings;
8622 *max_rx = hw_resc->max_rx_rings;
8623 *max_cp = min_t(int, bnxt_get_max_func_cp_rings_for_en(bp),
8625 *max_cp = min_t(int, *max_cp, hw_resc->max_stat_ctxs);
8626 max_ring_grps = hw_resc->max_hw_ring_grps;
8627 if (BNXT_CHIP_TYPE_NITRO_A0(bp) && BNXT_PF(bp)) {
8631 if (bp->flags & BNXT_FLAG_AGG_RINGS)
8633 *max_rx = min_t(int, *max_rx, max_ring_grps);
8636 int bnxt_get_max_rings(struct bnxt *bp, int *max_rx, int *max_tx, bool shared)
8640 _bnxt_get_max_rings(bp, &rx, &tx, &cp);
8643 if (!rx || !tx || !cp)
8646 return bnxt_trim_rings(bp, max_rx, max_tx, cp, shared);
8649 static int bnxt_get_dflt_rings(struct bnxt *bp, int *max_rx, int *max_tx,
8654 rc = bnxt_get_max_rings(bp, max_rx, max_tx, shared);
8655 if (rc && (bp->flags & BNXT_FLAG_AGG_RINGS)) {
8656 /* Not enough rings, try disabling agg rings. */
8657 bp->flags &= ~BNXT_FLAG_AGG_RINGS;
8658 rc = bnxt_get_max_rings(bp, max_rx, max_tx, shared);
8660 /* set BNXT_FLAG_AGG_RINGS back for consistency */
8661 bp->flags |= BNXT_FLAG_AGG_RINGS;
8664 bp->flags |= BNXT_FLAG_NO_AGG_RINGS;
8665 bp->dev->hw_features &= ~(NETIF_F_LRO | NETIF_F_GRO_HW);
8666 bp->dev->features &= ~(NETIF_F_LRO | NETIF_F_GRO_HW);
8667 bnxt_set_ring_params(bp);
8670 if (bp->flags & BNXT_FLAG_ROCE_CAP) {
8671 int max_cp, max_stat, max_irq;
8673 /* Reserve minimum resources for RoCE */
8674 max_cp = bnxt_get_max_func_cp_rings(bp);
8675 max_stat = bnxt_get_max_func_stat_ctxs(bp);
8676 max_irq = bnxt_get_max_func_irqs(bp);
8677 if (max_cp <= BNXT_MIN_ROCE_CP_RINGS ||
8678 max_irq <= BNXT_MIN_ROCE_CP_RINGS ||
8679 max_stat <= BNXT_MIN_ROCE_STAT_CTXS)
8682 max_cp -= BNXT_MIN_ROCE_CP_RINGS;
8683 max_irq -= BNXT_MIN_ROCE_CP_RINGS;
8684 max_stat -= BNXT_MIN_ROCE_STAT_CTXS;
8685 max_cp = min_t(int, max_cp, max_irq);
8686 max_cp = min_t(int, max_cp, max_stat);
8687 rc = bnxt_trim_rings(bp, max_rx, max_tx, max_cp, shared);
8694 /* In initial default shared ring setting, each shared ring must have a
8697 static void bnxt_trim_dflt_sh_rings(struct bnxt *bp)
8699 bp->cp_nr_rings = min_t(int, bp->tx_nr_rings_per_tc, bp->rx_nr_rings);
8700 bp->rx_nr_rings = bp->cp_nr_rings;
8701 bp->tx_nr_rings_per_tc = bp->cp_nr_rings;
8702 bp->tx_nr_rings = bp->tx_nr_rings_per_tc;
8705 static int bnxt_set_dflt_rings(struct bnxt *bp, bool sh)
8707 int dflt_rings, max_rx_rings, max_tx_rings, rc;
8709 if (!bnxt_can_reserve_rings(bp))
8713 bp->flags |= BNXT_FLAG_SHARED_RINGS;
8714 dflt_rings = netif_get_num_default_rss_queues();
8715 /* Reduce default rings on multi-port cards so that total default
8716 * rings do not exceed CPU count.
8718 if (bp->port_count > 1) {
8720 max_t(int, num_online_cpus() / bp->port_count, 1);
8722 dflt_rings = min_t(int, dflt_rings, max_rings);
8724 rc = bnxt_get_dflt_rings(bp, &max_rx_rings, &max_tx_rings, sh);
8727 bp->rx_nr_rings = min_t(int, dflt_rings, max_rx_rings);
8728 bp->tx_nr_rings_per_tc = min_t(int, dflt_rings, max_tx_rings);
8730 bnxt_trim_dflt_sh_rings(bp);
8732 bp->cp_nr_rings = bp->tx_nr_rings_per_tc + bp->rx_nr_rings;
8733 bp->tx_nr_rings = bp->tx_nr_rings_per_tc;
8735 rc = __bnxt_reserve_rings(bp);
8737 netdev_warn(bp->dev, "Unable to reserve tx rings\n");
8738 bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
8740 bnxt_trim_dflt_sh_rings(bp);
8742 /* Rings may have been trimmed, re-reserve the trimmed rings. */
8743 if (bnxt_need_reserve_rings(bp)) {
8744 rc = __bnxt_reserve_rings(bp);
8746 netdev_warn(bp->dev, "2nd rings reservation failed.\n");
8747 bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
8749 bp->num_stat_ctxs = bp->cp_nr_rings;
8750 if (BNXT_CHIP_TYPE_NITRO_A0(bp)) {
8757 static int bnxt_init_dflt_ring_mode(struct bnxt *bp)
8761 if (bp->tx_nr_rings)
8764 bnxt_ulp_irq_stop(bp);
8765 bnxt_clear_int_mode(bp);
8766 rc = bnxt_set_dflt_rings(bp, true);
8768 netdev_err(bp->dev, "Not enough rings available.\n");
8769 goto init_dflt_ring_err;
8771 rc = bnxt_init_int_mode(bp);
8773 goto init_dflt_ring_err;
8775 bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
8776 if (bnxt_rfs_supported(bp) && bnxt_rfs_capable(bp)) {
8777 bp->flags |= BNXT_FLAG_RFS;
8778 bp->dev->features |= NETIF_F_NTUPLE;
8781 bnxt_ulp_irq_restart(bp, rc);
8785 int bnxt_restore_pf_fw_resources(struct bnxt *bp)
8790 bnxt_hwrm_func_qcaps(bp);
8792 if (netif_running(bp->dev))
8793 __bnxt_close_nic(bp, true, false);
8795 bnxt_ulp_irq_stop(bp);
8796 bnxt_clear_int_mode(bp);
8797 rc = bnxt_init_int_mode(bp);
8798 bnxt_ulp_irq_restart(bp, rc);
8800 if (netif_running(bp->dev)) {
8804 rc = bnxt_open_nic(bp, true, false);
8810 static int bnxt_init_mac_addr(struct bnxt *bp)
8815 memcpy(bp->dev->dev_addr, bp->pf.mac_addr, ETH_ALEN);
8817 #ifdef CONFIG_BNXT_SRIOV
8818 struct bnxt_vf_info *vf = &bp->vf;
8819 bool strict_approval = true;
8821 if (is_valid_ether_addr(vf->mac_addr)) {
8822 /* overwrite netdev dev_addr with admin VF MAC */
8823 memcpy(bp->dev->dev_addr, vf->mac_addr, ETH_ALEN);
8824 /* Older PF driver or firmware may not approve this
8827 strict_approval = false;
8829 eth_hw_addr_random(bp->dev);
8831 rc = bnxt_approve_mac(bp, bp->dev->dev_addr, strict_approval);
8837 static int bnxt_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
8839 static int version_printed;
8840 struct net_device *dev;
8844 if (pci_is_bridge(pdev))
8847 if (version_printed++ == 0)
8848 pr_info("%s", version);
8850 max_irqs = bnxt_get_max_irq(pdev);
8851 dev = alloc_etherdev_mq(sizeof(*bp), max_irqs);
8855 bp = netdev_priv(dev);
8857 if (bnxt_vf_pciid(ent->driver_data))
8858 bp->flags |= BNXT_FLAG_VF;
8861 bp->flags |= BNXT_FLAG_MSIX_CAP;
8863 rc = bnxt_init_board(pdev, dev);
8867 dev->netdev_ops = &bnxt_netdev_ops;
8868 dev->watchdog_timeo = BNXT_TX_TIMEOUT;
8869 dev->ethtool_ops = &bnxt_ethtool_ops;
8870 SWITCHDEV_SET_OPS(dev, &bnxt_switchdev_ops);
8871 pci_set_drvdata(pdev, dev);
8873 rc = bnxt_alloc_hwrm_resources(bp);
8875 goto init_err_pci_clean;
8877 mutex_init(&bp->hwrm_cmd_lock);
8878 rc = bnxt_hwrm_ver_get(bp);
8880 goto init_err_pci_clean;
8882 if (bp->fw_cap & BNXT_FW_CAP_SHORT_CMD) {
8883 rc = bnxt_alloc_hwrm_short_cmd_req(bp);
8885 goto init_err_pci_clean;
8888 rc = bnxt_hwrm_func_reset(bp);
8890 goto init_err_pci_clean;
8892 bnxt_hwrm_fw_set_time(bp);
8894 dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
8895 NETIF_F_TSO | NETIF_F_TSO6 |
8896 NETIF_F_GSO_UDP_TUNNEL | NETIF_F_GSO_GRE |
8897 NETIF_F_GSO_IPXIP4 |
8898 NETIF_F_GSO_UDP_TUNNEL_CSUM | NETIF_F_GSO_GRE_CSUM |
8899 NETIF_F_GSO_PARTIAL | NETIF_F_RXHASH |
8900 NETIF_F_RXCSUM | NETIF_F_GRO;
8902 if (!BNXT_CHIP_TYPE_NITRO_A0(bp))
8903 dev->hw_features |= NETIF_F_LRO;
8905 dev->hw_enc_features =
8906 NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
8907 NETIF_F_TSO | NETIF_F_TSO6 |
8908 NETIF_F_GSO_UDP_TUNNEL | NETIF_F_GSO_GRE |
8909 NETIF_F_GSO_UDP_TUNNEL_CSUM | NETIF_F_GSO_GRE_CSUM |
8910 NETIF_F_GSO_IPXIP4 | NETIF_F_GSO_PARTIAL;
8911 dev->gso_partial_features = NETIF_F_GSO_UDP_TUNNEL_CSUM |
8912 NETIF_F_GSO_GRE_CSUM;
8913 dev->vlan_features = dev->hw_features | NETIF_F_HIGHDMA;
8914 dev->hw_features |= NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_CTAG_TX |
8915 NETIF_F_HW_VLAN_STAG_RX | NETIF_F_HW_VLAN_STAG_TX;
8916 if (!BNXT_CHIP_TYPE_NITRO_A0(bp))
8917 dev->hw_features |= NETIF_F_GRO_HW;
8918 dev->features |= dev->hw_features | NETIF_F_HIGHDMA;
8919 if (dev->features & NETIF_F_GRO_HW)
8920 dev->features &= ~NETIF_F_LRO;
8921 dev->priv_flags |= IFF_UNICAST_FLT;
8923 #ifdef CONFIG_BNXT_SRIOV
8924 init_waitqueue_head(&bp->sriov_cfg_wait);
8925 mutex_init(&bp->sriov_lock);
8927 bp->gro_func = bnxt_gro_func_5730x;
8928 if (BNXT_CHIP_P4_PLUS(bp))
8929 bp->gro_func = bnxt_gro_func_5731x;
8931 bp->flags |= BNXT_FLAG_DOUBLE_DB;
8933 rc = bnxt_hwrm_func_drv_rgtr(bp);
8935 goto init_err_pci_clean;
8937 rc = bnxt_hwrm_func_rgtr_async_events(bp, NULL, 0);
8939 goto init_err_pci_clean;
8941 bp->ulp_probe = bnxt_ulp_probe;
8943 /* Get the MAX capabilities for this function */
8944 rc = bnxt_hwrm_func_qcaps(bp);
8946 netdev_err(bp->dev, "hwrm query capability failure rc: %x\n",
8949 goto init_err_pci_clean;
8951 rc = bnxt_init_mac_addr(bp);
8953 dev_err(&pdev->dev, "Unable to initialize mac address.\n");
8954 rc = -EADDRNOTAVAIL;
8955 goto init_err_pci_clean;
8957 rc = bnxt_hwrm_queue_qportcfg(bp);
8959 netdev_err(bp->dev, "hwrm query qportcfg failure rc: %x\n",
8962 goto init_err_pci_clean;
8965 bnxt_hwrm_func_qcfg(bp);
8966 bnxt_hwrm_port_led_qcaps(bp);
8967 bnxt_ethtool_init(bp);
8970 /* MTU range: 60 - FW defined max */
8971 dev->min_mtu = ETH_ZLEN;
8972 dev->max_mtu = bp->max_mtu;
8974 rc = bnxt_probe_phy(bp);
8976 goto init_err_pci_clean;
8978 bnxt_set_rx_skb_mode(bp, false);
8979 bnxt_set_tpa_flags(bp);
8980 bnxt_set_ring_params(bp);
8981 bnxt_set_max_func_irqs(bp, max_irqs);
8982 rc = bnxt_set_dflt_rings(bp, true);
8984 netdev_err(bp->dev, "Not enough rings available.\n");
8986 goto init_err_pci_clean;
8989 /* Default RSS hash cfg. */
8990 bp->rss_hash_cfg = VNIC_RSS_CFG_REQ_HASH_TYPE_IPV4 |
8991 VNIC_RSS_CFG_REQ_HASH_TYPE_TCP_IPV4 |
8992 VNIC_RSS_CFG_REQ_HASH_TYPE_IPV6 |
8993 VNIC_RSS_CFG_REQ_HASH_TYPE_TCP_IPV6;
8994 if (BNXT_CHIP_P4_PLUS(bp) && bp->hwrm_spec_code >= 0x10501) {
8995 bp->flags |= BNXT_FLAG_UDP_RSS_CAP;
8996 bp->rss_hash_cfg |= VNIC_RSS_CFG_REQ_HASH_TYPE_UDP_IPV4 |
8997 VNIC_RSS_CFG_REQ_HASH_TYPE_UDP_IPV6;
9000 bnxt_hwrm_vnic_qcaps(bp);
9001 if (bnxt_rfs_supported(bp)) {
9002 dev->hw_features |= NETIF_F_NTUPLE;
9003 if (bnxt_rfs_capable(bp)) {
9004 bp->flags |= BNXT_FLAG_RFS;
9005 dev->features |= NETIF_F_NTUPLE;
9009 if (dev->hw_features & NETIF_F_HW_VLAN_CTAG_RX)
9010 bp->flags |= BNXT_FLAG_STRIP_VLAN;
9012 rc = bnxt_init_int_mode(bp);
9014 goto init_err_pci_clean;
9016 /* No TC has been set yet and rings may have been trimmed due to
9017 * limited MSIX, so we re-initialize the TX rings per TC.
9019 bp->tx_nr_rings_per_tc = bp->tx_nr_rings;
9021 bnxt_get_wol_settings(bp);
9022 if (bp->flags & BNXT_FLAG_WOL_CAP)
9023 device_set_wakeup_enable(&pdev->dev, bp->wol);
9025 device_set_wakeup_capable(&pdev->dev, false);
9027 bnxt_hwrm_set_cache_line_size(bp, cache_line_size());
9032 create_singlethread_workqueue("bnxt_pf_wq");
9034 dev_err(&pdev->dev, "Unable to create workqueue.\n");
9035 goto init_err_pci_clean;
9041 rc = register_netdev(dev);
9043 goto init_err_cleanup_tc;
9046 bnxt_dl_register(bp);
9048 netdev_info(dev, "%s found at mem %lx, node addr %pM\n",
9049 board_info[ent->driver_data].name,
9050 (long)pci_resource_start(pdev, 0), dev->dev_addr);
9051 pcie_print_link_status(pdev);
9055 init_err_cleanup_tc:
9056 bnxt_shutdown_tc(bp);
9057 bnxt_clear_int_mode(bp);
9060 bnxt_cleanup_pci(bp);
9067 static void bnxt_shutdown(struct pci_dev *pdev)
9069 struct net_device *dev = pci_get_drvdata(pdev);
9076 bp = netdev_priv(dev);
9080 if (netif_running(dev))
9083 bnxt_ulp_shutdown(bp);
9085 if (system_state == SYSTEM_POWER_OFF) {
9086 bnxt_clear_int_mode(bp);
9087 pci_wake_from_d3(pdev, bp->wol);
9088 pci_set_power_state(pdev, PCI_D3hot);
9095 #ifdef CONFIG_PM_SLEEP
9096 static int bnxt_suspend(struct device *device)
9098 struct pci_dev *pdev = to_pci_dev(device);
9099 struct net_device *dev = pci_get_drvdata(pdev);
9100 struct bnxt *bp = netdev_priv(dev);
9104 if (netif_running(dev)) {
9105 netif_device_detach(dev);
9106 rc = bnxt_close(dev);
9108 bnxt_hwrm_func_drv_unrgtr(bp);
9113 static int bnxt_resume(struct device *device)
9115 struct pci_dev *pdev = to_pci_dev(device);
9116 struct net_device *dev = pci_get_drvdata(pdev);
9117 struct bnxt *bp = netdev_priv(dev);
9121 if (bnxt_hwrm_ver_get(bp) || bnxt_hwrm_func_drv_rgtr(bp)) {
9125 rc = bnxt_hwrm_func_reset(bp);
9130 bnxt_get_wol_settings(bp);
9131 if (netif_running(dev)) {
9132 rc = bnxt_open(dev);
9134 netif_device_attach(dev);
9142 static SIMPLE_DEV_PM_OPS(bnxt_pm_ops, bnxt_suspend, bnxt_resume);
9143 #define BNXT_PM_OPS (&bnxt_pm_ops)
9147 #define BNXT_PM_OPS NULL
9149 #endif /* CONFIG_PM_SLEEP */
9152 * bnxt_io_error_detected - called when PCI error is detected
9153 * @pdev: Pointer to PCI device
9154 * @state: The current pci connection state
9156 * This function is called after a PCI bus error affecting
9157 * this device has been detected.
9159 static pci_ers_result_t bnxt_io_error_detected(struct pci_dev *pdev,
9160 pci_channel_state_t state)
9162 struct net_device *netdev = pci_get_drvdata(pdev);
9163 struct bnxt *bp = netdev_priv(netdev);
9165 netdev_info(netdev, "PCI I/O error detected\n");
9168 netif_device_detach(netdev);
9172 if (state == pci_channel_io_perm_failure) {
9174 return PCI_ERS_RESULT_DISCONNECT;
9177 if (netif_running(netdev))
9180 pci_disable_device(pdev);
9183 /* Request a slot slot reset. */
9184 return PCI_ERS_RESULT_NEED_RESET;
9188 * bnxt_io_slot_reset - called after the pci bus has been reset.
9189 * @pdev: Pointer to PCI device
9191 * Restart the card from scratch, as if from a cold-boot.
9192 * At this point, the card has exprienced a hard reset,
9193 * followed by fixups by BIOS, and has its config space
9194 * set up identically to what it was at cold boot.
9196 static pci_ers_result_t bnxt_io_slot_reset(struct pci_dev *pdev)
9198 struct net_device *netdev = pci_get_drvdata(pdev);
9199 struct bnxt *bp = netdev_priv(netdev);
9201 pci_ers_result_t result = PCI_ERS_RESULT_DISCONNECT;
9203 netdev_info(bp->dev, "PCI Slot Reset\n");
9207 if (pci_enable_device(pdev)) {
9209 "Cannot re-enable PCI device after reset.\n");
9211 pci_set_master(pdev);
9213 err = bnxt_hwrm_func_reset(bp);
9214 if (!err && netif_running(netdev))
9215 err = bnxt_open(netdev);
9218 result = PCI_ERS_RESULT_RECOVERED;
9223 if (result != PCI_ERS_RESULT_RECOVERED && netif_running(netdev))
9228 err = pci_cleanup_aer_uncorrect_error_status(pdev);
9231 "pci_cleanup_aer_uncorrect_error_status failed 0x%0x\n",
9232 err); /* non-fatal, continue */
9235 return PCI_ERS_RESULT_RECOVERED;
9239 * bnxt_io_resume - called when traffic can start flowing again.
9240 * @pdev: Pointer to PCI device
9242 * This callback is called when the error recovery driver tells
9243 * us that its OK to resume normal operation.
9245 static void bnxt_io_resume(struct pci_dev *pdev)
9247 struct net_device *netdev = pci_get_drvdata(pdev);
9251 netif_device_attach(netdev);
9256 static const struct pci_error_handlers bnxt_err_handler = {
9257 .error_detected = bnxt_io_error_detected,
9258 .slot_reset = bnxt_io_slot_reset,
9259 .resume = bnxt_io_resume
9262 static struct pci_driver bnxt_pci_driver = {
9263 .name = DRV_MODULE_NAME,
9264 .id_table = bnxt_pci_tbl,
9265 .probe = bnxt_init_one,
9266 .remove = bnxt_remove_one,
9267 .shutdown = bnxt_shutdown,
9268 .driver.pm = BNXT_PM_OPS,
9269 .err_handler = &bnxt_err_handler,
9270 #if defined(CONFIG_BNXT_SRIOV)
9271 .sriov_configure = bnxt_sriov_configure,
9275 static int __init bnxt_init(void)
9278 return pci_register_driver(&bnxt_pci_driver);
9281 static void __exit bnxt_exit(void)
9283 pci_unregister_driver(&bnxt_pci_driver);
9285 destroy_workqueue(bnxt_pf_wq);
9289 module_init(bnxt_init);
9290 module_exit(bnxt_exit);