1 // SPDX-License-Identifier: GPL-2.0-only
2 /* Atlantic Network Driver
4 * Copyright (C) 2014-2019 aQuantia Corporation
5 * Copyright (C) 2019-2020 Marvell International Ltd.
8 /* File aq_pci_func.c: Definition of PCI functions. */
10 #include <linux/interrupt.h>
11 #include <linux/module.h>
17 #include "aq_pci_func.h"
18 #include "hw_atl/hw_atl_a0.h"
19 #include "hw_atl/hw_atl_b0.h"
20 #include "hw_atl2/hw_atl2.h"
21 #include "aq_filters.h"
22 #include "aq_drvinfo.h"
23 #include "aq_macsec.h"
25 static const struct pci_device_id aq_pci_tbl[] = {
26 { PCI_VDEVICE(AQUANTIA, AQ_DEVICE_ID_0001), },
27 { PCI_VDEVICE(AQUANTIA, AQ_DEVICE_ID_D100), },
28 { PCI_VDEVICE(AQUANTIA, AQ_DEVICE_ID_D107), },
29 { PCI_VDEVICE(AQUANTIA, AQ_DEVICE_ID_D108), },
30 { PCI_VDEVICE(AQUANTIA, AQ_DEVICE_ID_D109), },
32 { PCI_VDEVICE(AQUANTIA, AQ_DEVICE_ID_AQC100), },
33 { PCI_VDEVICE(AQUANTIA, AQ_DEVICE_ID_AQC107), },
34 { PCI_VDEVICE(AQUANTIA, AQ_DEVICE_ID_AQC108), },
35 { PCI_VDEVICE(AQUANTIA, AQ_DEVICE_ID_AQC109), },
36 { PCI_VDEVICE(AQUANTIA, AQ_DEVICE_ID_AQC111), },
37 { PCI_VDEVICE(AQUANTIA, AQ_DEVICE_ID_AQC112), },
39 { PCI_VDEVICE(AQUANTIA, AQ_DEVICE_ID_AQC100S), },
40 { PCI_VDEVICE(AQUANTIA, AQ_DEVICE_ID_AQC107S), },
41 { PCI_VDEVICE(AQUANTIA, AQ_DEVICE_ID_AQC108S), },
42 { PCI_VDEVICE(AQUANTIA, AQ_DEVICE_ID_AQC109S), },
43 { PCI_VDEVICE(AQUANTIA, AQ_DEVICE_ID_AQC111S), },
44 { PCI_VDEVICE(AQUANTIA, AQ_DEVICE_ID_AQC112S), },
46 { PCI_VDEVICE(AQUANTIA, AQ_DEVICE_ID_AQC113DEV), },
47 { PCI_VDEVICE(AQUANTIA, AQ_DEVICE_ID_AQC113CS), },
48 { PCI_VDEVICE(AQUANTIA, AQ_DEVICE_ID_AQC114CS), },
49 { PCI_VDEVICE(AQUANTIA, AQ_DEVICE_ID_AQC113), },
50 { PCI_VDEVICE(AQUANTIA, AQ_DEVICE_ID_AQC113C), },
51 { PCI_VDEVICE(AQUANTIA, AQ_DEVICE_ID_AQC115C), },
52 { PCI_VDEVICE(AQUANTIA, AQ_DEVICE_ID_AQC113CA), },
53 { PCI_VDEVICE(AQUANTIA, AQ_DEVICE_ID_AQC116C), },
58 static const struct aq_board_revision_s hw_atl_boards[] = {
59 { AQ_DEVICE_ID_0001, AQ_HWREV_1, &hw_atl_ops_a0, &hw_atl_a0_caps_aqc107, },
60 { AQ_DEVICE_ID_D100, AQ_HWREV_1, &hw_atl_ops_a0, &hw_atl_a0_caps_aqc100, },
61 { AQ_DEVICE_ID_D107, AQ_HWREV_1, &hw_atl_ops_a0, &hw_atl_a0_caps_aqc107, },
62 { AQ_DEVICE_ID_D108, AQ_HWREV_1, &hw_atl_ops_a0, &hw_atl_a0_caps_aqc108, },
63 { AQ_DEVICE_ID_D109, AQ_HWREV_1, &hw_atl_ops_a0, &hw_atl_a0_caps_aqc109, },
65 { AQ_DEVICE_ID_0001, AQ_HWREV_2, &hw_atl_ops_b0, &hw_atl_b0_caps_aqc107, },
66 { AQ_DEVICE_ID_D100, AQ_HWREV_2, &hw_atl_ops_b0, &hw_atl_b0_caps_aqc100, },
67 { AQ_DEVICE_ID_D107, AQ_HWREV_2, &hw_atl_ops_b0, &hw_atl_b0_caps_aqc107, },
68 { AQ_DEVICE_ID_D108, AQ_HWREV_2, &hw_atl_ops_b0, &hw_atl_b0_caps_aqc108, },
69 { AQ_DEVICE_ID_D109, AQ_HWREV_2, &hw_atl_ops_b0, &hw_atl_b0_caps_aqc109, },
71 { AQ_DEVICE_ID_AQC100, AQ_HWREV_ANY, &hw_atl_ops_b1, &hw_atl_b0_caps_aqc100, },
72 { AQ_DEVICE_ID_AQC107, AQ_HWREV_ANY, &hw_atl_ops_b1, &hw_atl_b0_caps_aqc107, },
73 { AQ_DEVICE_ID_AQC108, AQ_HWREV_ANY, &hw_atl_ops_b1, &hw_atl_b0_caps_aqc108, },
74 { AQ_DEVICE_ID_AQC109, AQ_HWREV_ANY, &hw_atl_ops_b1, &hw_atl_b0_caps_aqc109, },
75 { AQ_DEVICE_ID_AQC111, AQ_HWREV_ANY, &hw_atl_ops_b1, &hw_atl_b0_caps_aqc111, },
76 { AQ_DEVICE_ID_AQC112, AQ_HWREV_ANY, &hw_atl_ops_b1, &hw_atl_b0_caps_aqc112, },
78 { AQ_DEVICE_ID_AQC100S, AQ_HWREV_ANY, &hw_atl_ops_b1, &hw_atl_b0_caps_aqc100s, },
79 { AQ_DEVICE_ID_AQC107S, AQ_HWREV_ANY, &hw_atl_ops_b1, &hw_atl_b0_caps_aqc107s, },
80 { AQ_DEVICE_ID_AQC108S, AQ_HWREV_ANY, &hw_atl_ops_b1, &hw_atl_b0_caps_aqc108s, },
81 { AQ_DEVICE_ID_AQC109S, AQ_HWREV_ANY, &hw_atl_ops_b1, &hw_atl_b0_caps_aqc109s, },
82 { AQ_DEVICE_ID_AQC111S, AQ_HWREV_ANY, &hw_atl_ops_b1, &hw_atl_b0_caps_aqc111s, },
83 { AQ_DEVICE_ID_AQC112S, AQ_HWREV_ANY, &hw_atl_ops_b1, &hw_atl_b0_caps_aqc112s, },
85 { AQ_DEVICE_ID_AQC113DEV, AQ_HWREV_ANY, &hw_atl2_ops, &hw_atl2_caps_aqc113, },
86 { AQ_DEVICE_ID_AQC113, AQ_HWREV_ANY, &hw_atl2_ops, &hw_atl2_caps_aqc113, },
87 { AQ_DEVICE_ID_AQC113CS, AQ_HWREV_ANY, &hw_atl2_ops, &hw_atl2_caps_aqc113, },
88 { AQ_DEVICE_ID_AQC114CS, AQ_HWREV_ANY, &hw_atl2_ops, &hw_atl2_caps_aqc113, },
89 { AQ_DEVICE_ID_AQC113C, AQ_HWREV_ANY, &hw_atl2_ops, &hw_atl2_caps_aqc113, },
90 { AQ_DEVICE_ID_AQC115C, AQ_HWREV_ANY, &hw_atl2_ops, &hw_atl2_caps_aqc115c, },
91 { AQ_DEVICE_ID_AQC113CA, AQ_HWREV_ANY, &hw_atl2_ops, &hw_atl2_caps_aqc113, },
92 { AQ_DEVICE_ID_AQC116C, AQ_HWREV_ANY, &hw_atl2_ops, &hw_atl2_caps_aqc116c, },
96 MODULE_DEVICE_TABLE(pci, aq_pci_tbl);
98 static int aq_pci_probe_get_hw_by_id(struct pci_dev *pdev,
99 const struct aq_hw_ops **ops,
100 const struct aq_hw_caps_s **caps)
104 if (pdev->vendor != PCI_VENDOR_ID_AQUANTIA)
107 for (i = 0; i < ARRAY_SIZE(hw_atl_boards); i++) {
108 if (hw_atl_boards[i].devid == pdev->device &&
109 (hw_atl_boards[i].revision == AQ_HWREV_ANY ||
110 hw_atl_boards[i].revision == pdev->revision)) {
111 *ops = hw_atl_boards[i].ops;
112 *caps = hw_atl_boards[i].caps;
117 if (i == ARRAY_SIZE(hw_atl_boards))
123 static int aq_pci_func_init(struct pci_dev *pdev)
127 err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
129 err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
135 err = pci_request_regions(pdev, AQ_CFG_DRV_NAME "_mmio");
139 pci_set_master(pdev);
147 int aq_pci_func_alloc_irq(struct aq_nic_s *self, unsigned int i,
148 char *name, irq_handler_t irq_handler,
149 void *irq_arg, cpumask_t *affinity_mask)
151 struct pci_dev *pdev = self->pdev;
154 if (pdev->msix_enabled || pdev->msi_enabled)
155 err = request_irq(pci_irq_vector(pdev, i), irq_handler, 0,
158 err = request_irq(pci_irq_vector(pdev, i), aq_vec_isr_legacy,
159 IRQF_SHARED, name, irq_arg);
162 self->msix_entry_mask |= (1 << i);
164 if (pdev->msix_enabled && affinity_mask)
165 irq_set_affinity_hint(pci_irq_vector(pdev, i),
172 void aq_pci_func_free_irqs(struct aq_nic_s *self)
174 struct pci_dev *pdev = self->pdev;
178 for (i = 32U; i--;) {
179 if (!((1U << i) & self->msix_entry_mask))
181 if (self->aq_nic_cfg.link_irq_vec &&
182 i == self->aq_nic_cfg.link_irq_vec)
184 else if (i < AQ_CFG_VECS_MAX)
185 irq_data = self->aq_vec[i];
189 if (pdev->msix_enabled)
190 irq_set_affinity_hint(pci_irq_vector(pdev, i), NULL);
191 free_irq(pci_irq_vector(pdev, i), irq_data);
192 self->msix_entry_mask &= ~(1U << i);
196 unsigned int aq_pci_func_get_irq_type(struct aq_nic_s *self)
198 if (self->pdev->msix_enabled)
199 return AQ_HW_IRQ_MSIX;
200 if (self->pdev->msi_enabled)
201 return AQ_HW_IRQ_MSI;
203 return AQ_HW_IRQ_LEGACY;
206 static void aq_pci_free_irq_vectors(struct aq_nic_s *self)
208 pci_free_irq_vectors(self->pdev);
211 static int aq_pci_probe(struct pci_dev *pdev,
212 const struct pci_device_id *pci_id)
214 struct net_device *ndev;
215 resource_size_t mmio_pa;
216 struct aq_nic_s *self;
221 err = pci_enable_device(pdev);
225 err = aq_pci_func_init(pdev);
229 ndev = aq_ndev_alloc();
235 self = netdev_priv(ndev);
237 SET_NETDEV_DEV(ndev, &pdev->dev);
238 pci_set_drvdata(pdev, self);
240 mutex_init(&self->fwreq_mutex);
242 err = aq_pci_probe_get_hw_by_id(pdev, &self->aq_hw_ops,
243 &aq_nic_get_cfg(self)->aq_hw_caps);
247 self->aq_hw = kzalloc(sizeof(*self->aq_hw), GFP_KERNEL);
252 self->aq_hw->aq_nic_cfg = aq_nic_get_cfg(self);
253 if (self->aq_hw->aq_nic_cfg->aq_hw_caps->priv_data_len) {
254 int len = self->aq_hw->aq_nic_cfg->aq_hw_caps->priv_data_len;
256 self->aq_hw->priv = kzalloc(len, GFP_KERNEL);
257 if (!self->aq_hw->priv) {
263 for (bar = 0; bar < 4; ++bar) {
264 if (IORESOURCE_MEM & pci_resource_flags(pdev, bar)) {
265 resource_size_t reg_sz;
267 mmio_pa = pci_resource_start(pdev, bar);
270 goto err_free_aq_hw_priv;
273 reg_sz = pci_resource_len(pdev, bar);
274 if ((reg_sz <= 24 /*ATL_REGS_SIZE*/)) {
276 goto err_free_aq_hw_priv;
279 self->aq_hw->mmio = ioremap(mmio_pa, reg_sz);
280 if (!self->aq_hw->mmio) {
282 goto err_free_aq_hw_priv;
290 goto err_free_aq_hw_priv;
293 numvecs = min((u8)AQ_CFG_VECS_DEF,
294 aq_nic_get_cfg(self)->aq_hw_caps->msix_irqs);
295 numvecs = min(numvecs, num_online_cpus());
296 /* Request IRQ vector for PTP */
299 numvecs += AQ_HW_SERVICE_IRQS;
300 /*enable interrupts */
301 #if !AQ_CFG_FORCE_LEGACY_INT
302 err = pci_alloc_irq_vectors(self->pdev, 1, numvecs,
303 PCI_IRQ_MSIX | PCI_IRQ_MSI |
310 self->irqvecs = numvecs;
312 /* net device init */
313 aq_nic_cfg_start(self);
315 aq_nic_ndev_init(self);
317 err = aq_nic_ndev_register(self);
321 aq_drvinfo_init(ndev);
326 aq_nic_free_vectors(self);
327 aq_pci_free_irq_vectors(self);
329 iounmap(self->aq_hw->mmio);
331 kfree(self->aq_hw->priv);
337 pci_release_regions(pdev);
339 pci_disable_device(pdev);
344 static void aq_pci_remove(struct pci_dev *pdev)
346 struct aq_nic_s *self = pci_get_drvdata(pdev);
349 aq_clear_rxnfc_all_rules(self);
350 if (self->ndev->reg_state == NETREG_REGISTERED)
351 unregister_netdev(self->ndev);
353 #if IS_ENABLED(CONFIG_MACSEC)
354 aq_macsec_free(self);
356 aq_nic_free_vectors(self);
357 aq_pci_free_irq_vectors(self);
358 iounmap(self->aq_hw->mmio);
359 kfree(self->aq_hw->priv);
361 pci_release_regions(pdev);
362 free_netdev(self->ndev);
365 pci_disable_device(pdev);
368 static void aq_pci_shutdown(struct pci_dev *pdev)
370 struct aq_nic_s *self = pci_get_drvdata(pdev);
372 aq_nic_shutdown(self);
374 pci_disable_device(pdev);
376 if (system_state == SYSTEM_POWER_OFF) {
377 pci_wake_from_d3(pdev, false);
378 pci_set_power_state(pdev, PCI_D3hot);
382 static int aq_suspend_common(struct device *dev, bool deep)
384 struct aq_nic_s *nic = pci_get_drvdata(to_pci_dev(dev));
388 nic->power_state = AQ_HW_POWER_STATE_D3;
389 netif_device_detach(nic->ndev);
390 netif_tx_stop_all_queues(nic->ndev);
392 if (netif_running(nic->ndev))
396 aq_nic_deinit(nic, !nic->aq_hw->aq_nic_cfg->wol);
397 aq_nic_set_power(nic);
405 static int atl_resume_common(struct device *dev, bool deep)
407 struct pci_dev *pdev = to_pci_dev(dev);
408 struct aq_nic_s *nic;
411 nic = pci_get_drvdata(pdev);
415 pci_set_power_state(pdev, PCI_D0);
416 pci_restore_state(pdev);
419 /* Reinitialize Nic/Vecs objects */
420 aq_nic_deinit(nic, !nic->aq_hw->aq_nic_cfg->wol);
423 if (netif_running(nic->ndev)) {
424 ret = aq_nic_init(nic);
428 ret = aq_nic_start(nic);
433 netif_device_attach(nic->ndev);
434 netif_tx_start_all_queues(nic->ndev);
438 aq_nic_deinit(nic, true);
445 static int aq_pm_freeze(struct device *dev)
447 return aq_suspend_common(dev, true);
450 static int aq_pm_suspend_poweroff(struct device *dev)
452 return aq_suspend_common(dev, true);
455 static int aq_pm_thaw(struct device *dev)
457 return atl_resume_common(dev, true);
460 static int aq_pm_resume_restore(struct device *dev)
462 return atl_resume_common(dev, true);
465 static const struct dev_pm_ops aq_pm_ops = {
466 .suspend = aq_pm_suspend_poweroff,
467 .poweroff = aq_pm_suspend_poweroff,
468 .freeze = aq_pm_freeze,
469 .resume = aq_pm_resume_restore,
470 .restore = aq_pm_resume_restore,
474 static struct pci_driver aq_pci_ops = {
475 .name = AQ_CFG_DRV_NAME,
476 .id_table = aq_pci_tbl,
477 .probe = aq_pci_probe,
478 .remove = aq_pci_remove,
479 .shutdown = aq_pci_shutdown,
481 .driver.pm = &aq_pm_ops,
485 int aq_pci_func_register_driver(void)
487 return pci_register_driver(&aq_pci_ops);
490 void aq_pci_func_unregister_driver(void)
492 pci_unregister_driver(&aq_pci_ops);