4 * Copyright (C) 2008 Atmel Corporation
5 * Copyright (C) 2010 Reinhard Meyer, EMK Elektronik
7 * Licensed under the GPL-2 or later.
14 #include <spi_flash.h>
17 #include "spi_flash_internal.h"
19 DECLARE_GLOBAL_DATA_PTR;
21 static void spi_flash_addr(u32 addr, u8 *cmd)
23 /* cmd[0] is actual command */
29 static int spi_flash_read_write(struct spi_slave *spi,
30 const u8 *cmd, size_t cmd_len,
31 const u8 *data_out, u8 *data_in,
34 unsigned long flags = SPI_XFER_BEGIN;
38 flags |= SPI_XFER_END;
40 ret = spi_xfer(spi, cmd_len * 8, cmd, NULL, flags);
42 debug("SF: Failed to send command (%zu bytes): %d\n",
44 } else if (data_len != 0) {
45 ret = spi_xfer(spi, data_len * 8, data_out, data_in, SPI_XFER_END);
47 debug("SF: Failed to transfer %zu bytes of data: %d\n",
54 int spi_flash_cmd(struct spi_slave *spi, u8 cmd, void *response, size_t len)
56 return spi_flash_cmd_read(spi, &cmd, 1, response, len);
59 int spi_flash_cmd_read(struct spi_slave *spi, const u8 *cmd,
60 size_t cmd_len, void *data, size_t data_len)
62 return spi_flash_read_write(spi, cmd, cmd_len, NULL, data, data_len);
65 int spi_flash_cmd_write(struct spi_slave *spi, const u8 *cmd, size_t cmd_len,
66 const void *data, size_t data_len)
68 return spi_flash_read_write(spi, cmd, cmd_len, data, NULL, data_len);
71 int spi_flash_cmd_write_multi(struct spi_flash *flash, u32 offset,
72 size_t len, const void *buf)
74 unsigned long byte_addr, page_size;
75 size_t chunk_len, actual;
79 page_size = flash->page_size;
81 ret = spi_claim_bus(flash->spi);
83 debug("SF: unable to claim SPI bus\n");
87 cmd[0] = CMD_PAGE_PROGRAM;
88 for (actual = 0; actual < len; actual += chunk_len) {
89 #ifdef CONFIG_SPI_FLASH_BAR
92 bank_sel = offset / SPI_FLASH_16MB_BOUN;
94 ret = spi_flash_cmd_bankaddr_write(flash, bank_sel);
96 debug("SF: fail to set bank%d\n", bank_sel);
100 byte_addr = offset % page_size;
101 chunk_len = min(len - actual, page_size - byte_addr);
103 if (flash->spi->max_write_size)
104 chunk_len = min(chunk_len, flash->spi->max_write_size);
106 spi_flash_addr(offset, cmd);
108 debug("PP: 0x%p => cmd = { 0x%02x 0x%02x%02x%02x } chunk_len = %zu\n",
109 buf + actual, cmd[0], cmd[1], cmd[2], cmd[3], chunk_len);
111 ret = spi_flash_cmd_write_enable(flash);
113 debug("SF: enabling write failed\n");
117 ret = spi_flash_cmd_write(flash->spi, cmd, 4,
118 buf + actual, chunk_len);
120 debug("SF: write failed\n");
124 ret = spi_flash_cmd_wait_ready(flash, SPI_FLASH_PROG_TIMEOUT);
131 spi_release_bus(flash->spi);
135 int spi_flash_read_common(struct spi_flash *flash, const u8 *cmd,
136 size_t cmd_len, void *data, size_t data_len)
138 struct spi_slave *spi = flash->spi;
142 ret = spi_flash_cmd_read(spi, cmd, cmd_len, data, data_len);
143 spi_release_bus(spi);
148 int spi_flash_cmd_read_fast(struct spi_flash *flash, u32 offset,
149 size_t len, void *data)
151 u8 cmd[5], bank_sel = 0;
152 u32 remain_len, read_len;
155 /* Handle memory-mapped SPI */
156 if (flash->memory_map) {
157 memcpy(data, flash->memory_map + offset, len);
161 cmd[0] = CMD_READ_ARRAY_FAST;
165 #ifdef CONFIG_SPI_FLASH_BAR
166 bank_sel = offset / SPI_FLASH_16MB_BOUN;
168 ret = spi_flash_cmd_bankaddr_write(flash, bank_sel);
170 debug("SF: fail to set bank%d\n", bank_sel);
174 remain_len = (SPI_FLASH_16MB_BOUN * (bank_sel + 1) - offset);
175 if (len < remain_len)
178 read_len = remain_len;
180 spi_flash_addr(offset, cmd);
182 ret = spi_flash_read_common(flash, cmd, sizeof(cmd),
185 debug("SF: read failed\n");
197 int spi_flash_cmd_wait_ready(struct spi_flash *flash, unsigned long timeout)
199 struct spi_slave *spi = flash->spi;
200 unsigned long timebase;
203 u8 poll_bit = STATUS_WIP;
204 u8 cmd = CMD_READ_STATUS;
206 ret = spi_xfer(spi, 8, &cmd, NULL, SPI_XFER_BEGIN);
208 debug("SF: Failed to send command %02x: %d\n", cmd, ret);
212 timebase = get_timer(0);
216 ret = spi_xfer(spi, 8, NULL, &status, 0);
220 if ((status & poll_bit) == 0)
223 } while (get_timer(timebase) < timeout);
225 spi_xfer(spi, 0, NULL, NULL, SPI_XFER_END);
227 if ((status & poll_bit) == 0)
231 debug("SF: time out!\n");
235 int spi_flash_cmd_erase(struct spi_flash *flash, u32 offset, size_t len)
241 erase_size = flash->sector_size;
242 if (offset % erase_size || len % erase_size) {
243 debug("SF: Erase offset/length not multiple of erase size\n");
247 ret = spi_claim_bus(flash->spi);
249 debug("SF: Unable to claim SPI bus\n");
253 if (erase_size == 4096)
254 cmd[0] = CMD_ERASE_4K;
256 cmd[0] = CMD_ERASE_64K;
259 #ifdef CONFIG_SPI_FLASH_BAR
262 bank_sel = offset / SPI_FLASH_16MB_BOUN;
264 ret = spi_flash_cmd_bankaddr_write(flash, bank_sel);
266 debug("SF: fail to set bank%d\n", bank_sel);
270 spi_flash_addr(offset, cmd);
272 debug("SF: erase %2x %2x %2x %2x (%x)\n", cmd[0], cmd[1],
273 cmd[2], cmd[3], offset);
275 ret = spi_flash_cmd_write_enable(flash);
279 ret = spi_flash_cmd_write(flash->spi, cmd, sizeof(cmd), NULL, 0);
283 ret = spi_flash_cmd_wait_ready(flash, SPI_FLASH_PAGE_ERASE_TIMEOUT);
287 offset += erase_size;
292 spi_release_bus(flash->spi);
296 int spi_flash_cmd_write_status(struct spi_flash *flash, u8 sr)
301 ret = spi_flash_cmd_write_enable(flash);
303 debug("SF: enabling write failed\n");
307 cmd = CMD_WRITE_STATUS;
308 ret = spi_flash_cmd_write(flash->spi, &cmd, 1, &sr, 1);
310 debug("SF: fail to write status register\n");
314 ret = spi_flash_cmd_wait_ready(flash, SPI_FLASH_PROG_TIMEOUT);
316 debug("SF: write status register timed out\n");
323 #ifdef CONFIG_SPI_FLASH_BAR
324 int spi_flash_cmd_bankaddr_write(struct spi_flash *flash, u8 bank_sel)
329 if (flash->bank_curr == bank_sel) {
330 debug("SF: not require to enable bank%d\n", bank_sel);
334 cmd = flash->bank_write_cmd;
335 ret = spi_flash_cmd_write_enable(flash);
337 debug("SF: enabling write failed\n");
341 ret = spi_flash_cmd_write(flash->spi, &cmd, 1, &bank_sel, 1);
343 debug("SF: fail to write bank addr register\n");
346 flash->bank_curr = bank_sel;
348 ret = spi_flash_cmd_wait_ready(flash, SPI_FLASH_PROG_TIMEOUT);
350 debug("SF: write bank addr register timed out\n");
357 int spi_flash_bank_config(struct spi_flash *flash, u8 idcode0)
362 /* discover bank cmds */
364 case SPI_FLASH_SPANSION_IDCODE0:
365 flash->bank_read_cmd = CMD_BANKADDR_BRRD;
366 flash->bank_write_cmd = CMD_BANKADDR_BRWR;
368 case SPI_FLASH_STMICRO_IDCODE0:
369 case SPI_FLASH_WINBOND_IDCODE0:
370 flash->bank_read_cmd = CMD_EXTNADDR_RDEAR;
371 flash->bank_write_cmd = CMD_EXTNADDR_WREAR;
374 printf("SF: Unsupported bank commands %02x\n", idcode0);
378 /* read the bank reg - on which bank the flash is in currently */
379 cmd = flash->bank_read_cmd;
380 if (flash->size > SPI_FLASH_16MB_BOUN) {
381 if (spi_flash_read_common(flash, &cmd, 1, &curr_bank, 1)) {
382 debug("SF: fail to read bank addr register\n");
385 flash->bank_curr = curr_bank;
387 flash->bank_curr = curr_bank;
394 #ifdef CONFIG_OF_CONTROL
395 int spi_flash_decode_fdt(const void *blob, struct spi_flash *flash)
401 /* If there is no node, do nothing */
402 node = fdtdec_next_compatible(blob, 0, COMPAT_GENERIC_SPI_FLASH);
406 addr = fdtdec_get_addr_size(blob, node, "memory-map", &size);
407 if (addr == FDT_ADDR_T_NONE) {
408 debug("%s: Cannot decode address\n", __func__);
412 if (flash->size != size) {
413 debug("%s: Memory map must cover entire device\n", __func__);
416 flash->memory_map = (void *)addr;
420 #endif /* CONFIG_OF_CONTROL */
423 * The following table holds all device probe functions
425 * shift: number of continuation bytes before the ID
426 * idcode: the expected IDCODE or 0xff for non JEDEC devices
427 * probe: the function to call
429 * Non JEDEC devices should be ordered in the table such that
430 * the probe functions with best detection algorithms come first.
432 * Several matching entries are permitted, they will be tried
433 * in sequence until a probe function returns non NULL.
435 * IDCODE_CONT_LEN may be redefined if a device needs to declare a
436 * larger "shift" value. IDCODE_PART_LEN generally shouldn't be
437 * changed. This is the max number of bytes probe functions may
438 * examine when looking up part-specific identification info.
440 * Probe functions will be given the idcode buffer starting at their
441 * manu id byte (the "idcode" in the table below). In other words,
442 * all of the continuation bytes will be skipped (the "shift" below).
444 #define IDCODE_CONT_LEN 0
445 #define IDCODE_PART_LEN 5
446 static const struct {
449 struct spi_flash *(*probe) (struct spi_slave *spi, u8 *idcode);
451 /* Keep it sorted by define name */
452 #ifdef CONFIG_SPI_FLASH_ATMEL
453 { 0, 0x1f, spi_flash_probe_atmel, },
455 #ifdef CONFIG_SPI_FLASH_EON
456 { 0, 0x1c, spi_flash_probe_eon, },
458 #ifdef CONFIG_SPI_FLASH_MACRONIX
459 { 0, 0xc2, spi_flash_probe_macronix, },
461 #ifdef CONFIG_SPI_FLASH_SPANSION
462 { 0, 0x01, spi_flash_probe_spansion, },
464 #ifdef CONFIG_SPI_FLASH_SST
465 { 0, 0xbf, spi_flash_probe_sst, },
467 #ifdef CONFIG_SPI_FLASH_STMICRO
468 { 0, 0x20, spi_flash_probe_stmicro, },
470 #ifdef CONFIG_SPI_FLASH_WINBOND
471 { 0, 0xef, spi_flash_probe_winbond, },
473 #ifdef CONFIG_SPI_FRAM_RAMTRON
474 { 6, 0xc2, spi_fram_probe_ramtron, },
475 # undef IDCODE_CONT_LEN
476 # define IDCODE_CONT_LEN 6
478 /* Keep it sorted by best detection */
479 #ifdef CONFIG_SPI_FLASH_STMICRO
480 { 0, 0xff, spi_flash_probe_stmicro, },
482 #ifdef CONFIG_SPI_FRAM_RAMTRON_NON_JEDEC
483 { 0, 0xff, spi_fram_probe_ramtron, },
486 #define IDCODE_LEN (IDCODE_CONT_LEN + IDCODE_PART_LEN)
488 struct spi_flash *spi_flash_probe(unsigned int bus, unsigned int cs,
489 unsigned int max_hz, unsigned int spi_mode)
491 struct spi_slave *spi;
492 struct spi_flash *flash = NULL;
494 u8 idcode[IDCODE_LEN], *idp;
496 spi = spi_setup_slave(bus, cs, max_hz, spi_mode);
498 printf("SF: Failed to set up slave\n");
502 ret = spi_claim_bus(spi);
504 debug("SF: Failed to claim SPI bus: %d\n", ret);
508 /* Read the ID codes */
509 ret = spi_flash_cmd(spi, CMD_READ_ID, idcode, sizeof(idcode));
514 printf("SF: Got idcodes\n");
515 print_buffer(0, idcode, 1, sizeof(idcode), 0);
518 /* count the number of continuation bytes */
519 for (shift = 0, idp = idcode;
520 shift < IDCODE_CONT_LEN && *idp == 0x7f;
524 /* search the table for matches in shift and id */
525 for (i = 0; i < ARRAY_SIZE(flashes); ++i)
526 if (flashes[i].shift == shift && flashes[i].idcode == *idp) {
527 /* we have a match, call probe */
528 flash = flashes[i].probe(spi, idp);
534 printf("SF: Unsupported manufacturer %02x\n", *idp);
535 goto err_manufacturer_probe;
538 #ifdef CONFIG_SPI_FLASH_BAR
539 /* Configure the BAR - disover bank cmds and read current bank */
540 ret = spi_flash_bank_config(flash, *idp);
542 goto err_manufacturer_probe;
545 #ifdef CONFIG_OF_CONTROL
546 if (spi_flash_decode_fdt(gd->fdt_blob, flash)) {
547 debug("SF: FDT decode error\n");
548 goto err_manufacturer_probe;
551 printf("SF: Detected %s with page size ", flash->name);
552 print_size(flash->sector_size, ", total ");
553 print_size(flash->size, "");
554 if (flash->memory_map)
555 printf(", mapped at %p", flash->memory_map);
558 spi_release_bus(spi);
562 err_manufacturer_probe:
564 spi_release_bus(spi);
570 void *spi_flash_do_alloc(int offset, int size, struct spi_slave *spi,
573 struct spi_flash *flash;
578 debug("SF: Failed to allocate memory\n");
581 memset(ptr, '\0', size);
582 flash = (struct spi_flash *)(ptr + offset);
584 /* Set up some basic fields - caller will sort out sizes */
588 flash->read = spi_flash_cmd_read_fast;
589 flash->write = spi_flash_cmd_write_multi;
590 flash->erase = spi_flash_cmd_erase;
595 void spi_flash_free(struct spi_flash *flash)
597 spi_free_slave(flash->spi);