2 * (C) Copyright 2012 SAMSUNG Electronics
3 * Jaehoon Chung <jh80.chung@samsung.com>
5 * SPDX-License-Identifier: GPL-2.0+
15 #include <asm/arch/mmc.h>
16 #include <asm/arch/clk.h>
18 #include <asm/arch/pinmux.h>
21 struct s5p_sdhci_plat {
22 struct mmc_config cfg;
26 DECLARE_GLOBAL_DATA_PTR;
29 static char *S5P_NAME = "SAMSUNG SDHCI";
30 static void s5p_sdhci_set_control_reg(struct sdhci_host *host)
32 unsigned long val, ctrl;
40 sdhci_writel(host, SDHCI_CTRL4_DRIVE_MASK(0x3), SDHCI_CONTROL4);
42 val = sdhci_readl(host, SDHCI_CONTROL2);
43 val &= SDHCI_CTRL2_SELBASECLK_MASK(3);
45 val |= SDHCI_CTRL2_ENSTAASYNCCLR |
46 SDHCI_CTRL2_ENCMDCNFMSK |
47 SDHCI_CTRL2_ENFBCLKRX |
48 SDHCI_CTRL2_ENCLKOUTHOLD;
50 sdhci_writel(host, val, SDHCI_CONTROL2);
53 * FCSEL3[31] FCSEL2[23] FCSEL1[15] FCSEL0[7]
54 * FCSel[1:0] : Rx Feedback Clock Delay Control
55 * Inverter delay means10ns delay if SDCLK 50MHz setting
56 * 01 = Delay1 (basic delay)
57 * 11 = Delay2 (basic delay + 2ns)
58 * 00 = Delay3 (inverter delay)
59 * 10 = Delay4 (inverter delay + 2ns)
61 val = SDHCI_CTRL3_FCSEL0 | SDHCI_CTRL3_FCSEL1;
62 sdhci_writel(host, val, SDHCI_CONTROL3);
70 ctrl = sdhci_readl(host, SDHCI_CONTROL2);
71 ctrl &= ~SDHCI_CTRL2_SELBASECLK_MASK(0x3);
72 ctrl |= SDHCI_CTRL2_SELBASECLK_MASK(0x2);
73 sdhci_writel(host, ctrl, SDHCI_CONTROL2);
76 static int s5p_sdhci_core_init(struct sdhci_host *host)
78 host->name = S5P_NAME;
80 host->quirks = SDHCI_QUIRK_NO_HISPD_BIT | SDHCI_QUIRK_BROKEN_VOLTAGE |
81 SDHCI_QUIRK_32BIT_DMA_ADDR |
82 SDHCI_QUIRK_WAIT_SEND_CMD | SDHCI_QUIRK_USE_WIDE8;
83 host->voltages = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195;
84 host->version = sdhci_readw(host, SDHCI_HOST_VERSION);
86 host->set_control_reg = &s5p_sdhci_set_control_reg;
87 host->set_clock = set_mmc_clk;
89 if (host->bus_width == 8)
90 host->host_caps |= MMC_MODE_8BIT;
93 return add_sdhci(host, 52000000, 400000);
99 int s5p_sdhci_init(u32 regbase, int index, int bus_width)
101 struct sdhci_host *host = calloc(1, sizeof(struct sdhci_host));
103 printf("sdhci__host allocation fail!\n");
106 host->ioaddr = (void *)regbase;
108 host->bus_width = bus_width;
110 return s5p_sdhci_core_init(host);
113 #if CONFIG_IS_ENABLED(OF_CONTROL)
114 struct sdhci_host sdhci_host[SDHCI_MAX_HOSTS];
116 static int do_sdhci_init(struct sdhci_host *host)
118 int dev_id, flag, ret;
120 flag = host->bus_width == 8 ? PINMUX_FLAG_8BIT_MODE : PINMUX_FLAG_NONE;
121 dev_id = host->index + PERIPH_ID_SDMMC0;
123 ret = exynos_pinmux_config(dev_id, flag);
125 printf("external SD not configured\n");
129 if (dm_gpio_is_valid(&host->pwr_gpio)) {
130 dm_gpio_set_value(&host->pwr_gpio, 1);
131 ret = exynos_pinmux_config(dev_id, flag);
133 debug("MMC not configured\n");
138 if (dm_gpio_is_valid(&host->cd_gpio)) {
139 ret = dm_gpio_get_value(&host->cd_gpio);
141 debug("no SD card detected (%d)\n", ret);
146 return s5p_sdhci_core_init(host);
149 static int sdhci_get_config(const void *blob, int node, struct sdhci_host *host)
151 int bus_width, dev_id;
155 dev_id = pinmux_decode_periph_id(blob, node);
156 if (dev_id < PERIPH_ID_SDMMC0 && dev_id > PERIPH_ID_SDMMC3) {
157 debug("MMC: Can't get device id\n");
160 host->index = dev_id - PERIPH_ID_SDMMC0;
163 bus_width = fdtdec_get_int(blob, node, "samsung,bus-width", 0);
164 if (bus_width <= 0) {
165 debug("MMC: Can't get bus-width\n");
168 host->bus_width = bus_width;
170 /* Get the base address from the device node */
171 base = fdtdec_get_addr(blob, node, "reg");
173 debug("MMC: Can't get base address\n");
176 host->ioaddr = (void *)base;
178 gpio_request_by_name_nodev(blob, node, "pwr-gpios", 0, &host->pwr_gpio,
180 gpio_request_by_name_nodev(blob, node, "cd-gpios", 0, &host->cd_gpio,
186 static int process_nodes(const void *blob, int node_list[], int count)
188 struct sdhci_host *host;
192 debug("%s: count = %d\n", __func__, count);
194 /* build sdhci_host[] for each controller */
195 for (i = 0; i < count; i++) {
200 host = &sdhci_host[i];
202 ret = sdhci_get_config(blob, node, host);
204 printf("%s: failed to decode dev %d (%d)\n", __func__, i, ret);
209 ret = do_sdhci_init(host);
210 if (ret && ret != -ENODEV) {
211 printf("%s: failed to initialize dev %d (%d)\n", __func__, i, ret);
216 /* we only consider it an error when all nodes fail */
217 return (failed == count ? -1 : 0);
220 int exynos_mmc_init(const void *blob)
223 int node_list[SDHCI_MAX_HOSTS];
225 count = fdtdec_find_aliases_for_id(blob, "mmc",
226 COMPAT_SAMSUNG_EXYNOS_MMC, node_list,
229 return process_nodes(blob, node_list, count);
234 static int s5p_sdhci_probe(struct udevice *dev)
236 struct s5p_sdhci_plat *plat = dev_get_platdata(dev);
237 struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
238 struct sdhci_host *host = dev_get_priv(dev);
241 ret = sdhci_get_config(gd->fdt_blob, dev->of_offset, host);
245 ret = do_sdhci_init(host);
249 ret = sdhci_setup_cfg(&plat->cfg, host, 52000000, 400000);
253 host->mmc = &plat->mmc;
254 host->mmc->priv = host;
255 host->mmc->dev = dev;
256 upriv->mmc = host->mmc;
258 return sdhci_probe(dev);
261 static int s5p_sdhci_bind(struct udevice *dev)
263 struct s5p_sdhci_plat *plat = dev_get_platdata(dev);
266 ret = sdhci_bind(dev, &plat->mmc, &plat->cfg);
273 static const struct udevice_id s5p_sdhci_ids[] = {
274 { .compatible = "samsung,exynos4412-sdhci"},
278 U_BOOT_DRIVER(s5p_sdhci_drv) = {
281 .of_match = s5p_sdhci_ids,
282 .bind = s5p_sdhci_bind,
284 .probe = s5p_sdhci_probe,
285 .priv_auto_alloc_size = sizeof(struct sdhci_host),
286 .platdata_auto_alloc_size = sizeof(struct s5p_sdhci_plat),
288 #endif /* CONFIG_DM_MMC */