1 // SPDX-License-Identifier: GPL-2.0+
3 * Copyright 2008, Freescale Semiconductor, Inc
6 * Based vaguely on the Linux code
13 #include <dm/device-internal.h>
17 #include <power/regulator.h>
20 #include <linux/list.h>
22 #include "mmc_private.h"
24 static int mmc_set_signal_voltage(struct mmc *mmc, uint signal_voltage);
25 static int mmc_power_cycle(struct mmc *mmc);
26 #if !CONFIG_IS_ENABLED(MMC_TINY)
27 static int mmc_select_mode_and_width(struct mmc *mmc, uint card_caps);
30 #if !CONFIG_IS_ENABLED(DM_MMC)
32 #if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
33 static int mmc_wait_dat0(struct mmc *mmc, int state, int timeout)
39 __weak int board_mmc_getwp(struct mmc *mmc)
44 int mmc_getwp(struct mmc *mmc)
48 wp = board_mmc_getwp(mmc);
51 if (mmc->cfg->ops->getwp)
52 wp = mmc->cfg->ops->getwp(mmc);
60 __weak int board_mmc_getcd(struct mmc *mmc)
66 #ifdef CONFIG_MMC_TRACE
67 void mmmc_trace_before_send(struct mmc *mmc, struct mmc_cmd *cmd)
69 printf("CMD_SEND:%d\n", cmd->cmdidx);
70 printf("\t\tARG\t\t\t 0x%08X\n", cmd->cmdarg);
73 void mmmc_trace_after_send(struct mmc *mmc, struct mmc_cmd *cmd, int ret)
79 printf("\t\tRET\t\t\t %d\n", ret);
81 switch (cmd->resp_type) {
83 printf("\t\tMMC_RSP_NONE\n");
86 printf("\t\tMMC_RSP_R1,5,6,7 \t 0x%08X \n",
90 printf("\t\tMMC_RSP_R1b\t\t 0x%08X \n",
94 printf("\t\tMMC_RSP_R2\t\t 0x%08X \n",
96 printf("\t\t \t\t 0x%08X \n",
98 printf("\t\t \t\t 0x%08X \n",
100 printf("\t\t \t\t 0x%08X \n",
103 printf("\t\t\t\t\tDUMPING DATA\n");
104 for (i = 0; i < 4; i++) {
106 printf("\t\t\t\t\t%03d - ", i*4);
107 ptr = (u8 *)&cmd->response[i];
109 for (j = 0; j < 4; j++)
110 printf("%02X ", *ptr--);
115 printf("\t\tMMC_RSP_R3,4\t\t 0x%08X \n",
119 printf("\t\tERROR MMC rsp not supported\n");
125 void mmc_trace_state(struct mmc *mmc, struct mmc_cmd *cmd)
129 status = (cmd->response[0] & MMC_STATUS_CURR_STATE) >> 9;
130 printf("CURR STATE:%d\n", status);
134 #if CONFIG_IS_ENABLED(MMC_VERBOSE) || defined(DEBUG)
135 const char *mmc_mode_name(enum bus_mode mode)
137 static const char *const names[] = {
138 [MMC_LEGACY] = "MMC legacy",
139 [SD_LEGACY] = "SD Legacy",
140 [MMC_HS] = "MMC High Speed (26MHz)",
141 [SD_HS] = "SD High Speed (50MHz)",
142 [UHS_SDR12] = "UHS SDR12 (25MHz)",
143 [UHS_SDR25] = "UHS SDR25 (50MHz)",
144 [UHS_SDR50] = "UHS SDR50 (100MHz)",
145 [UHS_SDR104] = "UHS SDR104 (208MHz)",
146 [UHS_DDR50] = "UHS DDR50 (50MHz)",
147 [MMC_HS_52] = "MMC High Speed (52MHz)",
148 [MMC_DDR_52] = "MMC DDR52 (52MHz)",
149 [MMC_HS_200] = "HS200 (200MHz)",
150 [MMC_HS_400] = "HS400 (200MHz)",
153 if (mode >= MMC_MODES_END)
154 return "Unknown mode";
160 static uint mmc_mode2freq(struct mmc *mmc, enum bus_mode mode)
162 static const int freqs[] = {
163 [MMC_LEGACY] = 25000000,
164 [SD_LEGACY] = 25000000,
167 [MMC_HS_52] = 52000000,
168 [MMC_DDR_52] = 52000000,
169 [UHS_SDR12] = 25000000,
170 [UHS_SDR25] = 50000000,
171 [UHS_SDR50] = 100000000,
172 [UHS_DDR50] = 50000000,
173 [UHS_SDR104] = 208000000,
174 [MMC_HS_200] = 200000000,
175 [MMC_HS_400] = 200000000,
178 if (mode == MMC_LEGACY)
179 return mmc->legacy_speed;
180 else if (mode >= MMC_MODES_END)
186 static int mmc_select_mode(struct mmc *mmc, enum bus_mode mode)
188 mmc->selected_mode = mode;
189 mmc->tran_speed = mmc_mode2freq(mmc, mode);
190 mmc->ddr_mode = mmc_is_mode_ddr(mode);
191 pr_debug("selecting mode %s (freq : %d MHz)\n", mmc_mode_name(mode),
192 mmc->tran_speed / 1000000);
196 #if !CONFIG_IS_ENABLED(DM_MMC)
197 int mmc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, struct mmc_data *data)
201 mmmc_trace_before_send(mmc, cmd);
202 ret = mmc->cfg->ops->send_cmd(mmc, cmd, data);
203 mmmc_trace_after_send(mmc, cmd, ret);
209 int mmc_send_status(struct mmc *mmc, int timeout)
212 int err, retries = 5;
214 cmd.cmdidx = MMC_CMD_SEND_STATUS;
215 cmd.resp_type = MMC_RSP_R1;
216 if (!mmc_host_is_spi(mmc))
217 cmd.cmdarg = mmc->rca << 16;
220 err = mmc_send_cmd(mmc, &cmd, NULL);
222 if ((cmd.response[0] & MMC_STATUS_RDY_FOR_DATA) &&
223 (cmd.response[0] & MMC_STATUS_CURR_STATE) !=
227 if (cmd.response[0] & MMC_STATUS_MASK) {
228 #if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
229 pr_err("Status Error: 0x%08X\n",
234 } else if (--retries < 0)
243 mmc_trace_state(mmc, &cmd);
245 #if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
246 pr_err("Timeout waiting card ready\n");
254 int mmc_set_blocklen(struct mmc *mmc, int len)
262 cmd.cmdidx = MMC_CMD_SET_BLOCKLEN;
263 cmd.resp_type = MMC_RSP_R1;
266 err = mmc_send_cmd(mmc, &cmd, NULL);
268 #ifdef CONFIG_MMC_QUIRKS
269 if (err && (mmc->quirks & MMC_QUIRK_RETRY_SET_BLOCKLEN)) {
272 * It has been seen that SET_BLOCKLEN may fail on the first
273 * attempt, let's try a few more time
276 err = mmc_send_cmd(mmc, &cmd, NULL);
286 #ifdef MMC_SUPPORTS_TUNING
287 static const u8 tuning_blk_pattern_4bit[] = {
288 0xff, 0x0f, 0xff, 0x00, 0xff, 0xcc, 0xc3, 0xcc,
289 0xc3, 0x3c, 0xcc, 0xff, 0xfe, 0xff, 0xfe, 0xef,
290 0xff, 0xdf, 0xff, 0xdd, 0xff, 0xfb, 0xff, 0xfb,
291 0xbf, 0xff, 0x7f, 0xff, 0x77, 0xf7, 0xbd, 0xef,
292 0xff, 0xf0, 0xff, 0xf0, 0x0f, 0xfc, 0xcc, 0x3c,
293 0xcc, 0x33, 0xcc, 0xcf, 0xff, 0xef, 0xff, 0xee,
294 0xff, 0xfd, 0xff, 0xfd, 0xdf, 0xff, 0xbf, 0xff,
295 0xbb, 0xff, 0xf7, 0xff, 0xf7, 0x7f, 0x7b, 0xde,
298 static const u8 tuning_blk_pattern_8bit[] = {
299 0xff, 0xff, 0x00, 0xff, 0xff, 0xff, 0x00, 0x00,
300 0xff, 0xff, 0xcc, 0xcc, 0xcc, 0x33, 0xcc, 0xcc,
301 0xcc, 0x33, 0x33, 0xcc, 0xcc, 0xcc, 0xff, 0xff,
302 0xff, 0xee, 0xff, 0xff, 0xff, 0xee, 0xee, 0xff,
303 0xff, 0xff, 0xdd, 0xff, 0xff, 0xff, 0xdd, 0xdd,
304 0xff, 0xff, 0xff, 0xbb, 0xff, 0xff, 0xff, 0xbb,
305 0xbb, 0xff, 0xff, 0xff, 0x77, 0xff, 0xff, 0xff,
306 0x77, 0x77, 0xff, 0x77, 0xbb, 0xdd, 0xee, 0xff,
307 0xff, 0xff, 0xff, 0x00, 0xff, 0xff, 0xff, 0x00,
308 0x00, 0xff, 0xff, 0xcc, 0xcc, 0xcc, 0x33, 0xcc,
309 0xcc, 0xcc, 0x33, 0x33, 0xcc, 0xcc, 0xcc, 0xff,
310 0xff, 0xff, 0xee, 0xff, 0xff, 0xff, 0xee, 0xee,
311 0xff, 0xff, 0xff, 0xdd, 0xff, 0xff, 0xff, 0xdd,
312 0xdd, 0xff, 0xff, 0xff, 0xbb, 0xff, 0xff, 0xff,
313 0xbb, 0xbb, 0xff, 0xff, 0xff, 0x77, 0xff, 0xff,
314 0xff, 0x77, 0x77, 0xff, 0x77, 0xbb, 0xdd, 0xee,
317 int mmc_send_tuning(struct mmc *mmc, u32 opcode, int *cmd_error)
320 struct mmc_data data;
321 const u8 *tuning_block_pattern;
324 if (mmc->bus_width == 8) {
325 tuning_block_pattern = tuning_blk_pattern_8bit;
326 size = sizeof(tuning_blk_pattern_8bit);
327 } else if (mmc->bus_width == 4) {
328 tuning_block_pattern = tuning_blk_pattern_4bit;
329 size = sizeof(tuning_blk_pattern_4bit);
334 ALLOC_CACHE_ALIGN_BUFFER(u8, data_buf, size);
338 cmd.resp_type = MMC_RSP_R1;
340 data.dest = (void *)data_buf;
342 data.blocksize = size;
343 data.flags = MMC_DATA_READ;
345 err = mmc_send_cmd(mmc, &cmd, &data);
349 if (memcmp(data_buf, tuning_block_pattern, size))
356 static int mmc_read_blocks(struct mmc *mmc, void *dst, lbaint_t start,
360 struct mmc_data data;
363 cmd.cmdidx = MMC_CMD_READ_MULTIPLE_BLOCK;
365 cmd.cmdidx = MMC_CMD_READ_SINGLE_BLOCK;
367 if (mmc->high_capacity)
370 cmd.cmdarg = start * mmc->read_bl_len;
372 cmd.resp_type = MMC_RSP_R1;
375 data.blocks = blkcnt;
376 data.blocksize = mmc->read_bl_len;
377 data.flags = MMC_DATA_READ;
379 if (mmc_send_cmd(mmc, &cmd, &data))
383 cmd.cmdidx = MMC_CMD_STOP_TRANSMISSION;
385 cmd.resp_type = MMC_RSP_R1b;
386 if (mmc_send_cmd(mmc, &cmd, NULL)) {
387 #if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
388 pr_err("mmc fail to send stop cmd\n");
397 #if CONFIG_IS_ENABLED(BLK)
398 ulong mmc_bread(struct udevice *dev, lbaint_t start, lbaint_t blkcnt, void *dst)
400 ulong mmc_bread(struct blk_desc *block_dev, lbaint_t start, lbaint_t blkcnt,
404 #if CONFIG_IS_ENABLED(BLK)
405 struct blk_desc *block_dev = dev_get_uclass_platdata(dev);
407 int dev_num = block_dev->devnum;
409 lbaint_t cur, blocks_todo = blkcnt;
414 struct mmc *mmc = find_mmc_device(dev_num);
418 if (CONFIG_IS_ENABLED(MMC_TINY))
419 err = mmc_switch_part(mmc, block_dev->hwpart);
421 err = blk_dselect_hwpart(block_dev, block_dev->hwpart);
426 if ((start + blkcnt) > block_dev->lba) {
427 #if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
428 pr_err("MMC: block number 0x" LBAF " exceeds max(0x" LBAF ")\n",
429 start + blkcnt, block_dev->lba);
434 if (mmc_set_blocklen(mmc, mmc->read_bl_len)) {
435 pr_debug("%s: Failed to set blocklen\n", __func__);
440 cur = (blocks_todo > mmc->cfg->b_max) ?
441 mmc->cfg->b_max : blocks_todo;
442 if (mmc_read_blocks(mmc, dst, start, cur) != cur) {
443 pr_debug("%s: Failed to read blocks\n", __func__);
448 dst += cur * mmc->read_bl_len;
449 } while (blocks_todo > 0);
454 static int mmc_go_idle(struct mmc *mmc)
461 cmd.cmdidx = MMC_CMD_GO_IDLE_STATE;
463 cmd.resp_type = MMC_RSP_NONE;
465 err = mmc_send_cmd(mmc, &cmd, NULL);
475 #if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
476 static int mmc_switch_voltage(struct mmc *mmc, int signal_voltage)
482 * Send CMD11 only if the request is to switch the card to
485 if (signal_voltage == MMC_SIGNAL_VOLTAGE_330)
486 return mmc_set_signal_voltage(mmc, signal_voltage);
488 cmd.cmdidx = SD_CMD_SWITCH_UHS18V;
490 cmd.resp_type = MMC_RSP_R1;
492 err = mmc_send_cmd(mmc, &cmd, NULL);
496 if (!mmc_host_is_spi(mmc) && (cmd.response[0] & MMC_STATUS_ERROR))
500 * The card should drive cmd and dat[0:3] low immediately
501 * after the response of cmd11, but wait 100 us to be sure
503 err = mmc_wait_dat0(mmc, 0, 100);
510 * During a signal voltage level switch, the clock must be gated
511 * for 5 ms according to the SD spec
513 mmc_set_clock(mmc, mmc->clock, MMC_CLK_DISABLE);
515 err = mmc_set_signal_voltage(mmc, signal_voltage);
519 /* Keep clock gated for at least 10 ms, though spec only says 5 ms */
521 mmc_set_clock(mmc, mmc->clock, MMC_CLK_ENABLE);
524 * Failure to switch is indicated by the card holding
525 * dat[0:3] low. Wait for at least 1 ms according to spec
527 err = mmc_wait_dat0(mmc, 1, 1000);
537 static int sd_send_op_cond(struct mmc *mmc, bool uhs_en)
544 cmd.cmdidx = MMC_CMD_APP_CMD;
545 cmd.resp_type = MMC_RSP_R1;
548 err = mmc_send_cmd(mmc, &cmd, NULL);
553 cmd.cmdidx = SD_CMD_APP_SEND_OP_COND;
554 cmd.resp_type = MMC_RSP_R3;
557 * Most cards do not answer if some reserved bits
558 * in the ocr are set. However, Some controller
559 * can set bit 7 (reserved for low voltages), but
560 * how to manage low voltages SD card is not yet
563 cmd.cmdarg = mmc_host_is_spi(mmc) ? 0 :
564 (mmc->cfg->voltages & 0xff8000);
566 if (mmc->version == SD_VERSION_2)
567 cmd.cmdarg |= OCR_HCS;
570 cmd.cmdarg |= OCR_S18R;
572 err = mmc_send_cmd(mmc, &cmd, NULL);
577 if (cmd.response[0] & OCR_BUSY)
586 if (mmc->version != SD_VERSION_2)
587 mmc->version = SD_VERSION_1_0;
589 if (mmc_host_is_spi(mmc)) { /* read OCR for spi */
590 cmd.cmdidx = MMC_CMD_SPI_READ_OCR;
591 cmd.resp_type = MMC_RSP_R3;
594 err = mmc_send_cmd(mmc, &cmd, NULL);
600 mmc->ocr = cmd.response[0];
602 #if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
603 if (uhs_en && !(mmc_host_is_spi(mmc)) && (cmd.response[0] & 0x41000000)
605 err = mmc_switch_voltage(mmc, MMC_SIGNAL_VOLTAGE_180);
611 mmc->high_capacity = ((mmc->ocr & OCR_HCS) == OCR_HCS);
617 static int mmc_send_op_cond_iter(struct mmc *mmc, int use_arg)
622 cmd.cmdidx = MMC_CMD_SEND_OP_COND;
623 cmd.resp_type = MMC_RSP_R3;
625 if (use_arg && !mmc_host_is_spi(mmc))
626 cmd.cmdarg = OCR_HCS |
627 (mmc->cfg->voltages &
628 (mmc->ocr & OCR_VOLTAGE_MASK)) |
629 (mmc->ocr & OCR_ACCESS_MODE);
631 err = mmc_send_cmd(mmc, &cmd, NULL);
634 mmc->ocr = cmd.response[0];
638 static int mmc_send_op_cond(struct mmc *mmc)
642 /* Some cards seem to need this */
645 /* Asking to the card its capabilities */
646 for (i = 0; i < 2; i++) {
647 err = mmc_send_op_cond_iter(mmc, i != 0);
651 /* exit if not busy (flag seems to be inverted) */
652 if (mmc->ocr & OCR_BUSY)
655 mmc->op_cond_pending = 1;
659 static int mmc_complete_op_cond(struct mmc *mmc)
666 mmc->op_cond_pending = 0;
667 if (!(mmc->ocr & OCR_BUSY)) {
668 /* Some cards seem to need this */
671 start = get_timer(0);
673 err = mmc_send_op_cond_iter(mmc, 1);
676 if (mmc->ocr & OCR_BUSY)
678 if (get_timer(start) > timeout)
684 if (mmc_host_is_spi(mmc)) { /* read OCR for spi */
685 cmd.cmdidx = MMC_CMD_SPI_READ_OCR;
686 cmd.resp_type = MMC_RSP_R3;
689 err = mmc_send_cmd(mmc, &cmd, NULL);
694 mmc->ocr = cmd.response[0];
697 mmc->version = MMC_VERSION_UNKNOWN;
699 mmc->high_capacity = ((mmc->ocr & OCR_HCS) == OCR_HCS);
706 static int mmc_send_ext_csd(struct mmc *mmc, u8 *ext_csd)
709 struct mmc_data data;
712 /* Get the Card Status Register */
713 cmd.cmdidx = MMC_CMD_SEND_EXT_CSD;
714 cmd.resp_type = MMC_RSP_R1;
717 data.dest = (char *)ext_csd;
719 data.blocksize = MMC_MAX_BLOCK_LEN;
720 data.flags = MMC_DATA_READ;
722 err = mmc_send_cmd(mmc, &cmd, &data);
727 int mmc_switch(struct mmc *mmc, u8 set, u8 index, u8 value)
734 cmd.cmdidx = MMC_CMD_SWITCH;
735 cmd.resp_type = MMC_RSP_R1b;
736 cmd.cmdarg = (MMC_SWITCH_MODE_WRITE_BYTE << 24) |
740 while (retries > 0) {
741 ret = mmc_send_cmd(mmc, &cmd, NULL);
743 /* Waiting for the ready status */
745 ret = mmc_send_status(mmc, timeout);
756 #if !CONFIG_IS_ENABLED(MMC_TINY)
757 static int mmc_set_card_speed(struct mmc *mmc, enum bus_mode mode)
762 ALLOC_CACHE_ALIGN_BUFFER(u8, test_csd, MMC_MAX_BLOCK_LEN);
768 speed_bits = EXT_CSD_TIMING_HS;
770 #if CONFIG_IS_ENABLED(MMC_HS200_SUPPORT)
772 speed_bits = EXT_CSD_TIMING_HS200;
775 #if CONFIG_IS_ENABLED(MMC_HS400_SUPPORT)
777 speed_bits = EXT_CSD_TIMING_HS400;
781 speed_bits = EXT_CSD_TIMING_LEGACY;
786 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL, EXT_CSD_HS_TIMING,
791 if ((mode == MMC_HS) || (mode == MMC_HS_52)) {
792 /* Now check to see that it worked */
793 err = mmc_send_ext_csd(mmc, test_csd);
797 /* No high-speed support */
798 if (!test_csd[EXT_CSD_HS_TIMING])
805 static int mmc_get_capabilities(struct mmc *mmc)
807 u8 *ext_csd = mmc->ext_csd;
810 mmc->card_caps = MMC_MODE_1BIT | MMC_CAP(MMC_LEGACY);
812 if (mmc_host_is_spi(mmc))
815 /* Only version 4 supports high-speed */
816 if (mmc->version < MMC_VERSION_4)
820 pr_err("No ext_csd found!\n"); /* this should enver happen */
824 mmc->card_caps |= MMC_MODE_4BIT | MMC_MODE_8BIT;
826 cardtype = ext_csd[EXT_CSD_CARD_TYPE];
827 mmc->cardtype = cardtype;
829 #if CONFIG_IS_ENABLED(MMC_HS200_SUPPORT)
830 if (cardtype & (EXT_CSD_CARD_TYPE_HS200_1_2V |
831 EXT_CSD_CARD_TYPE_HS200_1_8V)) {
832 mmc->card_caps |= MMC_MODE_HS200;
835 #if CONFIG_IS_ENABLED(MMC_HS400_SUPPORT)
836 if (cardtype & (EXT_CSD_CARD_TYPE_HS400_1_2V |
837 EXT_CSD_CARD_TYPE_HS400_1_8V)) {
838 mmc->card_caps |= MMC_MODE_HS400;
841 if (cardtype & EXT_CSD_CARD_TYPE_52) {
842 if (cardtype & EXT_CSD_CARD_TYPE_DDR_52)
843 mmc->card_caps |= MMC_MODE_DDR_52MHz;
844 mmc->card_caps |= MMC_MODE_HS_52MHz;
846 if (cardtype & EXT_CSD_CARD_TYPE_26)
847 mmc->card_caps |= MMC_MODE_HS;
853 static int mmc_set_capacity(struct mmc *mmc, int part_num)
857 mmc->capacity = mmc->capacity_user;
861 mmc->capacity = mmc->capacity_boot;
864 mmc->capacity = mmc->capacity_rpmb;
870 mmc->capacity = mmc->capacity_gp[part_num - 4];
876 mmc_get_blk_desc(mmc)->lba = lldiv(mmc->capacity, mmc->read_bl_len);
881 #if CONFIG_IS_ENABLED(MMC_HS200_SUPPORT)
882 static int mmc_boot_part_access_chk(struct mmc *mmc, unsigned int part_num)
887 if (part_num & PART_ACCESS_MASK)
888 forbidden = MMC_CAP(MMC_HS_200);
890 if (MMC_CAP(mmc->selected_mode) & forbidden) {
891 pr_debug("selected mode (%s) is forbidden for part %d\n",
892 mmc_mode_name(mmc->selected_mode), part_num);
894 } else if (mmc->selected_mode != mmc->best_mode) {
895 pr_debug("selected mode is not optimal\n");
900 return mmc_select_mode_and_width(mmc,
901 mmc->card_caps & ~forbidden);
906 static inline int mmc_boot_part_access_chk(struct mmc *mmc,
907 unsigned int part_num)
913 int mmc_switch_part(struct mmc *mmc, unsigned int part_num)
917 ret = mmc_boot_part_access_chk(mmc, part_num);
921 ret = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL, EXT_CSD_PART_CONF,
922 (mmc->part_config & ~PART_ACCESS_MASK)
923 | (part_num & PART_ACCESS_MASK));
926 * Set the capacity if the switch succeeded or was intended
927 * to return to representing the raw device.
929 if ((ret == 0) || ((ret == -ENODEV) && (part_num == 0))) {
930 ret = mmc_set_capacity(mmc, part_num);
931 mmc_get_blk_desc(mmc)->hwpart = part_num;
937 #if CONFIG_IS_ENABLED(MMC_HW_PARTITIONING)
938 int mmc_hwpart_config(struct mmc *mmc,
939 const struct mmc_hwpart_conf *conf,
940 enum mmc_hwpart_conf_mode mode)
946 u32 max_enh_size_mult;
947 u32 tot_enh_size_mult = 0;
950 ALLOC_CACHE_ALIGN_BUFFER(u8, ext_csd, MMC_MAX_BLOCK_LEN);
952 if (mode < MMC_HWPART_CONF_CHECK || mode > MMC_HWPART_CONF_COMPLETE)
955 if (IS_SD(mmc) || (mmc->version < MMC_VERSION_4_41)) {
956 pr_err("eMMC >= 4.4 required for enhanced user data area\n");
960 if (!(mmc->part_support & PART_SUPPORT)) {
961 pr_err("Card does not support partitioning\n");
965 if (!mmc->hc_wp_grp_size) {
966 pr_err("Card does not define HC WP group size\n");
970 /* check partition alignment and total enhanced size */
971 if (conf->user.enh_size) {
972 if (conf->user.enh_size % mmc->hc_wp_grp_size ||
973 conf->user.enh_start % mmc->hc_wp_grp_size) {
974 pr_err("User data enhanced area not HC WP group "
978 part_attrs |= EXT_CSD_ENH_USR;
979 enh_size_mult = conf->user.enh_size / mmc->hc_wp_grp_size;
980 if (mmc->high_capacity) {
981 enh_start_addr = conf->user.enh_start;
983 enh_start_addr = (conf->user.enh_start << 9);
989 tot_enh_size_mult += enh_size_mult;
991 for (pidx = 0; pidx < 4; pidx++) {
992 if (conf->gp_part[pidx].size % mmc->hc_wp_grp_size) {
993 pr_err("GP%i partition not HC WP group size "
994 "aligned\n", pidx+1);
997 gp_size_mult[pidx] = conf->gp_part[pidx].size / mmc->hc_wp_grp_size;
998 if (conf->gp_part[pidx].size && conf->gp_part[pidx].enhanced) {
999 part_attrs |= EXT_CSD_ENH_GP(pidx);
1000 tot_enh_size_mult += gp_size_mult[pidx];
1004 if (part_attrs && ! (mmc->part_support & ENHNCD_SUPPORT)) {
1005 pr_err("Card does not support enhanced attribute\n");
1006 return -EMEDIUMTYPE;
1009 err = mmc_send_ext_csd(mmc, ext_csd);
1014 (ext_csd[EXT_CSD_MAX_ENH_SIZE_MULT+2] << 16) +
1015 (ext_csd[EXT_CSD_MAX_ENH_SIZE_MULT+1] << 8) +
1016 ext_csd[EXT_CSD_MAX_ENH_SIZE_MULT];
1017 if (tot_enh_size_mult > max_enh_size_mult) {
1018 pr_err("Total enhanced size exceeds maximum (%u > %u)\n",
1019 tot_enh_size_mult, max_enh_size_mult);
1020 return -EMEDIUMTYPE;
1023 /* The default value of EXT_CSD_WR_REL_SET is device
1024 * dependent, the values can only be changed if the
1025 * EXT_CSD_HS_CTRL_REL bit is set. The values can be
1026 * changed only once and before partitioning is completed. */
1027 wr_rel_set = ext_csd[EXT_CSD_WR_REL_SET];
1028 if (conf->user.wr_rel_change) {
1029 if (conf->user.wr_rel_set)
1030 wr_rel_set |= EXT_CSD_WR_DATA_REL_USR;
1032 wr_rel_set &= ~EXT_CSD_WR_DATA_REL_USR;
1034 for (pidx = 0; pidx < 4; pidx++) {
1035 if (conf->gp_part[pidx].wr_rel_change) {
1036 if (conf->gp_part[pidx].wr_rel_set)
1037 wr_rel_set |= EXT_CSD_WR_DATA_REL_GP(pidx);
1039 wr_rel_set &= ~EXT_CSD_WR_DATA_REL_GP(pidx);
1043 if (wr_rel_set != ext_csd[EXT_CSD_WR_REL_SET] &&
1044 !(ext_csd[EXT_CSD_WR_REL_PARAM] & EXT_CSD_HS_CTRL_REL)) {
1045 puts("Card does not support host controlled partition write "
1046 "reliability settings\n");
1047 return -EMEDIUMTYPE;
1050 if (ext_csd[EXT_CSD_PARTITION_SETTING] &
1051 EXT_CSD_PARTITION_SETTING_COMPLETED) {
1052 pr_err("Card already partitioned\n");
1056 if (mode == MMC_HWPART_CONF_CHECK)
1059 /* Partitioning requires high-capacity size definitions */
1060 if (!(ext_csd[EXT_CSD_ERASE_GROUP_DEF] & 0x01)) {
1061 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1062 EXT_CSD_ERASE_GROUP_DEF, 1);
1067 ext_csd[EXT_CSD_ERASE_GROUP_DEF] = 1;
1069 /* update erase group size to be high-capacity */
1070 mmc->erase_grp_size =
1071 ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE] * 1024;
1075 /* all OK, write the configuration */
1076 for (i = 0; i < 4; i++) {
1077 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1078 EXT_CSD_ENH_START_ADDR+i,
1079 (enh_start_addr >> (i*8)) & 0xFF);
1083 for (i = 0; i < 3; i++) {
1084 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1085 EXT_CSD_ENH_SIZE_MULT+i,
1086 (enh_size_mult >> (i*8)) & 0xFF);
1090 for (pidx = 0; pidx < 4; pidx++) {
1091 for (i = 0; i < 3; i++) {
1092 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1093 EXT_CSD_GP_SIZE_MULT+pidx*3+i,
1094 (gp_size_mult[pidx] >> (i*8)) & 0xFF);
1099 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1100 EXT_CSD_PARTITIONS_ATTRIBUTE, part_attrs);
1104 if (mode == MMC_HWPART_CONF_SET)
1107 /* The WR_REL_SET is a write-once register but shall be
1108 * written before setting PART_SETTING_COMPLETED. As it is
1109 * write-once we can only write it when completing the
1111 if (wr_rel_set != ext_csd[EXT_CSD_WR_REL_SET]) {
1112 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1113 EXT_CSD_WR_REL_SET, wr_rel_set);
1118 /* Setting PART_SETTING_COMPLETED confirms the partition
1119 * configuration but it only becomes effective after power
1120 * cycle, so we do not adjust the partition related settings
1121 * in the mmc struct. */
1123 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1124 EXT_CSD_PARTITION_SETTING,
1125 EXT_CSD_PARTITION_SETTING_COMPLETED);
1133 #if !CONFIG_IS_ENABLED(DM_MMC)
1134 int mmc_getcd(struct mmc *mmc)
1138 cd = board_mmc_getcd(mmc);
1141 if (mmc->cfg->ops->getcd)
1142 cd = mmc->cfg->ops->getcd(mmc);
1151 #if !CONFIG_IS_ENABLED(MMC_TINY)
1152 static int sd_switch(struct mmc *mmc, int mode, int group, u8 value, u8 *resp)
1155 struct mmc_data data;
1157 /* Switch the frequency */
1158 cmd.cmdidx = SD_CMD_SWITCH_FUNC;
1159 cmd.resp_type = MMC_RSP_R1;
1160 cmd.cmdarg = (mode << 31) | 0xffffff;
1161 cmd.cmdarg &= ~(0xf << (group * 4));
1162 cmd.cmdarg |= value << (group * 4);
1164 data.dest = (char *)resp;
1165 data.blocksize = 64;
1167 data.flags = MMC_DATA_READ;
1169 return mmc_send_cmd(mmc, &cmd, &data);
1172 static int sd_get_capabilities(struct mmc *mmc)
1176 ALLOC_CACHE_ALIGN_BUFFER(__be32, scr, 2);
1177 ALLOC_CACHE_ALIGN_BUFFER(__be32, switch_status, 16);
1178 struct mmc_data data;
1180 #if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
1184 mmc->card_caps = MMC_MODE_1BIT | MMC_CAP(SD_LEGACY);
1186 if (mmc_host_is_spi(mmc))
1189 /* Read the SCR to find out if this card supports higher speeds */
1190 cmd.cmdidx = MMC_CMD_APP_CMD;
1191 cmd.resp_type = MMC_RSP_R1;
1192 cmd.cmdarg = mmc->rca << 16;
1194 err = mmc_send_cmd(mmc, &cmd, NULL);
1199 cmd.cmdidx = SD_CMD_APP_SEND_SCR;
1200 cmd.resp_type = MMC_RSP_R1;
1206 data.dest = (char *)scr;
1209 data.flags = MMC_DATA_READ;
1211 err = mmc_send_cmd(mmc, &cmd, &data);
1220 mmc->scr[0] = __be32_to_cpu(scr[0]);
1221 mmc->scr[1] = __be32_to_cpu(scr[1]);
1223 switch ((mmc->scr[0] >> 24) & 0xf) {
1225 mmc->version = SD_VERSION_1_0;
1228 mmc->version = SD_VERSION_1_10;
1231 mmc->version = SD_VERSION_2;
1232 if ((mmc->scr[0] >> 15) & 0x1)
1233 mmc->version = SD_VERSION_3;
1236 mmc->version = SD_VERSION_1_0;
1240 if (mmc->scr[0] & SD_DATA_4BIT)
1241 mmc->card_caps |= MMC_MODE_4BIT;
1243 /* Version 1.0 doesn't support switching */
1244 if (mmc->version == SD_VERSION_1_0)
1249 err = sd_switch(mmc, SD_SWITCH_CHECK, 0, 1,
1250 (u8 *)switch_status);
1255 /* The high-speed function is busy. Try again */
1256 if (!(__be32_to_cpu(switch_status[7]) & SD_HIGHSPEED_BUSY))
1260 /* If high-speed isn't supported, we return */
1261 if (__be32_to_cpu(switch_status[3]) & SD_HIGHSPEED_SUPPORTED)
1262 mmc->card_caps |= MMC_CAP(SD_HS);
1264 #if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
1265 /* Version before 3.0 don't support UHS modes */
1266 if (mmc->version < SD_VERSION_3)
1269 sd3_bus_mode = __be32_to_cpu(switch_status[3]) >> 16 & 0x1f;
1270 if (sd3_bus_mode & SD_MODE_UHS_SDR104)
1271 mmc->card_caps |= MMC_CAP(UHS_SDR104);
1272 if (sd3_bus_mode & SD_MODE_UHS_SDR50)
1273 mmc->card_caps |= MMC_CAP(UHS_SDR50);
1274 if (sd3_bus_mode & SD_MODE_UHS_SDR25)
1275 mmc->card_caps |= MMC_CAP(UHS_SDR25);
1276 if (sd3_bus_mode & SD_MODE_UHS_SDR12)
1277 mmc->card_caps |= MMC_CAP(UHS_SDR12);
1278 if (sd3_bus_mode & SD_MODE_UHS_DDR50)
1279 mmc->card_caps |= MMC_CAP(UHS_DDR50);
1285 static int sd_set_card_speed(struct mmc *mmc, enum bus_mode mode)
1289 ALLOC_CACHE_ALIGN_BUFFER(uint, switch_status, 16);
1294 speed = UHS_SDR12_BUS_SPEED;
1297 speed = HIGH_SPEED_BUS_SPEED;
1299 #if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
1301 speed = UHS_SDR12_BUS_SPEED;
1304 speed = UHS_SDR25_BUS_SPEED;
1307 speed = UHS_SDR50_BUS_SPEED;
1310 speed = UHS_DDR50_BUS_SPEED;
1313 speed = UHS_SDR104_BUS_SPEED;
1320 err = sd_switch(mmc, SD_SWITCH_SWITCH, 0, speed, (u8 *)switch_status);
1324 if (((__be32_to_cpu(switch_status[4]) >> 24) & 0xF) != speed)
1330 static int sd_select_bus_width(struct mmc *mmc, int w)
1335 if ((w != 4) && (w != 1))
1338 cmd.cmdidx = MMC_CMD_APP_CMD;
1339 cmd.resp_type = MMC_RSP_R1;
1340 cmd.cmdarg = mmc->rca << 16;
1342 err = mmc_send_cmd(mmc, &cmd, NULL);
1346 cmd.cmdidx = SD_CMD_APP_SET_BUS_WIDTH;
1347 cmd.resp_type = MMC_RSP_R1;
1352 err = mmc_send_cmd(mmc, &cmd, NULL);
1360 #if CONFIG_IS_ENABLED(MMC_WRITE)
1361 static int sd_read_ssr(struct mmc *mmc)
1363 static const unsigned int sd_au_size[] = {
1364 0, SZ_16K / 512, SZ_32K / 512,
1365 SZ_64K / 512, SZ_128K / 512, SZ_256K / 512,
1366 SZ_512K / 512, SZ_1M / 512, SZ_2M / 512,
1367 SZ_4M / 512, SZ_8M / 512, (SZ_8M + SZ_4M) / 512,
1368 SZ_16M / 512, (SZ_16M + SZ_8M) / 512, SZ_32M / 512,
1373 ALLOC_CACHE_ALIGN_BUFFER(uint, ssr, 16);
1374 struct mmc_data data;
1376 unsigned int au, eo, et, es;
1378 cmd.cmdidx = MMC_CMD_APP_CMD;
1379 cmd.resp_type = MMC_RSP_R1;
1380 cmd.cmdarg = mmc->rca << 16;
1382 err = mmc_send_cmd(mmc, &cmd, NULL);
1386 cmd.cmdidx = SD_CMD_APP_SD_STATUS;
1387 cmd.resp_type = MMC_RSP_R1;
1391 data.dest = (char *)ssr;
1392 data.blocksize = 64;
1394 data.flags = MMC_DATA_READ;
1396 err = mmc_send_cmd(mmc, &cmd, &data);
1404 for (i = 0; i < 16; i++)
1405 ssr[i] = be32_to_cpu(ssr[i]);
1407 au = (ssr[2] >> 12) & 0xF;
1408 if ((au <= 9) || (mmc->version == SD_VERSION_3)) {
1409 mmc->ssr.au = sd_au_size[au];
1410 es = (ssr[3] >> 24) & 0xFF;
1411 es |= (ssr[2] & 0xFF) << 8;
1412 et = (ssr[3] >> 18) & 0x3F;
1414 eo = (ssr[3] >> 16) & 0x3;
1415 mmc->ssr.erase_timeout = (et * 1000) / es;
1416 mmc->ssr.erase_offset = eo * 1000;
1419 pr_debug("Invalid Allocation Unit Size.\n");
1425 /* frequency bases */
1426 /* divided by 10 to be nice to platforms without floating point */
1427 static const int fbase[] = {
1434 /* Multiplier values for TRAN_SPEED. Multiplied by 10 to be nice
1435 * to platforms without floating point.
1437 static const u8 multipliers[] = {
1456 static inline int bus_width(uint cap)
1458 if (cap == MMC_MODE_8BIT)
1460 if (cap == MMC_MODE_4BIT)
1462 if (cap == MMC_MODE_1BIT)
1464 pr_warn("invalid bus witdh capability 0x%x\n", cap);
1468 #if !CONFIG_IS_ENABLED(DM_MMC)
1469 #ifdef MMC_SUPPORTS_TUNING
1470 static int mmc_execute_tuning(struct mmc *mmc, uint opcode)
1476 static void mmc_send_init_stream(struct mmc *mmc)
1480 static int mmc_set_ios(struct mmc *mmc)
1484 if (mmc->cfg->ops->set_ios)
1485 ret = mmc->cfg->ops->set_ios(mmc);
1491 int mmc_set_clock(struct mmc *mmc, uint clock, bool disable)
1494 if (clock > mmc->cfg->f_max)
1495 clock = mmc->cfg->f_max;
1497 if (clock < mmc->cfg->f_min)
1498 clock = mmc->cfg->f_min;
1502 mmc->clk_disable = disable;
1504 debug("clock is %s (%dHz)\n", disable ? "disabled" : "enabled", clock);
1506 return mmc_set_ios(mmc);
1509 static int mmc_set_bus_width(struct mmc *mmc, uint width)
1511 mmc->bus_width = width;
1513 return mmc_set_ios(mmc);
1516 #if CONFIG_IS_ENABLED(MMC_VERBOSE) || defined(DEBUG)
1518 * helper function to display the capabilities in a human
1519 * friendly manner. The capabilities include bus width and
1522 void mmc_dump_capabilities(const char *text, uint caps)
1526 pr_debug("%s: widths [", text);
1527 if (caps & MMC_MODE_8BIT)
1529 if (caps & MMC_MODE_4BIT)
1531 if (caps & MMC_MODE_1BIT)
1533 pr_debug("\b\b] modes [");
1534 for (mode = MMC_LEGACY; mode < MMC_MODES_END; mode++)
1535 if (MMC_CAP(mode) & caps)
1536 pr_debug("%s, ", mmc_mode_name(mode));
1537 pr_debug("\b\b]\n");
1541 struct mode_width_tuning {
1544 #ifdef MMC_SUPPORTS_TUNING
1549 #if CONFIG_IS_ENABLED(MMC_IO_VOLTAGE)
1550 int mmc_voltage_to_mv(enum mmc_voltage voltage)
1553 case MMC_SIGNAL_VOLTAGE_000: return 0;
1554 case MMC_SIGNAL_VOLTAGE_330: return 3300;
1555 case MMC_SIGNAL_VOLTAGE_180: return 1800;
1556 case MMC_SIGNAL_VOLTAGE_120: return 1200;
1561 static int mmc_set_signal_voltage(struct mmc *mmc, uint signal_voltage)
1565 if (mmc->signal_voltage == signal_voltage)
1568 mmc->signal_voltage = signal_voltage;
1569 err = mmc_set_ios(mmc);
1571 pr_debug("unable to set voltage (err %d)\n", err);
1576 static inline int mmc_set_signal_voltage(struct mmc *mmc, uint signal_voltage)
1582 #if !CONFIG_IS_ENABLED(MMC_TINY)
1583 static const struct mode_width_tuning sd_modes_by_pref[] = {
1584 #if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
1585 #ifdef MMC_SUPPORTS_TUNING
1588 .widths = MMC_MODE_4BIT | MMC_MODE_1BIT,
1589 .tuning = MMC_CMD_SEND_TUNING_BLOCK
1594 .widths = MMC_MODE_4BIT | MMC_MODE_1BIT,
1598 .widths = MMC_MODE_4BIT | MMC_MODE_1BIT,
1602 .widths = MMC_MODE_4BIT | MMC_MODE_1BIT,
1607 .widths = MMC_MODE_4BIT | MMC_MODE_1BIT,
1609 #if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
1612 .widths = MMC_MODE_4BIT | MMC_MODE_1BIT,
1617 .widths = MMC_MODE_4BIT | MMC_MODE_1BIT,
1621 #define for_each_sd_mode_by_pref(caps, mwt) \
1622 for (mwt = sd_modes_by_pref;\
1623 mwt < sd_modes_by_pref + ARRAY_SIZE(sd_modes_by_pref);\
1625 if (caps & MMC_CAP(mwt->mode))
1627 static int sd_select_mode_and_width(struct mmc *mmc, uint card_caps)
1630 uint widths[] = {MMC_MODE_4BIT, MMC_MODE_1BIT};
1631 const struct mode_width_tuning *mwt;
1632 #if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
1633 bool uhs_en = (mmc->ocr & OCR_S18R) ? true : false;
1635 bool uhs_en = false;
1640 mmc_dump_capabilities("sd card", card_caps);
1641 mmc_dump_capabilities("host", mmc->host_caps);
1644 /* Restrict card's capabilities by what the host can do */
1645 caps = card_caps & mmc->host_caps;
1650 for_each_sd_mode_by_pref(caps, mwt) {
1653 for (w = widths; w < widths + ARRAY_SIZE(widths); w++) {
1654 if (*w & caps & mwt->widths) {
1655 pr_debug("trying mode %s width %d (at %d MHz)\n",
1656 mmc_mode_name(mwt->mode),
1658 mmc_mode2freq(mmc, mwt->mode) / 1000000);
1660 /* configure the bus width (card + host) */
1661 err = sd_select_bus_width(mmc, bus_width(*w));
1664 mmc_set_bus_width(mmc, bus_width(*w));
1666 /* configure the bus mode (card) */
1667 err = sd_set_card_speed(mmc, mwt->mode);
1671 /* configure the bus mode (host) */
1672 mmc_select_mode(mmc, mwt->mode);
1673 mmc_set_clock(mmc, mmc->tran_speed,
1676 #ifdef MMC_SUPPORTS_TUNING
1677 /* execute tuning if needed */
1678 if (mwt->tuning && !mmc_host_is_spi(mmc)) {
1679 err = mmc_execute_tuning(mmc,
1682 pr_debug("tuning failed\n");
1688 #if CONFIG_IS_ENABLED(MMC_WRITE)
1689 err = sd_read_ssr(mmc);
1691 pr_warn("unable to read ssr\n");
1697 /* revert to a safer bus speed */
1698 mmc_select_mode(mmc, SD_LEGACY);
1699 mmc_set_clock(mmc, mmc->tran_speed,
1705 pr_err("unable to select a mode\n");
1710 * read the compare the part of ext csd that is constant.
1711 * This can be used to check that the transfer is working
1714 static int mmc_read_and_compare_ext_csd(struct mmc *mmc)
1717 const u8 *ext_csd = mmc->ext_csd;
1718 ALLOC_CACHE_ALIGN_BUFFER(u8, test_csd, MMC_MAX_BLOCK_LEN);
1720 if (mmc->version < MMC_VERSION_4)
1723 err = mmc_send_ext_csd(mmc, test_csd);
1727 /* Only compare read only fields */
1728 if (ext_csd[EXT_CSD_PARTITIONING_SUPPORT]
1729 == test_csd[EXT_CSD_PARTITIONING_SUPPORT] &&
1730 ext_csd[EXT_CSD_HC_WP_GRP_SIZE]
1731 == test_csd[EXT_CSD_HC_WP_GRP_SIZE] &&
1732 ext_csd[EXT_CSD_REV]
1733 == test_csd[EXT_CSD_REV] &&
1734 ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE]
1735 == test_csd[EXT_CSD_HC_ERASE_GRP_SIZE] &&
1736 memcmp(&ext_csd[EXT_CSD_SEC_CNT],
1737 &test_csd[EXT_CSD_SEC_CNT], 4) == 0)
1743 #if CONFIG_IS_ENABLED(MMC_IO_VOLTAGE)
1744 static int mmc_set_lowest_voltage(struct mmc *mmc, enum bus_mode mode,
1745 uint32_t allowed_mask)
1752 if (mmc->cardtype & (EXT_CSD_CARD_TYPE_HS200_1_8V |
1753 EXT_CSD_CARD_TYPE_HS400_1_8V))
1754 card_mask |= MMC_SIGNAL_VOLTAGE_180;
1755 if (mmc->cardtype & (EXT_CSD_CARD_TYPE_HS200_1_2V |
1756 EXT_CSD_CARD_TYPE_HS400_1_2V))
1757 card_mask |= MMC_SIGNAL_VOLTAGE_120;
1760 if (mmc->cardtype & EXT_CSD_CARD_TYPE_DDR_1_8V)
1761 card_mask |= MMC_SIGNAL_VOLTAGE_330 |
1762 MMC_SIGNAL_VOLTAGE_180;
1763 if (mmc->cardtype & EXT_CSD_CARD_TYPE_DDR_1_2V)
1764 card_mask |= MMC_SIGNAL_VOLTAGE_120;
1767 card_mask |= MMC_SIGNAL_VOLTAGE_330;
1771 while (card_mask & allowed_mask) {
1772 enum mmc_voltage best_match;
1774 best_match = 1 << (ffs(card_mask & allowed_mask) - 1);
1775 if (!mmc_set_signal_voltage(mmc, best_match))
1778 allowed_mask &= ~best_match;
1784 static inline int mmc_set_lowest_voltage(struct mmc *mmc, enum bus_mode mode,
1785 uint32_t allowed_mask)
1791 static const struct mode_width_tuning mmc_modes_by_pref[] = {
1792 #if CONFIG_IS_ENABLED(MMC_HS400_SUPPORT)
1795 .widths = MMC_MODE_8BIT,
1796 .tuning = MMC_CMD_SEND_TUNING_BLOCK_HS200
1799 #if CONFIG_IS_ENABLED(MMC_HS200_SUPPORT)
1802 .widths = MMC_MODE_8BIT | MMC_MODE_4BIT,
1803 .tuning = MMC_CMD_SEND_TUNING_BLOCK_HS200
1808 .widths = MMC_MODE_8BIT | MMC_MODE_4BIT,
1812 .widths = MMC_MODE_8BIT | MMC_MODE_4BIT | MMC_MODE_1BIT,
1816 .widths = MMC_MODE_8BIT | MMC_MODE_4BIT | MMC_MODE_1BIT,
1820 .widths = MMC_MODE_8BIT | MMC_MODE_4BIT | MMC_MODE_1BIT,
1824 #define for_each_mmc_mode_by_pref(caps, mwt) \
1825 for (mwt = mmc_modes_by_pref;\
1826 mwt < mmc_modes_by_pref + ARRAY_SIZE(mmc_modes_by_pref);\
1828 if (caps & MMC_CAP(mwt->mode))
1830 static const struct ext_csd_bus_width {
1834 } ext_csd_bus_width[] = {
1835 {MMC_MODE_8BIT, true, EXT_CSD_DDR_BUS_WIDTH_8},
1836 {MMC_MODE_4BIT, true, EXT_CSD_DDR_BUS_WIDTH_4},
1837 {MMC_MODE_8BIT, false, EXT_CSD_BUS_WIDTH_8},
1838 {MMC_MODE_4BIT, false, EXT_CSD_BUS_WIDTH_4},
1839 {MMC_MODE_1BIT, false, EXT_CSD_BUS_WIDTH_1},
1842 #if CONFIG_IS_ENABLED(MMC_HS400_SUPPORT)
1843 static int mmc_select_hs400(struct mmc *mmc)
1847 /* Set timing to HS200 for tuning */
1848 err = mmc_set_card_speed(mmc, MMC_HS_200);
1852 /* configure the bus mode (host) */
1853 mmc_select_mode(mmc, MMC_HS_200);
1854 mmc_set_clock(mmc, mmc->tran_speed, false);
1856 /* execute tuning if needed */
1857 err = mmc_execute_tuning(mmc, MMC_CMD_SEND_TUNING_BLOCK_HS200);
1859 debug("tuning failed\n");
1863 /* Set back to HS */
1864 mmc_set_card_speed(mmc, MMC_HS);
1865 mmc_set_clock(mmc, mmc_mode2freq(mmc, MMC_HS), false);
1867 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL, EXT_CSD_BUS_WIDTH,
1868 EXT_CSD_BUS_WIDTH_8 | EXT_CSD_DDR_FLAG);
1872 err = mmc_set_card_speed(mmc, MMC_HS_400);
1876 mmc_select_mode(mmc, MMC_HS_400);
1877 err = mmc_set_clock(mmc, mmc->tran_speed, false);
1884 static int mmc_select_hs400(struct mmc *mmc)
1890 #define for_each_supported_width(caps, ddr, ecbv) \
1891 for (ecbv = ext_csd_bus_width;\
1892 ecbv < ext_csd_bus_width + ARRAY_SIZE(ext_csd_bus_width);\
1894 if ((ddr == ecbv->is_ddr) && (caps & ecbv->cap))
1896 static int mmc_select_mode_and_width(struct mmc *mmc, uint card_caps)
1899 const struct mode_width_tuning *mwt;
1900 const struct ext_csd_bus_width *ecbw;
1903 mmc_dump_capabilities("mmc", card_caps);
1904 mmc_dump_capabilities("host", mmc->host_caps);
1907 /* Restrict card's capabilities by what the host can do */
1908 card_caps &= mmc->host_caps;
1910 /* Only version 4 of MMC supports wider bus widths */
1911 if (mmc->version < MMC_VERSION_4)
1914 if (!mmc->ext_csd) {
1915 pr_debug("No ext_csd found!\n"); /* this should enver happen */
1919 mmc_set_clock(mmc, mmc->legacy_speed, MMC_CLK_ENABLE);
1921 for_each_mmc_mode_by_pref(card_caps, mwt) {
1922 for_each_supported_width(card_caps & mwt->widths,
1923 mmc_is_mode_ddr(mwt->mode), ecbw) {
1924 enum mmc_voltage old_voltage;
1925 pr_debug("trying mode %s width %d (at %d MHz)\n",
1926 mmc_mode_name(mwt->mode),
1927 bus_width(ecbw->cap),
1928 mmc_mode2freq(mmc, mwt->mode) / 1000000);
1929 old_voltage = mmc->signal_voltage;
1930 err = mmc_set_lowest_voltage(mmc, mwt->mode,
1931 MMC_ALL_SIGNAL_VOLTAGE);
1935 /* configure the bus width (card + host) */
1936 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1938 ecbw->ext_csd_bits & ~EXT_CSD_DDR_FLAG);
1941 mmc_set_bus_width(mmc, bus_width(ecbw->cap));
1943 if (mwt->mode == MMC_HS_400) {
1944 err = mmc_select_hs400(mmc);
1946 printf("Select HS400 failed %d\n", err);
1950 /* configure the bus speed (card) */
1951 err = mmc_set_card_speed(mmc, mwt->mode);
1956 * configure the bus width AND the ddr mode
1957 * (card). The host side will be taken care
1958 * of in the next step
1960 if (ecbw->ext_csd_bits & EXT_CSD_DDR_FLAG) {
1961 err = mmc_switch(mmc,
1962 EXT_CSD_CMD_SET_NORMAL,
1964 ecbw->ext_csd_bits);
1969 /* configure the bus mode (host) */
1970 mmc_select_mode(mmc, mwt->mode);
1971 mmc_set_clock(mmc, mmc->tran_speed,
1973 #ifdef MMC_SUPPORTS_TUNING
1975 /* execute tuning if needed */
1977 err = mmc_execute_tuning(mmc,
1980 pr_debug("tuning failed\n");
1987 /* do a transfer to check the configuration */
1988 err = mmc_read_and_compare_ext_csd(mmc);
1992 mmc_set_signal_voltage(mmc, old_voltage);
1993 /* if an error occured, revert to a safer bus mode */
1994 mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1995 EXT_CSD_BUS_WIDTH, EXT_CSD_BUS_WIDTH_1);
1996 mmc_select_mode(mmc, MMC_LEGACY);
1997 mmc_set_bus_width(mmc, 1);
2001 pr_err("unable to select a mode\n");
2007 #if CONFIG_IS_ENABLED(MMC_TINY)
2008 DEFINE_CACHE_ALIGN_BUFFER(u8, ext_csd_bkup, MMC_MAX_BLOCK_LEN);
2011 static int mmc_startup_v4(struct mmc *mmc)
2015 bool has_parts = false;
2016 bool part_completed;
2017 static const u32 mmc_versions[] = {
2029 #if CONFIG_IS_ENABLED(MMC_TINY)
2030 u8 *ext_csd = ext_csd_bkup;
2032 if (IS_SD(mmc) || mmc->version < MMC_VERSION_4)
2036 memset(ext_csd_bkup, 0, sizeof(ext_csd_bkup));
2038 err = mmc_send_ext_csd(mmc, ext_csd);
2042 /* store the ext csd for future reference */
2044 mmc->ext_csd = ext_csd;
2046 ALLOC_CACHE_ALIGN_BUFFER(u8, ext_csd, MMC_MAX_BLOCK_LEN);
2048 if (IS_SD(mmc) || (mmc->version < MMC_VERSION_4))
2051 /* check ext_csd version and capacity */
2052 err = mmc_send_ext_csd(mmc, ext_csd);
2056 /* store the ext csd for future reference */
2058 mmc->ext_csd = malloc(MMC_MAX_BLOCK_LEN);
2061 memcpy(mmc->ext_csd, ext_csd, MMC_MAX_BLOCK_LEN);
2063 if (ext_csd[EXT_CSD_REV] >= ARRAY_SIZE(mmc_versions))
2066 mmc->version = mmc_versions[ext_csd[EXT_CSD_REV]];
2068 if (mmc->version >= MMC_VERSION_4_2) {
2070 * According to the JEDEC Standard, the value of
2071 * ext_csd's capacity is valid if the value is more
2074 capacity = ext_csd[EXT_CSD_SEC_CNT] << 0
2075 | ext_csd[EXT_CSD_SEC_CNT + 1] << 8
2076 | ext_csd[EXT_CSD_SEC_CNT + 2] << 16
2077 | ext_csd[EXT_CSD_SEC_CNT + 3] << 24;
2078 capacity *= MMC_MAX_BLOCK_LEN;
2079 if ((capacity >> 20) > 2 * 1024)
2080 mmc->capacity_user = capacity;
2083 /* The partition data may be non-zero but it is only
2084 * effective if PARTITION_SETTING_COMPLETED is set in
2085 * EXT_CSD, so ignore any data if this bit is not set,
2086 * except for enabling the high-capacity group size
2087 * definition (see below).
2089 part_completed = !!(ext_csd[EXT_CSD_PARTITION_SETTING] &
2090 EXT_CSD_PARTITION_SETTING_COMPLETED);
2092 /* store the partition info of emmc */
2093 mmc->part_support = ext_csd[EXT_CSD_PARTITIONING_SUPPORT];
2094 if ((ext_csd[EXT_CSD_PARTITIONING_SUPPORT] & PART_SUPPORT) ||
2095 ext_csd[EXT_CSD_BOOT_MULT])
2096 mmc->part_config = ext_csd[EXT_CSD_PART_CONF];
2097 if (part_completed &&
2098 (ext_csd[EXT_CSD_PARTITIONING_SUPPORT] & ENHNCD_SUPPORT))
2099 mmc->part_attr = ext_csd[EXT_CSD_PARTITIONS_ATTRIBUTE];
2101 mmc->capacity_boot = ext_csd[EXT_CSD_BOOT_MULT] << 17;
2103 mmc->capacity_rpmb = ext_csd[EXT_CSD_RPMB_MULT] << 17;
2105 for (i = 0; i < 4; i++) {
2106 int idx = EXT_CSD_GP_SIZE_MULT + i * 3;
2107 uint mult = (ext_csd[idx + 2] << 16) +
2108 (ext_csd[idx + 1] << 8) + ext_csd[idx];
2111 if (!part_completed)
2113 mmc->capacity_gp[i] = mult;
2114 mmc->capacity_gp[i] *=
2115 ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE];
2116 mmc->capacity_gp[i] *= ext_csd[EXT_CSD_HC_WP_GRP_SIZE];
2117 mmc->capacity_gp[i] <<= 19;
2120 #ifndef CONFIG_SPL_BUILD
2121 if (part_completed) {
2122 mmc->enh_user_size =
2123 (ext_csd[EXT_CSD_ENH_SIZE_MULT + 2] << 16) +
2124 (ext_csd[EXT_CSD_ENH_SIZE_MULT + 1] << 8) +
2125 ext_csd[EXT_CSD_ENH_SIZE_MULT];
2126 mmc->enh_user_size *= ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE];
2127 mmc->enh_user_size *= ext_csd[EXT_CSD_HC_WP_GRP_SIZE];
2128 mmc->enh_user_size <<= 19;
2129 mmc->enh_user_start =
2130 (ext_csd[EXT_CSD_ENH_START_ADDR + 3] << 24) +
2131 (ext_csd[EXT_CSD_ENH_START_ADDR + 2] << 16) +
2132 (ext_csd[EXT_CSD_ENH_START_ADDR + 1] << 8) +
2133 ext_csd[EXT_CSD_ENH_START_ADDR];
2134 if (mmc->high_capacity)
2135 mmc->enh_user_start <<= 9;
2140 * Host needs to enable ERASE_GRP_DEF bit if device is
2141 * partitioned. This bit will be lost every time after a reset
2142 * or power off. This will affect erase size.
2146 if ((ext_csd[EXT_CSD_PARTITIONING_SUPPORT] & PART_SUPPORT) &&
2147 (ext_csd[EXT_CSD_PARTITIONS_ATTRIBUTE] & PART_ENH_ATTRIB))
2150 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
2151 EXT_CSD_ERASE_GROUP_DEF, 1);
2156 ext_csd[EXT_CSD_ERASE_GROUP_DEF] = 1;
2159 if (ext_csd[EXT_CSD_ERASE_GROUP_DEF] & 0x01) {
2160 #if CONFIG_IS_ENABLED(MMC_WRITE)
2161 /* Read out group size from ext_csd */
2162 mmc->erase_grp_size =
2163 ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE] * 1024;
2166 * if high capacity and partition setting completed
2167 * SEC_COUNT is valid even if it is smaller than 2 GiB
2168 * JEDEC Standard JESD84-B45, 6.2.4
2170 if (mmc->high_capacity && part_completed) {
2171 capacity = (ext_csd[EXT_CSD_SEC_CNT]) |
2172 (ext_csd[EXT_CSD_SEC_CNT + 1] << 8) |
2173 (ext_csd[EXT_CSD_SEC_CNT + 2] << 16) |
2174 (ext_csd[EXT_CSD_SEC_CNT + 3] << 24);
2175 capacity *= MMC_MAX_BLOCK_LEN;
2176 mmc->capacity_user = capacity;
2179 #if CONFIG_IS_ENABLED(MMC_WRITE)
2181 /* Calculate the group size from the csd value. */
2182 int erase_gsz, erase_gmul;
2184 erase_gsz = (mmc->csd[2] & 0x00007c00) >> 10;
2185 erase_gmul = (mmc->csd[2] & 0x000003e0) >> 5;
2186 mmc->erase_grp_size = (erase_gsz + 1)
2190 #if CONFIG_IS_ENABLED(MMC_HW_PARTITIONING)
2191 mmc->hc_wp_grp_size = 1024
2192 * ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE]
2193 * ext_csd[EXT_CSD_HC_WP_GRP_SIZE];
2196 mmc->wr_rel_set = ext_csd[EXT_CSD_WR_REL_SET];
2201 #if !CONFIG_IS_ENABLED(MMC_TINY)
2204 mmc->ext_csd = NULL;
2209 static int mmc_startup(struct mmc *mmc)
2215 struct blk_desc *bdesc;
2217 #ifdef CONFIG_MMC_SPI_CRC_ON
2218 if (mmc_host_is_spi(mmc)) { /* enable CRC check for spi */
2219 cmd.cmdidx = MMC_CMD_SPI_CRC_ON_OFF;
2220 cmd.resp_type = MMC_RSP_R1;
2222 err = mmc_send_cmd(mmc, &cmd, NULL);
2228 /* Put the Card in Identify Mode */
2229 cmd.cmdidx = mmc_host_is_spi(mmc) ? MMC_CMD_SEND_CID :
2230 MMC_CMD_ALL_SEND_CID; /* cmd not supported in spi */
2231 cmd.resp_type = MMC_RSP_R2;
2234 err = mmc_send_cmd(mmc, &cmd, NULL);
2236 #ifdef CONFIG_MMC_QUIRKS
2237 if (err && (mmc->quirks & MMC_QUIRK_RETRY_SEND_CID)) {
2240 * It has been seen that SEND_CID may fail on the first
2241 * attempt, let's try a few more time
2244 err = mmc_send_cmd(mmc, &cmd, NULL);
2247 } while (retries--);
2254 memcpy(mmc->cid, cmd.response, 16);
2257 * For MMC cards, set the Relative Address.
2258 * For SD cards, get the Relatvie Address.
2259 * This also puts the cards into Standby State
2261 if (!mmc_host_is_spi(mmc)) { /* cmd not supported in spi */
2262 cmd.cmdidx = SD_CMD_SEND_RELATIVE_ADDR;
2263 cmd.cmdarg = mmc->rca << 16;
2264 cmd.resp_type = MMC_RSP_R6;
2266 err = mmc_send_cmd(mmc, &cmd, NULL);
2272 mmc->rca = (cmd.response[0] >> 16) & 0xffff;
2275 /* Get the Card-Specific Data */
2276 cmd.cmdidx = MMC_CMD_SEND_CSD;
2277 cmd.resp_type = MMC_RSP_R2;
2278 cmd.cmdarg = mmc->rca << 16;
2280 err = mmc_send_cmd(mmc, &cmd, NULL);
2285 mmc->csd[0] = cmd.response[0];
2286 mmc->csd[1] = cmd.response[1];
2287 mmc->csd[2] = cmd.response[2];
2288 mmc->csd[3] = cmd.response[3];
2290 if (mmc->version == MMC_VERSION_UNKNOWN) {
2291 int version = (cmd.response[0] >> 26) & 0xf;
2295 mmc->version = MMC_VERSION_1_2;
2298 mmc->version = MMC_VERSION_1_4;
2301 mmc->version = MMC_VERSION_2_2;
2304 mmc->version = MMC_VERSION_3;
2307 mmc->version = MMC_VERSION_4;
2310 mmc->version = MMC_VERSION_1_2;
2315 /* divide frequency by 10, since the mults are 10x bigger */
2316 freq = fbase[(cmd.response[0] & 0x7)];
2317 mult = multipliers[((cmd.response[0] >> 3) & 0xf)];
2319 mmc->legacy_speed = freq * mult;
2320 mmc_select_mode(mmc, MMC_LEGACY);
2322 mmc->dsr_imp = ((cmd.response[1] >> 12) & 0x1);
2323 mmc->read_bl_len = 1 << ((cmd.response[1] >> 16) & 0xf);
2324 #if CONFIG_IS_ENABLED(MMC_WRITE)
2327 mmc->write_bl_len = mmc->read_bl_len;
2329 mmc->write_bl_len = 1 << ((cmd.response[3] >> 22) & 0xf);
2332 if (mmc->high_capacity) {
2333 csize = (mmc->csd[1] & 0x3f) << 16
2334 | (mmc->csd[2] & 0xffff0000) >> 16;
2337 csize = (mmc->csd[1] & 0x3ff) << 2
2338 | (mmc->csd[2] & 0xc0000000) >> 30;
2339 cmult = (mmc->csd[2] & 0x00038000) >> 15;
2342 mmc->capacity_user = (csize + 1) << (cmult + 2);
2343 mmc->capacity_user *= mmc->read_bl_len;
2344 mmc->capacity_boot = 0;
2345 mmc->capacity_rpmb = 0;
2346 for (i = 0; i < 4; i++)
2347 mmc->capacity_gp[i] = 0;
2349 if (mmc->read_bl_len > MMC_MAX_BLOCK_LEN)
2350 mmc->read_bl_len = MMC_MAX_BLOCK_LEN;
2352 #if CONFIG_IS_ENABLED(MMC_WRITE)
2353 if (mmc->write_bl_len > MMC_MAX_BLOCK_LEN)
2354 mmc->write_bl_len = MMC_MAX_BLOCK_LEN;
2357 if ((mmc->dsr_imp) && (0xffffffff != mmc->dsr)) {
2358 cmd.cmdidx = MMC_CMD_SET_DSR;
2359 cmd.cmdarg = (mmc->dsr & 0xffff) << 16;
2360 cmd.resp_type = MMC_RSP_NONE;
2361 if (mmc_send_cmd(mmc, &cmd, NULL))
2362 pr_warn("MMC: SET_DSR failed\n");
2365 /* Select the card, and put it into Transfer Mode */
2366 if (!mmc_host_is_spi(mmc)) { /* cmd not supported in spi */
2367 cmd.cmdidx = MMC_CMD_SELECT_CARD;
2368 cmd.resp_type = MMC_RSP_R1;
2369 cmd.cmdarg = mmc->rca << 16;
2370 err = mmc_send_cmd(mmc, &cmd, NULL);
2377 * For SD, its erase group is always one sector
2379 #if CONFIG_IS_ENABLED(MMC_WRITE)
2380 mmc->erase_grp_size = 1;
2382 mmc->part_config = MMCPART_NOAVAILABLE;
2384 err = mmc_startup_v4(mmc);
2388 err = mmc_set_capacity(mmc, mmc_get_blk_desc(mmc)->hwpart);
2392 #if CONFIG_IS_ENABLED(MMC_TINY)
2393 mmc_set_clock(mmc, mmc->legacy_speed, false);
2394 mmc_select_mode(mmc, IS_SD(mmc) ? SD_LEGACY : MMC_LEGACY);
2395 mmc_set_bus_width(mmc, 1);
2398 err = sd_get_capabilities(mmc);
2401 err = sd_select_mode_and_width(mmc, mmc->card_caps);
2403 err = mmc_get_capabilities(mmc);
2406 mmc_select_mode_and_width(mmc, mmc->card_caps);
2412 mmc->best_mode = mmc->selected_mode;
2414 /* Fix the block length for DDR mode */
2415 if (mmc->ddr_mode) {
2416 mmc->read_bl_len = MMC_MAX_BLOCK_LEN;
2417 #if CONFIG_IS_ENABLED(MMC_WRITE)
2418 mmc->write_bl_len = MMC_MAX_BLOCK_LEN;
2422 /* fill in device description */
2423 bdesc = mmc_get_blk_desc(mmc);
2427 bdesc->blksz = mmc->read_bl_len;
2428 bdesc->log2blksz = LOG2(bdesc->blksz);
2429 bdesc->lba = lldiv(mmc->capacity, mmc->read_bl_len);
2430 #if !defined(CONFIG_SPL_BUILD) || \
2431 (defined(CONFIG_SPL_LIBCOMMON_SUPPORT) && \
2432 !defined(CONFIG_USE_TINY_PRINTF))
2433 sprintf(bdesc->vendor, "Man %06x Snr %04x%04x",
2434 mmc->cid[0] >> 24, (mmc->cid[2] & 0xffff),
2435 (mmc->cid[3] >> 16) & 0xffff);
2436 sprintf(bdesc->product, "%c%c%c%c%c%c", mmc->cid[0] & 0xff,
2437 (mmc->cid[1] >> 24), (mmc->cid[1] >> 16) & 0xff,
2438 (mmc->cid[1] >> 8) & 0xff, mmc->cid[1] & 0xff,
2439 (mmc->cid[2] >> 24) & 0xff);
2440 sprintf(bdesc->revision, "%d.%d", (mmc->cid[2] >> 20) & 0xf,
2441 (mmc->cid[2] >> 16) & 0xf);
2443 bdesc->vendor[0] = 0;
2444 bdesc->product[0] = 0;
2445 bdesc->revision[0] = 0;
2447 #if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBDISK_SUPPORT)
2454 static int mmc_send_if_cond(struct mmc *mmc)
2459 cmd.cmdidx = SD_CMD_SEND_IF_COND;
2460 /* We set the bit if the host supports voltages between 2.7 and 3.6 V */
2461 cmd.cmdarg = ((mmc->cfg->voltages & 0xff8000) != 0) << 8 | 0xaa;
2462 cmd.resp_type = MMC_RSP_R7;
2464 err = mmc_send_cmd(mmc, &cmd, NULL);
2469 if ((cmd.response[0] & 0xff) != 0xaa)
2472 mmc->version = SD_VERSION_2;
2477 #if !CONFIG_IS_ENABLED(DM_MMC)
2478 /* board-specific MMC power initializations. */
2479 __weak void board_mmc_power_init(void)
2484 static int mmc_power_init(struct mmc *mmc)
2486 #if CONFIG_IS_ENABLED(DM_MMC)
2487 #if CONFIG_IS_ENABLED(DM_REGULATOR)
2490 ret = device_get_supply_regulator(mmc->dev, "vmmc-supply",
2493 pr_debug("%s: No vmmc supply\n", mmc->dev->name);
2495 ret = device_get_supply_regulator(mmc->dev, "vqmmc-supply",
2496 &mmc->vqmmc_supply);
2498 pr_debug("%s: No vqmmc supply\n", mmc->dev->name);
2500 #else /* !CONFIG_DM_MMC */
2502 * Driver model should use a regulator, as above, rather than calling
2503 * out to board code.
2505 board_mmc_power_init();
2511 * put the host in the initial state:
2512 * - turn on Vdd (card power supply)
2513 * - configure the bus width and clock to minimal values
2515 static void mmc_set_initial_state(struct mmc *mmc)
2519 /* First try to set 3.3V. If it fails set to 1.8V */
2520 err = mmc_set_signal_voltage(mmc, MMC_SIGNAL_VOLTAGE_330);
2522 err = mmc_set_signal_voltage(mmc, MMC_SIGNAL_VOLTAGE_180);
2524 pr_warn("mmc: failed to set signal voltage\n");
2526 mmc_select_mode(mmc, MMC_LEGACY);
2527 mmc_set_bus_width(mmc, 1);
2528 mmc_set_clock(mmc, 0, MMC_CLK_ENABLE);
2531 static int mmc_power_on(struct mmc *mmc)
2533 #if CONFIG_IS_ENABLED(DM_MMC) && CONFIG_IS_ENABLED(DM_REGULATOR)
2534 if (mmc->vmmc_supply) {
2535 int ret = regulator_set_enable(mmc->vmmc_supply, true);
2538 puts("Error enabling VMMC supply\n");
2546 static int mmc_power_off(struct mmc *mmc)
2548 mmc_set_clock(mmc, 0, MMC_CLK_DISABLE);
2549 #if CONFIG_IS_ENABLED(DM_MMC) && CONFIG_IS_ENABLED(DM_REGULATOR)
2550 if (mmc->vmmc_supply) {
2551 int ret = regulator_set_enable(mmc->vmmc_supply, false);
2554 pr_debug("Error disabling VMMC supply\n");
2562 static int mmc_power_cycle(struct mmc *mmc)
2566 ret = mmc_power_off(mmc);
2570 * SD spec recommends at least 1ms of delay. Let's wait for 2ms
2571 * to be on the safer side.
2574 return mmc_power_on(mmc);
2577 int mmc_get_op_cond(struct mmc *mmc)
2579 bool uhs_en = supports_uhs(mmc->cfg->host_caps);
2585 #ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT
2586 mmc_adapter_card_type_ident();
2588 err = mmc_power_init(mmc);
2592 #ifdef CONFIG_MMC_QUIRKS
2593 mmc->quirks = MMC_QUIRK_RETRY_SET_BLOCKLEN |
2594 MMC_QUIRK_RETRY_SEND_CID;
2597 err = mmc_power_cycle(mmc);
2600 * if power cycling is not supported, we should not try
2601 * to use the UHS modes, because we wouldn't be able to
2602 * recover from an error during the UHS initialization.
2604 pr_debug("Unable to do a full power cycle. Disabling the UHS modes for safety\n");
2606 mmc->host_caps &= ~UHS_CAPS;
2607 err = mmc_power_on(mmc);
2612 #if CONFIG_IS_ENABLED(DM_MMC)
2613 /* The device has already been probed ready for use */
2615 /* made sure it's not NULL earlier */
2616 err = mmc->cfg->ops->init(mmc);
2623 mmc_set_initial_state(mmc);
2624 mmc_send_init_stream(mmc);
2626 /* Reset the Card */
2627 err = mmc_go_idle(mmc);
2632 /* The internal partition reset to user partition(0) at every CMD0*/
2633 mmc_get_blk_desc(mmc)->hwpart = 0;
2635 /* Test for SD version 2 */
2636 err = mmc_send_if_cond(mmc);
2638 /* Now try to get the SD card's operating condition */
2639 err = sd_send_op_cond(mmc, uhs_en);
2640 if (err && uhs_en) {
2642 mmc_power_cycle(mmc);
2646 /* If the command timed out, we check for an MMC card */
2647 if (err == -ETIMEDOUT) {
2648 err = mmc_send_op_cond(mmc);
2651 #if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
2652 pr_err("Card did not respond to voltage select!\n");
2661 int mmc_start_init(struct mmc *mmc)
2667 * all hosts are capable of 1 bit bus-width and able to use the legacy
2670 mmc->host_caps = mmc->cfg->host_caps | MMC_CAP(SD_LEGACY) |
2671 MMC_CAP(MMC_LEGACY) | MMC_MODE_1BIT;
2673 #if !defined(CONFIG_MMC_BROKEN_CD)
2674 /* we pretend there's no card when init is NULL */
2675 no_card = mmc_getcd(mmc) == 0;
2679 #if !CONFIG_IS_ENABLED(DM_MMC)
2680 no_card = no_card || (mmc->cfg->ops->init == NULL);
2684 #if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
2685 pr_err("MMC: no card present\n");
2690 err = mmc_get_op_cond(mmc);
2693 mmc->init_in_progress = 1;
2698 static int mmc_complete_init(struct mmc *mmc)
2702 mmc->init_in_progress = 0;
2703 if (mmc->op_cond_pending)
2704 err = mmc_complete_op_cond(mmc);
2707 err = mmc_startup(mmc);
2715 int mmc_init(struct mmc *mmc)
2718 __maybe_unused ulong start;
2719 #if CONFIG_IS_ENABLED(DM_MMC)
2720 struct mmc_uclass_priv *upriv = dev_get_uclass_priv(mmc->dev);
2727 start = get_timer(0);
2729 if (!mmc->init_in_progress)
2730 err = mmc_start_init(mmc);
2733 err = mmc_complete_init(mmc);
2735 pr_info("%s: %d, time %lu\n", __func__, err, get_timer(start));
2740 int mmc_set_dsr(struct mmc *mmc, u16 val)
2746 /* CPU-specific MMC initializations */
2747 __weak int cpu_mmc_init(bd_t *bis)
2752 /* board-specific MMC initializations. */
2753 __weak int board_mmc_init(bd_t *bis)
2758 void mmc_set_preinit(struct mmc *mmc, int preinit)
2760 mmc->preinit = preinit;
2763 #if CONFIG_IS_ENABLED(DM_MMC)
2764 static int mmc_probe(bd_t *bis)
2768 struct udevice *dev;
2770 ret = uclass_get(UCLASS_MMC, &uc);
2775 * Try to add them in sequence order. Really with driver model we
2776 * should allow holes, but the current MMC list does not allow that.
2777 * So if we request 0, 1, 3 we will get 0, 1, 2.
2779 for (i = 0; ; i++) {
2780 ret = uclass_get_device_by_seq(UCLASS_MMC, i, &dev);
2784 uclass_foreach_dev(dev, uc) {
2785 ret = device_probe(dev);
2787 pr_err("%s - probe failed: %d\n", dev->name, ret);
2793 static int mmc_probe(bd_t *bis)
2795 if (board_mmc_init(bis) < 0)
2802 int mmc_initialize(bd_t *bis)
2804 static int initialized = 0;
2806 if (initialized) /* Avoid initializing mmc multiple times */
2810 #if !CONFIG_IS_ENABLED(BLK)
2811 #if !CONFIG_IS_ENABLED(MMC_TINY)
2815 ret = mmc_probe(bis);
2819 #ifndef CONFIG_SPL_BUILD
2820 print_mmc_devices(',');
2827 #ifdef CONFIG_CMD_BKOPS_ENABLE
2828 int mmc_set_bkops_enable(struct mmc *mmc)
2831 ALLOC_CACHE_ALIGN_BUFFER(u8, ext_csd, MMC_MAX_BLOCK_LEN);
2833 err = mmc_send_ext_csd(mmc, ext_csd);
2835 puts("Could not get ext_csd register values\n");
2839 if (!(ext_csd[EXT_CSD_BKOPS_SUPPORT] & 0x1)) {
2840 puts("Background operations not supported on device\n");
2841 return -EMEDIUMTYPE;
2844 if (ext_csd[EXT_CSD_BKOPS_EN] & 0x1) {
2845 puts("Background operations already enabled\n");
2849 err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL, EXT_CSD_BKOPS_EN, 1);
2851 puts("Failed to enable manual background operations\n");
2855 puts("Enabled manual background operations\n");