2 * Synopsys DesignWare Multimedia Card Interface driver
3 * (Based on NXP driver for lpc 31xx)
5 * Copyright (C) 2009 NXP Semiconductors
6 * Copyright (C) 2009, 2010 Imagination Technologies Ltd.
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
14 #include <linux/blkdev.h>
15 #include <linux/clk.h>
16 #include <linux/debugfs.h>
17 #include <linux/device.h>
18 #include <linux/dma-mapping.h>
19 #include <linux/err.h>
20 #include <linux/init.h>
21 #include <linux/interrupt.h>
22 #include <linux/ioport.h>
23 #include <linux/module.h>
24 #include <linux/platform_device.h>
25 #include <linux/seq_file.h>
26 #include <linux/slab.h>
27 #include <linux/stat.h>
28 #include <linux/delay.h>
29 #include <linux/irq.h>
30 #include <linux/mmc/host.h>
31 #include <linux/mmc/mmc.h>
32 #include <linux/mmc/dw_mmc.h>
33 #include <linux/bitops.h>
34 #include <linux/regulator/consumer.h>
35 #include <linux/workqueue.h>
39 /* Common flag combinations */
40 #define DW_MCI_DATA_ERROR_FLAGS (SDMMC_INT_DTO | SDMMC_INT_DCRC | \
41 SDMMC_INT_HTO | SDMMC_INT_SBE | \
43 #define DW_MCI_CMD_ERROR_FLAGS (SDMMC_INT_RTO | SDMMC_INT_RCRC | \
45 #define DW_MCI_ERROR_FLAGS (DW_MCI_DATA_ERROR_FLAGS | \
46 DW_MCI_CMD_ERROR_FLAGS | SDMMC_INT_HLE)
47 #define DW_MCI_SEND_STATUS 1
48 #define DW_MCI_RECV_STATUS 2
49 #define DW_MCI_DMA_THRESHOLD 16
51 #ifdef CONFIG_MMC_DW_IDMAC
53 u32 des0; /* Control Descriptor */
54 #define IDMAC_DES0_DIC BIT(1)
55 #define IDMAC_DES0_LD BIT(2)
56 #define IDMAC_DES0_FD BIT(3)
57 #define IDMAC_DES0_CH BIT(4)
58 #define IDMAC_DES0_ER BIT(5)
59 #define IDMAC_DES0_CES BIT(30)
60 #define IDMAC_DES0_OWN BIT(31)
62 u32 des1; /* Buffer sizes */
63 #define IDMAC_SET_BUFFER1_SIZE(d, s) \
64 ((d)->des1 = ((d)->des1 & 0x03ffe000) | ((s) & 0x1fff))
66 u32 des2; /* buffer 1 physical address */
68 u32 des3; /* buffer 2 physical address */
70 #endif /* CONFIG_MMC_DW_IDMAC */
73 * struct dw_mci_slot - MMC slot state
74 * @mmc: The mmc_host representing this slot.
75 * @host: The MMC controller this slot is using.
76 * @ctype: Card type for this slot.
77 * @mrq: mmc_request currently being processed or waiting to be
78 * processed, or NULL when the slot is idle.
79 * @queue_node: List node for placing this node in the @queue list of
81 * @clock: Clock rate configured by set_ios(). Protected by host->lock.
82 * @flags: Random state bits associated with the slot.
83 * @id: Number of this slot.
84 * @last_detect_state: Most recently observed card detect state.
92 struct mmc_request *mrq;
93 struct list_head queue_node;
97 #define DW_MMC_CARD_PRESENT 0
98 #define DW_MMC_CARD_NEED_INIT 1
100 int last_detect_state;
103 #if defined(CONFIG_DEBUG_FS)
104 static int dw_mci_req_show(struct seq_file *s, void *v)
106 struct dw_mci_slot *slot = s->private;
107 struct mmc_request *mrq;
108 struct mmc_command *cmd;
109 struct mmc_command *stop;
110 struct mmc_data *data;
112 /* Make sure we get a consistent snapshot */
113 spin_lock_bh(&slot->host->lock);
123 "CMD%u(0x%x) flg %x rsp %x %x %x %x err %d\n",
124 cmd->opcode, cmd->arg, cmd->flags,
125 cmd->resp[0], cmd->resp[1], cmd->resp[2],
126 cmd->resp[2], cmd->error);
128 seq_printf(s, "DATA %u / %u * %u flg %x err %d\n",
129 data->bytes_xfered, data->blocks,
130 data->blksz, data->flags, data->error);
133 "CMD%u(0x%x) flg %x rsp %x %x %x %x err %d\n",
134 stop->opcode, stop->arg, stop->flags,
135 stop->resp[0], stop->resp[1], stop->resp[2],
136 stop->resp[2], stop->error);
139 spin_unlock_bh(&slot->host->lock);
144 static int dw_mci_req_open(struct inode *inode, struct file *file)
146 return single_open(file, dw_mci_req_show, inode->i_private);
149 static const struct file_operations dw_mci_req_fops = {
150 .owner = THIS_MODULE,
151 .open = dw_mci_req_open,
154 .release = single_release,
157 static int dw_mci_regs_show(struct seq_file *s, void *v)
159 seq_printf(s, "STATUS:\t0x%08x\n", SDMMC_STATUS);
160 seq_printf(s, "RINTSTS:\t0x%08x\n", SDMMC_RINTSTS);
161 seq_printf(s, "CMD:\t0x%08x\n", SDMMC_CMD);
162 seq_printf(s, "CTRL:\t0x%08x\n", SDMMC_CTRL);
163 seq_printf(s, "INTMASK:\t0x%08x\n", SDMMC_INTMASK);
164 seq_printf(s, "CLKENA:\t0x%08x\n", SDMMC_CLKENA);
169 static int dw_mci_regs_open(struct inode *inode, struct file *file)
171 return single_open(file, dw_mci_regs_show, inode->i_private);
174 static const struct file_operations dw_mci_regs_fops = {
175 .owner = THIS_MODULE,
176 .open = dw_mci_regs_open,
179 .release = single_release,
182 static void dw_mci_init_debugfs(struct dw_mci_slot *slot)
184 struct mmc_host *mmc = slot->mmc;
185 struct dw_mci *host = slot->host;
189 root = mmc->debugfs_root;
193 node = debugfs_create_file("regs", S_IRUSR, root, host,
198 node = debugfs_create_file("req", S_IRUSR, root, slot,
203 node = debugfs_create_u32("state", S_IRUSR, root, (u32 *)&host->state);
207 node = debugfs_create_x32("pending_events", S_IRUSR, root,
208 (u32 *)&host->pending_events);
212 node = debugfs_create_x32("completed_events", S_IRUSR, root,
213 (u32 *)&host->completed_events);
220 dev_err(&mmc->class_dev, "failed to initialize debugfs for slot\n");
222 #endif /* defined(CONFIG_DEBUG_FS) */
224 static void dw_mci_set_timeout(struct dw_mci *host)
226 /* timeout (maximum) */
227 mci_writel(host, TMOUT, 0xffffffff);
230 static u32 dw_mci_prepare_command(struct mmc_host *mmc, struct mmc_command *cmd)
232 struct mmc_data *data;
234 cmd->error = -EINPROGRESS;
238 if (cmdr == MMC_STOP_TRANSMISSION)
239 cmdr |= SDMMC_CMD_STOP;
241 cmdr |= SDMMC_CMD_PRV_DAT_WAIT;
243 if (cmd->flags & MMC_RSP_PRESENT) {
244 /* We expect a response, so set this bit */
245 cmdr |= SDMMC_CMD_RESP_EXP;
246 if (cmd->flags & MMC_RSP_136)
247 cmdr |= SDMMC_CMD_RESP_LONG;
250 if (cmd->flags & MMC_RSP_CRC)
251 cmdr |= SDMMC_CMD_RESP_CRC;
255 cmdr |= SDMMC_CMD_DAT_EXP;
256 if (data->flags & MMC_DATA_STREAM)
257 cmdr |= SDMMC_CMD_STRM_MODE;
258 if (data->flags & MMC_DATA_WRITE)
259 cmdr |= SDMMC_CMD_DAT_WR;
265 static void dw_mci_start_command(struct dw_mci *host,
266 struct mmc_command *cmd, u32 cmd_flags)
270 "start command: ARGR=0x%08x CMDR=0x%08x\n",
271 cmd->arg, cmd_flags);
273 mci_writel(host, CMDARG, cmd->arg);
276 mci_writel(host, CMD, cmd_flags | SDMMC_CMD_START);
279 static void send_stop_cmd(struct dw_mci *host, struct mmc_data *data)
281 dw_mci_start_command(host, data->stop, host->stop_cmdr);
284 /* DMA interface functions */
285 static void dw_mci_stop_dma(struct dw_mci *host)
287 if (host->using_dma) {
288 host->dma_ops->stop(host);
289 host->dma_ops->cleanup(host);
291 /* Data transfer was stopped by the interrupt handler */
292 set_bit(EVENT_XFER_COMPLETE, &host->pending_events);
296 static int dw_mci_get_dma_dir(struct mmc_data *data)
298 if (data->flags & MMC_DATA_WRITE)
299 return DMA_TO_DEVICE;
301 return DMA_FROM_DEVICE;
304 #ifdef CONFIG_MMC_DW_IDMAC
305 static void dw_mci_dma_cleanup(struct dw_mci *host)
307 struct mmc_data *data = host->data;
310 if (!data->host_cookie)
311 dma_unmap_sg(&host->dev,
314 dw_mci_get_dma_dir(data));
317 static void dw_mci_idmac_stop_dma(struct dw_mci *host)
321 /* Disable and reset the IDMAC interface */
322 temp = mci_readl(host, CTRL);
323 temp &= ~SDMMC_CTRL_USE_IDMAC;
324 temp |= SDMMC_CTRL_DMA_RESET;
325 mci_writel(host, CTRL, temp);
327 /* Stop the IDMAC running */
328 temp = mci_readl(host, BMOD);
329 temp &= ~(SDMMC_IDMAC_ENABLE | SDMMC_IDMAC_FB);
330 mci_writel(host, BMOD, temp);
333 static void dw_mci_idmac_complete_dma(struct dw_mci *host)
335 struct mmc_data *data = host->data;
337 dev_vdbg(&host->dev, "DMA complete\n");
339 host->dma_ops->cleanup(host);
342 * If the card was removed, data will be NULL. No point in trying to
343 * send the stop command or waiting for NBUSY in this case.
346 set_bit(EVENT_XFER_COMPLETE, &host->pending_events);
347 tasklet_schedule(&host->tasklet);
351 static void dw_mci_translate_sglist(struct dw_mci *host, struct mmc_data *data,
355 struct idmac_desc *desc = host->sg_cpu;
357 for (i = 0; i < sg_len; i++, desc++) {
358 unsigned int length = sg_dma_len(&data->sg[i]);
359 u32 mem_addr = sg_dma_address(&data->sg[i]);
361 /* Set the OWN bit and disable interrupts for this descriptor */
362 desc->des0 = IDMAC_DES0_OWN | IDMAC_DES0_DIC | IDMAC_DES0_CH;
365 IDMAC_SET_BUFFER1_SIZE(desc, length);
367 /* Physical address to DMA to/from */
368 desc->des2 = mem_addr;
371 /* Set first descriptor */
373 desc->des0 |= IDMAC_DES0_FD;
375 /* Set last descriptor */
376 desc = host->sg_cpu + (i - 1) * sizeof(struct idmac_desc);
377 desc->des0 &= ~(IDMAC_DES0_CH | IDMAC_DES0_DIC);
378 desc->des0 |= IDMAC_DES0_LD;
383 static void dw_mci_idmac_start_dma(struct dw_mci *host, unsigned int sg_len)
387 dw_mci_translate_sglist(host, host->data, sg_len);
389 /* Select IDMAC interface */
390 temp = mci_readl(host, CTRL);
391 temp |= SDMMC_CTRL_USE_IDMAC;
392 mci_writel(host, CTRL, temp);
396 /* Enable the IDMAC */
397 temp = mci_readl(host, BMOD);
398 temp |= SDMMC_IDMAC_ENABLE | SDMMC_IDMAC_FB;
399 mci_writel(host, BMOD, temp);
401 /* Start it running */
402 mci_writel(host, PLDMND, 1);
405 static int dw_mci_idmac_init(struct dw_mci *host)
407 struct idmac_desc *p;
410 /* Number of descriptors in the ring buffer */
411 host->ring_size = PAGE_SIZE / sizeof(struct idmac_desc);
413 /* Check if Hardware Configuration Register has support for DMA */
414 dma_support = (mci_readl(host, HCON) >> 16) & 0x3;
416 if (!dma_support || dma_support > 2) {
418 "Host Controller does not support IDMA Tx.\n");
419 host->dma_ops = NULL;
423 dev_info(&host->dev, "Using internal DMA controller.\n");
425 /* Forward link the descriptor list */
426 for (i = 0, p = host->sg_cpu; i < host->ring_size - 1; i++, p++)
427 p->des3 = host->sg_dma + (sizeof(struct idmac_desc) * (i + 1));
429 /* Set the last descriptor as the end-of-ring descriptor */
430 p->des3 = host->sg_dma;
431 p->des0 = IDMAC_DES0_ER;
433 mci_writel(host, BMOD, SDMMC_IDMAC_SWRESET);
435 /* Mask out interrupts - get Tx & Rx complete only */
436 mci_writel(host, IDINTEN, SDMMC_IDMAC_INT_NI | SDMMC_IDMAC_INT_RI |
439 /* Set the descriptor base address */
440 mci_writel(host, DBADDR, host->sg_dma);
444 static struct dw_mci_dma_ops dw_mci_idmac_ops = {
445 .init = dw_mci_idmac_init,
446 .start = dw_mci_idmac_start_dma,
447 .stop = dw_mci_idmac_stop_dma,
448 .complete = dw_mci_idmac_complete_dma,
449 .cleanup = dw_mci_dma_cleanup,
451 #endif /* CONFIG_MMC_DW_IDMAC */
453 static int dw_mci_pre_dma_transfer(struct dw_mci *host,
454 struct mmc_data *data,
457 struct scatterlist *sg;
458 unsigned int i, sg_len;
460 if (!next && data->host_cookie)
461 return data->host_cookie;
464 * We don't do DMA on "complex" transfers, i.e. with
465 * non-word-aligned buffers or lengths. Also, we don't bother
466 * with all the DMA setup overhead for short transfers.
468 if (data->blocks * data->blksz < DW_MCI_DMA_THRESHOLD)
474 for_each_sg(data->sg, sg, data->sg_len, i) {
475 if (sg->offset & 3 || sg->length & 3)
479 sg_len = dma_map_sg(&host->dev,
482 dw_mci_get_dma_dir(data));
487 data->host_cookie = sg_len;
492 static void dw_mci_pre_req(struct mmc_host *mmc,
493 struct mmc_request *mrq,
496 struct dw_mci_slot *slot = mmc_priv(mmc);
497 struct mmc_data *data = mrq->data;
499 if (!slot->host->use_dma || !data)
502 if (data->host_cookie) {
503 data->host_cookie = 0;
507 if (dw_mci_pre_dma_transfer(slot->host, mrq->data, 1) < 0)
508 data->host_cookie = 0;
511 static void dw_mci_post_req(struct mmc_host *mmc,
512 struct mmc_request *mrq,
515 struct dw_mci_slot *slot = mmc_priv(mmc);
516 struct mmc_data *data = mrq->data;
518 if (!slot->host->use_dma || !data)
521 if (data->host_cookie)
522 dma_unmap_sg(&slot->host->dev,
525 dw_mci_get_dma_dir(data));
526 data->host_cookie = 0;
529 static int dw_mci_submit_data_dma(struct dw_mci *host, struct mmc_data *data)
536 /* If we don't have a channel, we can't do DMA */
540 sg_len = dw_mci_pre_dma_transfer(host, data, 0);
542 host->dma_ops->stop(host);
549 "sd sg_cpu: %#lx sg_dma: %#lx sg_len: %d\n",
550 (unsigned long)host->sg_cpu, (unsigned long)host->sg_dma,
553 /* Enable the DMA interface */
554 temp = mci_readl(host, CTRL);
555 temp |= SDMMC_CTRL_DMA_ENABLE;
556 mci_writel(host, CTRL, temp);
558 /* Disable RX/TX IRQs, let DMA handle it */
559 temp = mci_readl(host, INTMASK);
560 temp &= ~(SDMMC_INT_RXDR | SDMMC_INT_TXDR);
561 mci_writel(host, INTMASK, temp);
563 host->dma_ops->start(host, sg_len);
568 static void dw_mci_submit_data(struct dw_mci *host, struct mmc_data *data)
572 data->error = -EINPROGRESS;
578 if (data->flags & MMC_DATA_READ)
579 host->dir_status = DW_MCI_RECV_STATUS;
581 host->dir_status = DW_MCI_SEND_STATUS;
583 if (dw_mci_submit_data_dma(host, data)) {
584 int flags = SG_MITER_ATOMIC;
585 if (host->data->flags & MMC_DATA_READ)
586 flags |= SG_MITER_TO_SG;
588 flags |= SG_MITER_FROM_SG;
590 sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
592 host->part_buf_start = 0;
593 host->part_buf_count = 0;
595 mci_writel(host, RINTSTS, SDMMC_INT_TXDR | SDMMC_INT_RXDR);
596 temp = mci_readl(host, INTMASK);
597 temp |= SDMMC_INT_TXDR | SDMMC_INT_RXDR;
598 mci_writel(host, INTMASK, temp);
600 temp = mci_readl(host, CTRL);
601 temp &= ~SDMMC_CTRL_DMA_ENABLE;
602 mci_writel(host, CTRL, temp);
606 static void mci_send_cmd(struct dw_mci_slot *slot, u32 cmd, u32 arg)
608 struct dw_mci *host = slot->host;
609 unsigned long timeout = jiffies + msecs_to_jiffies(500);
610 unsigned int cmd_status = 0;
612 mci_writel(host, CMDARG, arg);
614 mci_writel(host, CMD, SDMMC_CMD_START | cmd);
616 while (time_before(jiffies, timeout)) {
617 cmd_status = mci_readl(host, CMD);
618 if (!(cmd_status & SDMMC_CMD_START))
621 dev_err(&slot->mmc->class_dev,
622 "Timeout sending command (cmd %#x arg %#x status %#x)\n",
623 cmd, arg, cmd_status);
626 static void dw_mci_setup_bus(struct dw_mci_slot *slot)
628 struct dw_mci *host = slot->host;
631 if (slot->clock != host->current_speed) {
632 div = host->bus_hz / slot->clock;
633 if (host->bus_hz % slot->clock && host->bus_hz > slot->clock)
635 * move the + 1 after the divide to prevent
636 * over-clocking the card.
640 div = (host->bus_hz != slot->clock) ? DIV_ROUND_UP(div, 2) : 0;
642 dev_info(&slot->mmc->class_dev,
643 "Bus speed (slot %d) = %dHz (slot req %dHz, actual %dHZ"
644 " div = %d)\n", slot->id, host->bus_hz, slot->clock,
645 div ? ((host->bus_hz / div) >> 1) : host->bus_hz, div);
648 mci_writel(host, CLKENA, 0);
649 mci_writel(host, CLKSRC, 0);
653 SDMMC_CMD_UPD_CLK | SDMMC_CMD_PRV_DAT_WAIT, 0);
655 /* set clock to desired speed */
656 mci_writel(host, CLKDIV, div);
660 SDMMC_CMD_UPD_CLK | SDMMC_CMD_PRV_DAT_WAIT, 0);
663 mci_writel(host, CLKENA, ((SDMMC_CLKEN_ENABLE |
664 SDMMC_CLKEN_LOW_PWR) << slot->id));
668 SDMMC_CMD_UPD_CLK | SDMMC_CMD_PRV_DAT_WAIT, 0);
670 host->current_speed = slot->clock;
673 /* Set the current slot bus width */
674 mci_writel(host, CTYPE, (slot->ctype << slot->id));
677 static void __dw_mci_start_request(struct dw_mci *host,
678 struct dw_mci_slot *slot,
679 struct mmc_command *cmd)
681 struct mmc_request *mrq;
682 struct mmc_data *data;
686 if (host->pdata->select_slot)
687 host->pdata->select_slot(slot->id);
689 /* Slot specific timing and width adjustment */
690 dw_mci_setup_bus(slot);
692 host->cur_slot = slot;
695 host->pending_events = 0;
696 host->completed_events = 0;
697 host->data_status = 0;
701 dw_mci_set_timeout(host);
702 mci_writel(host, BYTCNT, data->blksz*data->blocks);
703 mci_writel(host, BLKSIZ, data->blksz);
706 cmdflags = dw_mci_prepare_command(slot->mmc, cmd);
708 /* this is the first command, send the initialization clock */
709 if (test_and_clear_bit(DW_MMC_CARD_NEED_INIT, &slot->flags))
710 cmdflags |= SDMMC_CMD_INIT;
713 dw_mci_submit_data(host, data);
717 dw_mci_start_command(host, cmd, cmdflags);
720 host->stop_cmdr = dw_mci_prepare_command(slot->mmc, mrq->stop);
723 static void dw_mci_start_request(struct dw_mci *host,
724 struct dw_mci_slot *slot)
726 struct mmc_request *mrq = slot->mrq;
727 struct mmc_command *cmd;
729 cmd = mrq->sbc ? mrq->sbc : mrq->cmd;
730 __dw_mci_start_request(host, slot, cmd);
733 /* must be called with host->lock held */
734 static void dw_mci_queue_request(struct dw_mci *host, struct dw_mci_slot *slot,
735 struct mmc_request *mrq)
737 dev_vdbg(&slot->mmc->class_dev, "queue request: state=%d\n",
742 if (host->state == STATE_IDLE) {
743 host->state = STATE_SENDING_CMD;
744 dw_mci_start_request(host, slot);
746 list_add_tail(&slot->queue_node, &host->queue);
750 static void dw_mci_request(struct mmc_host *mmc, struct mmc_request *mrq)
752 struct dw_mci_slot *slot = mmc_priv(mmc);
753 struct dw_mci *host = slot->host;
758 * The check for card presence and queueing of the request must be
759 * atomic, otherwise the card could be removed in between and the
760 * request wouldn't fail until another card was inserted.
762 spin_lock_bh(&host->lock);
764 if (!test_bit(DW_MMC_CARD_PRESENT, &slot->flags)) {
765 spin_unlock_bh(&host->lock);
766 mrq->cmd->error = -ENOMEDIUM;
767 mmc_request_done(mmc, mrq);
771 dw_mci_queue_request(host, slot, mrq);
773 spin_unlock_bh(&host->lock);
776 static void dw_mci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
778 struct dw_mci_slot *slot = mmc_priv(mmc);
781 /* set default 1 bit mode */
782 slot->ctype = SDMMC_CTYPE_1BIT;
784 switch (ios->bus_width) {
785 case MMC_BUS_WIDTH_1:
786 slot->ctype = SDMMC_CTYPE_1BIT;
788 case MMC_BUS_WIDTH_4:
789 slot->ctype = SDMMC_CTYPE_4BIT;
791 case MMC_BUS_WIDTH_8:
792 slot->ctype = SDMMC_CTYPE_8BIT;
796 regs = mci_readl(slot->host, UHS_REG);
799 if (ios->timing == MMC_TIMING_UHS_DDR50)
800 regs |= (0x1 << slot->id) << 16;
802 regs &= ~(0x1 << slot->id) << 16;
804 mci_writel(slot->host, UHS_REG, regs);
808 * Use mirror of ios->clock to prevent race with mmc
809 * core ios update when finding the minimum.
811 slot->clock = ios->clock;
814 switch (ios->power_mode) {
816 set_bit(DW_MMC_CARD_NEED_INIT, &slot->flags);
823 static int dw_mci_get_ro(struct mmc_host *mmc)
826 struct dw_mci_slot *slot = mmc_priv(mmc);
827 struct dw_mci_board *brd = slot->host->pdata;
829 /* Use platform get_ro function, else try on board write protect */
831 read_only = brd->get_ro(slot->id);
834 mci_readl(slot->host, WRTPRT) & (1 << slot->id) ? 1 : 0;
836 dev_dbg(&mmc->class_dev, "card is %s\n",
837 read_only ? "read-only" : "read-write");
842 static int dw_mci_get_cd(struct mmc_host *mmc)
845 struct dw_mci_slot *slot = mmc_priv(mmc);
846 struct dw_mci_board *brd = slot->host->pdata;
848 /* Use platform get_cd function, else try onboard card detect */
849 if (brd->quirks & DW_MCI_QUIRK_BROKEN_CARD_DETECTION)
851 else if (brd->get_cd)
852 present = !brd->get_cd(slot->id);
854 present = (mci_readl(slot->host, CDETECT) & (1 << slot->id))
858 dev_dbg(&mmc->class_dev, "card is present\n");
860 dev_dbg(&mmc->class_dev, "card is not present\n");
865 static void dw_mci_enable_sdio_irq(struct mmc_host *mmc, int enb)
867 struct dw_mci_slot *slot = mmc_priv(mmc);
868 struct dw_mci *host = slot->host;
871 /* Enable/disable Slot Specific SDIO interrupt */
872 int_mask = mci_readl(host, INTMASK);
874 mci_writel(host, INTMASK,
875 (int_mask | SDMMC_INT_SDIO(slot->id)));
877 mci_writel(host, INTMASK,
878 (int_mask & ~SDMMC_INT_SDIO(slot->id)));
882 static const struct mmc_host_ops dw_mci_ops = {
883 .request = dw_mci_request,
884 .pre_req = dw_mci_pre_req,
885 .post_req = dw_mci_post_req,
886 .set_ios = dw_mci_set_ios,
887 .get_ro = dw_mci_get_ro,
888 .get_cd = dw_mci_get_cd,
889 .enable_sdio_irq = dw_mci_enable_sdio_irq,
892 static void dw_mci_request_end(struct dw_mci *host, struct mmc_request *mrq)
893 __releases(&host->lock)
894 __acquires(&host->lock)
896 struct dw_mci_slot *slot;
897 struct mmc_host *prev_mmc = host->cur_slot->mmc;
899 WARN_ON(host->cmd || host->data);
901 host->cur_slot->mrq = NULL;
903 if (!list_empty(&host->queue)) {
904 slot = list_entry(host->queue.next,
905 struct dw_mci_slot, queue_node);
906 list_del(&slot->queue_node);
907 dev_vdbg(&host->dev, "list not empty: %s is next\n",
908 mmc_hostname(slot->mmc));
909 host->state = STATE_SENDING_CMD;
910 dw_mci_start_request(host, slot);
912 dev_vdbg(&host->dev, "list empty\n");
913 host->state = STATE_IDLE;
916 spin_unlock(&host->lock);
917 mmc_request_done(prev_mmc, mrq);
918 spin_lock(&host->lock);
921 static void dw_mci_command_complete(struct dw_mci *host, struct mmc_command *cmd)
923 u32 status = host->cmd_status;
925 host->cmd_status = 0;
927 /* Read the response from the card (up to 16 bytes) */
928 if (cmd->flags & MMC_RSP_PRESENT) {
929 if (cmd->flags & MMC_RSP_136) {
930 cmd->resp[3] = mci_readl(host, RESP0);
931 cmd->resp[2] = mci_readl(host, RESP1);
932 cmd->resp[1] = mci_readl(host, RESP2);
933 cmd->resp[0] = mci_readl(host, RESP3);
935 cmd->resp[0] = mci_readl(host, RESP0);
942 if (status & SDMMC_INT_RTO)
943 cmd->error = -ETIMEDOUT;
944 else if ((cmd->flags & MMC_RSP_CRC) && (status & SDMMC_INT_RCRC))
945 cmd->error = -EILSEQ;
946 else if (status & SDMMC_INT_RESP_ERR)
952 /* newer ip versions need a delay between retries */
953 if (host->quirks & DW_MCI_QUIRK_RETRY_DELAY)
957 dw_mci_stop_dma(host);
963 static void dw_mci_tasklet_func(unsigned long priv)
965 struct dw_mci *host = (struct dw_mci *)priv;
966 struct mmc_data *data;
967 struct mmc_command *cmd;
968 enum dw_mci_state state;
969 enum dw_mci_state prev_state;
972 spin_lock(&host->lock);
984 case STATE_SENDING_CMD:
985 if (!test_and_clear_bit(EVENT_CMD_COMPLETE,
986 &host->pending_events))
991 set_bit(EVENT_CMD_COMPLETE, &host->completed_events);
992 dw_mci_command_complete(host, cmd);
993 if (cmd == host->mrq->sbc && !cmd->error) {
994 prev_state = state = STATE_SENDING_CMD;
995 __dw_mci_start_request(host, host->cur_slot,
1000 if (!host->mrq->data || cmd->error) {
1001 dw_mci_request_end(host, host->mrq);
1005 prev_state = state = STATE_SENDING_DATA;
1008 case STATE_SENDING_DATA:
1009 if (test_and_clear_bit(EVENT_DATA_ERROR,
1010 &host->pending_events)) {
1011 dw_mci_stop_dma(host);
1013 send_stop_cmd(host, data);
1014 state = STATE_DATA_ERROR;
1018 if (!test_and_clear_bit(EVENT_XFER_COMPLETE,
1019 &host->pending_events))
1022 set_bit(EVENT_XFER_COMPLETE, &host->completed_events);
1023 prev_state = state = STATE_DATA_BUSY;
1026 case STATE_DATA_BUSY:
1027 if (!test_and_clear_bit(EVENT_DATA_COMPLETE,
1028 &host->pending_events))
1032 set_bit(EVENT_DATA_COMPLETE, &host->completed_events);
1033 status = host->data_status;
1035 if (status & DW_MCI_DATA_ERROR_FLAGS) {
1036 if (status & SDMMC_INT_DTO) {
1037 data->error = -ETIMEDOUT;
1038 } else if (status & SDMMC_INT_DCRC) {
1039 data->error = -EILSEQ;
1040 } else if (status & SDMMC_INT_EBE &&
1042 DW_MCI_SEND_STATUS) {
1044 * No data CRC status was returned.
1045 * The number of bytes transferred will
1046 * be exaggerated in PIO mode.
1048 data->bytes_xfered = 0;
1049 data->error = -ETIMEDOUT;
1058 * After an error, there may be data lingering
1059 * in the FIFO, so reset it - doing so
1060 * generates a block interrupt, hence setting
1061 * the scatter-gather pointer to NULL.
1063 sg_miter_stop(&host->sg_miter);
1065 ctrl = mci_readl(host, CTRL);
1066 ctrl |= SDMMC_CTRL_FIFO_RESET;
1067 mci_writel(host, CTRL, ctrl);
1069 data->bytes_xfered = data->blocks * data->blksz;
1074 dw_mci_request_end(host, host->mrq);
1078 if (host->mrq->sbc && !data->error) {
1079 data->stop->error = 0;
1080 dw_mci_request_end(host, host->mrq);
1084 prev_state = state = STATE_SENDING_STOP;
1086 send_stop_cmd(host, data);
1089 case STATE_SENDING_STOP:
1090 if (!test_and_clear_bit(EVENT_CMD_COMPLETE,
1091 &host->pending_events))
1095 dw_mci_command_complete(host, host->mrq->stop);
1096 dw_mci_request_end(host, host->mrq);
1099 case STATE_DATA_ERROR:
1100 if (!test_and_clear_bit(EVENT_XFER_COMPLETE,
1101 &host->pending_events))
1104 state = STATE_DATA_BUSY;
1107 } while (state != prev_state);
1109 host->state = state;
1111 spin_unlock(&host->lock);
1115 /* push final bytes to part_buf, only use during push */
1116 static void dw_mci_set_part_bytes(struct dw_mci *host, void *buf, int cnt)
1118 memcpy((void *)&host->part_buf, buf, cnt);
1119 host->part_buf_count = cnt;
1122 /* append bytes to part_buf, only use during push */
1123 static int dw_mci_push_part_bytes(struct dw_mci *host, void *buf, int cnt)
1125 cnt = min(cnt, (1 << host->data_shift) - host->part_buf_count);
1126 memcpy((void *)&host->part_buf + host->part_buf_count, buf, cnt);
1127 host->part_buf_count += cnt;
1131 /* pull first bytes from part_buf, only use during pull */
1132 static int dw_mci_pull_part_bytes(struct dw_mci *host, void *buf, int cnt)
1134 cnt = min(cnt, (int)host->part_buf_count);
1136 memcpy(buf, (void *)&host->part_buf + host->part_buf_start,
1138 host->part_buf_count -= cnt;
1139 host->part_buf_start += cnt;
1144 /* pull final bytes from the part_buf, assuming it's just been filled */
1145 static void dw_mci_pull_final_bytes(struct dw_mci *host, void *buf, int cnt)
1147 memcpy(buf, &host->part_buf, cnt);
1148 host->part_buf_start = cnt;
1149 host->part_buf_count = (1 << host->data_shift) - cnt;
1152 static void dw_mci_push_data16(struct dw_mci *host, void *buf, int cnt)
1154 /* try and push anything in the part_buf */
1155 if (unlikely(host->part_buf_count)) {
1156 int len = dw_mci_push_part_bytes(host, buf, cnt);
1159 if (!sg_next(host->sg) || host->part_buf_count == 2) {
1160 mci_writew(host, DATA(host->data_offset),
1162 host->part_buf_count = 0;
1165 #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
1166 if (unlikely((unsigned long)buf & 0x1)) {
1168 u16 aligned_buf[64];
1169 int len = min(cnt & -2, (int)sizeof(aligned_buf));
1170 int items = len >> 1;
1172 /* memcpy from input buffer into aligned buffer */
1173 memcpy(aligned_buf, buf, len);
1176 /* push data from aligned buffer into fifo */
1177 for (i = 0; i < items; ++i)
1178 mci_writew(host, DATA(host->data_offset),
1185 for (; cnt >= 2; cnt -= 2)
1186 mci_writew(host, DATA(host->data_offset), *pdata++);
1189 /* put anything remaining in the part_buf */
1191 dw_mci_set_part_bytes(host, buf, cnt);
1192 if (!sg_next(host->sg))
1193 mci_writew(host, DATA(host->data_offset),
1198 static void dw_mci_pull_data16(struct dw_mci *host, void *buf, int cnt)
1200 #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
1201 if (unlikely((unsigned long)buf & 0x1)) {
1203 /* pull data from fifo into aligned buffer */
1204 u16 aligned_buf[64];
1205 int len = min(cnt & -2, (int)sizeof(aligned_buf));
1206 int items = len >> 1;
1208 for (i = 0; i < items; ++i)
1209 aligned_buf[i] = mci_readw(host,
1210 DATA(host->data_offset));
1211 /* memcpy from aligned buffer into output buffer */
1212 memcpy(buf, aligned_buf, len);
1220 for (; cnt >= 2; cnt -= 2)
1221 *pdata++ = mci_readw(host, DATA(host->data_offset));
1225 host->part_buf16 = mci_readw(host, DATA(host->data_offset));
1226 dw_mci_pull_final_bytes(host, buf, cnt);
1230 static void dw_mci_push_data32(struct dw_mci *host, void *buf, int cnt)
1232 /* try and push anything in the part_buf */
1233 if (unlikely(host->part_buf_count)) {
1234 int len = dw_mci_push_part_bytes(host, buf, cnt);
1237 if (!sg_next(host->sg) || host->part_buf_count == 4) {
1238 mci_writel(host, DATA(host->data_offset),
1240 host->part_buf_count = 0;
1243 #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
1244 if (unlikely((unsigned long)buf & 0x3)) {
1246 u32 aligned_buf[32];
1247 int len = min(cnt & -4, (int)sizeof(aligned_buf));
1248 int items = len >> 2;
1250 /* memcpy from input buffer into aligned buffer */
1251 memcpy(aligned_buf, buf, len);
1254 /* push data from aligned buffer into fifo */
1255 for (i = 0; i < items; ++i)
1256 mci_writel(host, DATA(host->data_offset),
1263 for (; cnt >= 4; cnt -= 4)
1264 mci_writel(host, DATA(host->data_offset), *pdata++);
1267 /* put anything remaining in the part_buf */
1269 dw_mci_set_part_bytes(host, buf, cnt);
1270 if (!sg_next(host->sg))
1271 mci_writel(host, DATA(host->data_offset),
1276 static void dw_mci_pull_data32(struct dw_mci *host, void *buf, int cnt)
1278 #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
1279 if (unlikely((unsigned long)buf & 0x3)) {
1281 /* pull data from fifo into aligned buffer */
1282 u32 aligned_buf[32];
1283 int len = min(cnt & -4, (int)sizeof(aligned_buf));
1284 int items = len >> 2;
1286 for (i = 0; i < items; ++i)
1287 aligned_buf[i] = mci_readl(host,
1288 DATA(host->data_offset));
1289 /* memcpy from aligned buffer into output buffer */
1290 memcpy(buf, aligned_buf, len);
1298 for (; cnt >= 4; cnt -= 4)
1299 *pdata++ = mci_readl(host, DATA(host->data_offset));
1303 host->part_buf32 = mci_readl(host, DATA(host->data_offset));
1304 dw_mci_pull_final_bytes(host, buf, cnt);
1308 static void dw_mci_push_data64(struct dw_mci *host, void *buf, int cnt)
1310 /* try and push anything in the part_buf */
1311 if (unlikely(host->part_buf_count)) {
1312 int len = dw_mci_push_part_bytes(host, buf, cnt);
1315 if (!sg_next(host->sg) || host->part_buf_count == 8) {
1316 mci_writew(host, DATA(host->data_offset),
1318 host->part_buf_count = 0;
1321 #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
1322 if (unlikely((unsigned long)buf & 0x7)) {
1324 u64 aligned_buf[16];
1325 int len = min(cnt & -8, (int)sizeof(aligned_buf));
1326 int items = len >> 3;
1328 /* memcpy from input buffer into aligned buffer */
1329 memcpy(aligned_buf, buf, len);
1332 /* push data from aligned buffer into fifo */
1333 for (i = 0; i < items; ++i)
1334 mci_writeq(host, DATA(host->data_offset),
1341 for (; cnt >= 8; cnt -= 8)
1342 mci_writeq(host, DATA(host->data_offset), *pdata++);
1345 /* put anything remaining in the part_buf */
1347 dw_mci_set_part_bytes(host, buf, cnt);
1348 if (!sg_next(host->sg))
1349 mci_writeq(host, DATA(host->data_offset),
1354 static void dw_mci_pull_data64(struct dw_mci *host, void *buf, int cnt)
1356 #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
1357 if (unlikely((unsigned long)buf & 0x7)) {
1359 /* pull data from fifo into aligned buffer */
1360 u64 aligned_buf[16];
1361 int len = min(cnt & -8, (int)sizeof(aligned_buf));
1362 int items = len >> 3;
1364 for (i = 0; i < items; ++i)
1365 aligned_buf[i] = mci_readq(host,
1366 DATA(host->data_offset));
1367 /* memcpy from aligned buffer into output buffer */
1368 memcpy(buf, aligned_buf, len);
1376 for (; cnt >= 8; cnt -= 8)
1377 *pdata++ = mci_readq(host, DATA(host->data_offset));
1381 host->part_buf = mci_readq(host, DATA(host->data_offset));
1382 dw_mci_pull_final_bytes(host, buf, cnt);
1386 static void dw_mci_pull_data(struct dw_mci *host, void *buf, int cnt)
1390 /* get remaining partial bytes */
1391 len = dw_mci_pull_part_bytes(host, buf, cnt);
1392 if (unlikely(len == cnt))
1397 /* get the rest of the data */
1398 host->pull_data(host, buf, cnt);
1401 static void dw_mci_read_data_pio(struct dw_mci *host)
1403 struct sg_mapping_iter *sg_miter = &host->sg_miter;
1405 unsigned int offset;
1406 struct mmc_data *data = host->data;
1407 int shift = host->data_shift;
1409 unsigned int nbytes = 0, len;
1410 unsigned int remain, fcnt;
1413 if (!sg_miter_next(sg_miter))
1416 host->sg = sg_miter->__sg;
1417 buf = sg_miter->addr;
1418 remain = sg_miter->length;
1422 fcnt = (SDMMC_GET_FCNT(mci_readl(host, STATUS))
1423 << shift) + host->part_buf_count;
1424 len = min(remain, fcnt);
1427 dw_mci_pull_data(host, (void *)(buf + offset), len);
1432 sg_miter->consumed = offset;
1434 status = mci_readl(host, MINTSTS);
1435 mci_writel(host, RINTSTS, SDMMC_INT_RXDR);
1436 if (status & DW_MCI_DATA_ERROR_FLAGS) {
1437 host->data_status = status;
1438 data->bytes_xfered += nbytes;
1439 sg_miter_stop(sg_miter);
1443 set_bit(EVENT_DATA_ERROR, &host->pending_events);
1445 tasklet_schedule(&host->tasklet);
1448 } while (status & SDMMC_INT_RXDR); /*if the RXDR is ready read again*/
1449 data->bytes_xfered += nbytes;
1452 if (!sg_miter_next(sg_miter))
1454 sg_miter->consumed = 0;
1456 sg_miter_stop(sg_miter);
1460 data->bytes_xfered += nbytes;
1461 sg_miter_stop(sg_miter);
1464 set_bit(EVENT_XFER_COMPLETE, &host->pending_events);
1467 static void dw_mci_write_data_pio(struct dw_mci *host)
1469 struct sg_mapping_iter *sg_miter = &host->sg_miter;
1471 unsigned int offset;
1472 struct mmc_data *data = host->data;
1473 int shift = host->data_shift;
1475 unsigned int nbytes = 0, len;
1476 unsigned int fifo_depth = host->fifo_depth;
1477 unsigned int remain, fcnt;
1480 if (!sg_miter_next(sg_miter))
1483 host->sg = sg_miter->__sg;
1484 buf = sg_miter->addr;
1485 remain = sg_miter->length;
1489 fcnt = ((fifo_depth -
1490 SDMMC_GET_FCNT(mci_readl(host, STATUS)))
1491 << shift) - host->part_buf_count;
1492 len = min(remain, fcnt);
1495 host->push_data(host, (void *)(buf + offset), len);
1500 sg_miter->consumed = offset;
1502 status = mci_readl(host, MINTSTS);
1503 mci_writel(host, RINTSTS, SDMMC_INT_TXDR);
1504 if (status & DW_MCI_DATA_ERROR_FLAGS) {
1505 host->data_status = status;
1506 data->bytes_xfered += nbytes;
1507 sg_miter_stop(sg_miter);
1512 set_bit(EVENT_DATA_ERROR, &host->pending_events);
1514 tasklet_schedule(&host->tasklet);
1517 } while (status & SDMMC_INT_TXDR); /* if TXDR write again */
1518 data->bytes_xfered += nbytes;
1521 if (!sg_miter_next(sg_miter))
1523 sg_miter->consumed = 0;
1525 sg_miter_stop(sg_miter);
1529 data->bytes_xfered += nbytes;
1530 sg_miter_stop(sg_miter);
1533 set_bit(EVENT_XFER_COMPLETE, &host->pending_events);
1536 static void dw_mci_cmd_interrupt(struct dw_mci *host, u32 status)
1538 if (!host->cmd_status)
1539 host->cmd_status = status;
1543 set_bit(EVENT_CMD_COMPLETE, &host->pending_events);
1544 tasklet_schedule(&host->tasklet);
1547 static irqreturn_t dw_mci_interrupt(int irq, void *dev_id)
1549 struct dw_mci *host = dev_id;
1550 u32 status, pending;
1551 unsigned int pass_count = 0;
1555 status = mci_readl(host, RINTSTS);
1556 pending = mci_readl(host, MINTSTS); /* read-only mask reg */
1559 * DTO fix - version 2.10a and below, and only if internal DMA
1562 if (host->quirks & DW_MCI_QUIRK_IDMAC_DTO) {
1564 ((mci_readl(host, STATUS) >> 17) & 0x1fff))
1565 pending |= SDMMC_INT_DATA_OVER;
1571 if (pending & DW_MCI_CMD_ERROR_FLAGS) {
1572 mci_writel(host, RINTSTS, DW_MCI_CMD_ERROR_FLAGS);
1573 host->cmd_status = status;
1575 set_bit(EVENT_CMD_COMPLETE, &host->pending_events);
1578 if (pending & DW_MCI_DATA_ERROR_FLAGS) {
1579 /* if there is an error report DATA_ERROR */
1580 mci_writel(host, RINTSTS, DW_MCI_DATA_ERROR_FLAGS);
1581 host->data_status = status;
1583 set_bit(EVENT_DATA_ERROR, &host->pending_events);
1584 if (!(pending & (SDMMC_INT_DTO | SDMMC_INT_DCRC |
1585 SDMMC_INT_SBE | SDMMC_INT_EBE)))
1586 tasklet_schedule(&host->tasklet);
1589 if (pending & SDMMC_INT_DATA_OVER) {
1590 mci_writel(host, RINTSTS, SDMMC_INT_DATA_OVER);
1591 if (!host->data_status)
1592 host->data_status = status;
1594 if (host->dir_status == DW_MCI_RECV_STATUS) {
1595 if (host->sg != NULL)
1596 dw_mci_read_data_pio(host);
1598 set_bit(EVENT_DATA_COMPLETE, &host->pending_events);
1599 tasklet_schedule(&host->tasklet);
1602 if (pending & SDMMC_INT_RXDR) {
1603 mci_writel(host, RINTSTS, SDMMC_INT_RXDR);
1604 if (host->dir_status == DW_MCI_RECV_STATUS && host->sg)
1605 dw_mci_read_data_pio(host);
1608 if (pending & SDMMC_INT_TXDR) {
1609 mci_writel(host, RINTSTS, SDMMC_INT_TXDR);
1610 if (host->dir_status == DW_MCI_SEND_STATUS && host->sg)
1611 dw_mci_write_data_pio(host);
1614 if (pending & SDMMC_INT_CMD_DONE) {
1615 mci_writel(host, RINTSTS, SDMMC_INT_CMD_DONE);
1616 dw_mci_cmd_interrupt(host, status);
1619 if (pending & SDMMC_INT_CD) {
1620 mci_writel(host, RINTSTS, SDMMC_INT_CD);
1621 queue_work(host->card_workqueue, &host->card_work);
1624 /* Handle SDIO Interrupts */
1625 for (i = 0; i < host->num_slots; i++) {
1626 struct dw_mci_slot *slot = host->slot[i];
1627 if (pending & SDMMC_INT_SDIO(i)) {
1628 mci_writel(host, RINTSTS, SDMMC_INT_SDIO(i));
1629 mmc_signal_sdio_irq(slot->mmc);
1633 } while (pass_count++ < 5);
1635 #ifdef CONFIG_MMC_DW_IDMAC
1636 /* Handle DMA interrupts */
1637 pending = mci_readl(host, IDSTS);
1638 if (pending & (SDMMC_IDMAC_INT_TI | SDMMC_IDMAC_INT_RI)) {
1639 mci_writel(host, IDSTS, SDMMC_IDMAC_INT_TI | SDMMC_IDMAC_INT_RI);
1640 mci_writel(host, IDSTS, SDMMC_IDMAC_INT_NI);
1641 host->dma_ops->complete(host);
1648 static void dw_mci_work_routine_card(struct work_struct *work)
1650 struct dw_mci *host = container_of(work, struct dw_mci, card_work);
1653 for (i = 0; i < host->num_slots; i++) {
1654 struct dw_mci_slot *slot = host->slot[i];
1655 struct mmc_host *mmc = slot->mmc;
1656 struct mmc_request *mrq;
1660 present = dw_mci_get_cd(mmc);
1661 while (present != slot->last_detect_state) {
1662 dev_dbg(&slot->mmc->class_dev, "card %s\n",
1663 present ? "inserted" : "removed");
1665 /* Power up slot (before spin_lock, may sleep) */
1666 if (present != 0 && host->pdata->setpower)
1667 host->pdata->setpower(slot->id, mmc->ocr_avail);
1669 spin_lock_bh(&host->lock);
1671 /* Card change detected */
1672 slot->last_detect_state = present;
1674 /* Mark card as present if applicable */
1676 set_bit(DW_MMC_CARD_PRESENT, &slot->flags);
1678 /* Clean up queue if present */
1681 if (mrq == host->mrq) {
1685 switch (host->state) {
1688 case STATE_SENDING_CMD:
1689 mrq->cmd->error = -ENOMEDIUM;
1693 case STATE_SENDING_DATA:
1694 mrq->data->error = -ENOMEDIUM;
1695 dw_mci_stop_dma(host);
1697 case STATE_DATA_BUSY:
1698 case STATE_DATA_ERROR:
1699 if (mrq->data->error == -EINPROGRESS)
1700 mrq->data->error = -ENOMEDIUM;
1704 case STATE_SENDING_STOP:
1705 mrq->stop->error = -ENOMEDIUM;
1709 dw_mci_request_end(host, mrq);
1711 list_del(&slot->queue_node);
1712 mrq->cmd->error = -ENOMEDIUM;
1714 mrq->data->error = -ENOMEDIUM;
1716 mrq->stop->error = -ENOMEDIUM;
1718 spin_unlock(&host->lock);
1719 mmc_request_done(slot->mmc, mrq);
1720 spin_lock(&host->lock);
1724 /* Power down slot */
1726 clear_bit(DW_MMC_CARD_PRESENT, &slot->flags);
1729 * Clear down the FIFO - doing so generates a
1730 * block interrupt, hence setting the
1731 * scatter-gather pointer to NULL.
1733 sg_miter_stop(&host->sg_miter);
1736 ctrl = mci_readl(host, CTRL);
1737 ctrl |= SDMMC_CTRL_FIFO_RESET;
1738 mci_writel(host, CTRL, ctrl);
1740 #ifdef CONFIG_MMC_DW_IDMAC
1741 ctrl = mci_readl(host, BMOD);
1742 /* Software reset of DMA */
1743 ctrl |= SDMMC_IDMAC_SWRESET;
1744 mci_writel(host, BMOD, ctrl);
1749 spin_unlock_bh(&host->lock);
1751 /* Power down slot (after spin_unlock, may sleep) */
1752 if (present == 0 && host->pdata->setpower)
1753 host->pdata->setpower(slot->id, 0);
1755 present = dw_mci_get_cd(mmc);
1758 mmc_detect_change(slot->mmc,
1759 msecs_to_jiffies(host->pdata->detect_delay_ms));
1763 static int __init dw_mci_init_slot(struct dw_mci *host, unsigned int id)
1765 struct mmc_host *mmc;
1766 struct dw_mci_slot *slot;
1768 mmc = mmc_alloc_host(sizeof(struct dw_mci_slot), &host->dev);
1772 slot = mmc_priv(mmc);
1777 mmc->ops = &dw_mci_ops;
1778 mmc->f_min = DIV_ROUND_UP(host->bus_hz, 510);
1779 mmc->f_max = host->bus_hz;
1781 if (host->pdata->get_ocr)
1782 mmc->ocr_avail = host->pdata->get_ocr(id);
1784 mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34;
1787 * Start with slot power disabled, it will be enabled when a card
1790 if (host->pdata->setpower)
1791 host->pdata->setpower(id, 0);
1793 if (host->pdata->caps)
1794 mmc->caps = host->pdata->caps;
1796 if (host->pdata->caps2)
1797 mmc->caps2 = host->pdata->caps2;
1799 if (host->pdata->get_bus_wd)
1800 if (host->pdata->get_bus_wd(slot->id) >= 4)
1801 mmc->caps |= MMC_CAP_4_BIT_DATA;
1803 if (host->pdata->quirks & DW_MCI_QUIRK_HIGHSPEED)
1804 mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
1806 if (mmc->caps2 & MMC_CAP2_POWEROFF_NOTIFY)
1807 mmc->power_notify_type = MMC_HOST_PW_NOTIFY_SHORT;
1809 mmc->power_notify_type = MMC_HOST_PW_NOTIFY_NONE;
1811 if (host->pdata->blk_settings) {
1812 mmc->max_segs = host->pdata->blk_settings->max_segs;
1813 mmc->max_blk_size = host->pdata->blk_settings->max_blk_size;
1814 mmc->max_blk_count = host->pdata->blk_settings->max_blk_count;
1815 mmc->max_req_size = host->pdata->blk_settings->max_req_size;
1816 mmc->max_seg_size = host->pdata->blk_settings->max_seg_size;
1818 /* Useful defaults if platform data is unset. */
1819 #ifdef CONFIG_MMC_DW_IDMAC
1820 mmc->max_segs = host->ring_size;
1821 mmc->max_blk_size = 65536;
1822 mmc->max_blk_count = host->ring_size;
1823 mmc->max_seg_size = 0x1000;
1824 mmc->max_req_size = mmc->max_seg_size * mmc->max_blk_count;
1827 mmc->max_blk_size = 65536; /* BLKSIZ is 16 bits */
1828 mmc->max_blk_count = 512;
1829 mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
1830 mmc->max_seg_size = mmc->max_req_size;
1831 #endif /* CONFIG_MMC_DW_IDMAC */
1834 host->vmmc = regulator_get(mmc_dev(mmc), "vmmc");
1835 if (IS_ERR(host->vmmc)) {
1836 pr_info("%s: no vmmc regulator found\n", mmc_hostname(mmc));
1839 regulator_enable(host->vmmc);
1841 if (dw_mci_get_cd(mmc))
1842 set_bit(DW_MMC_CARD_PRESENT, &slot->flags);
1844 clear_bit(DW_MMC_CARD_PRESENT, &slot->flags);
1846 host->slot[id] = slot;
1849 #if defined(CONFIG_DEBUG_FS)
1850 dw_mci_init_debugfs(slot);
1853 /* Card initially undetected */
1854 slot->last_detect_state = 0;
1857 * Card may have been plugged in prior to boot so we
1858 * need to run the detect tasklet
1860 queue_work(host->card_workqueue, &host->card_work);
1865 static void dw_mci_cleanup_slot(struct dw_mci_slot *slot, unsigned int id)
1867 /* Shutdown detect IRQ */
1868 if (slot->host->pdata->exit)
1869 slot->host->pdata->exit(id);
1871 /* Debugfs stuff is cleaned up by mmc core */
1872 mmc_remove_host(slot->mmc);
1873 slot->host->slot[id] = NULL;
1874 mmc_free_host(slot->mmc);
1877 static void dw_mci_init_dma(struct dw_mci *host)
1879 /* Alloc memory for sg translation */
1880 host->sg_cpu = dma_alloc_coherent(&host->dev, PAGE_SIZE,
1881 &host->sg_dma, GFP_KERNEL);
1882 if (!host->sg_cpu) {
1883 dev_err(&host->dev, "%s: could not alloc DMA memory\n",
1888 /* Determine which DMA interface to use */
1889 #ifdef CONFIG_MMC_DW_IDMAC
1890 host->dma_ops = &dw_mci_idmac_ops;
1896 if (host->dma_ops->init && host->dma_ops->start &&
1897 host->dma_ops->stop && host->dma_ops->cleanup) {
1898 if (host->dma_ops->init(host)) {
1899 dev_err(&host->dev, "%s: Unable to initialize "
1900 "DMA Controller.\n", __func__);
1904 dev_err(&host->dev, "DMA initialization not found.\n");
1912 dev_info(&host->dev, "Using PIO mode.\n");
1917 static bool mci_wait_reset(struct device *dev, struct dw_mci *host)
1919 unsigned long timeout = jiffies + msecs_to_jiffies(500);
1922 mci_writel(host, CTRL, (SDMMC_CTRL_RESET | SDMMC_CTRL_FIFO_RESET |
1923 SDMMC_CTRL_DMA_RESET));
1925 /* wait till resets clear */
1927 ctrl = mci_readl(host, CTRL);
1928 if (!(ctrl & (SDMMC_CTRL_RESET | SDMMC_CTRL_FIFO_RESET |
1929 SDMMC_CTRL_DMA_RESET)))
1931 } while (time_before(jiffies, timeout));
1933 dev_err(dev, "Timeout resetting block (ctrl %#x)\n", ctrl);
1938 int dw_mci_probe(struct dw_mci *host)
1940 int width, i, ret = 0;
1943 if (!host->pdata || !host->pdata->init) {
1945 "Platform data must supply init function\n");
1949 if (!host->pdata->select_slot && host->pdata->num_slots > 1) {
1951 "Platform data must supply select_slot function\n");
1955 if (!host->pdata->bus_hz) {
1957 "Platform data must supply bus speed\n");
1961 host->bus_hz = host->pdata->bus_hz;
1962 host->quirks = host->pdata->quirks;
1964 spin_lock_init(&host->lock);
1965 INIT_LIST_HEAD(&host->queue);
1968 * Get the host data width - this assumes that HCON has been set with
1969 * the correct values.
1971 i = (mci_readl(host, HCON) >> 7) & 0x7;
1973 host->push_data = dw_mci_push_data16;
1974 host->pull_data = dw_mci_pull_data16;
1976 host->data_shift = 1;
1977 } else if (i == 2) {
1978 host->push_data = dw_mci_push_data64;
1979 host->pull_data = dw_mci_pull_data64;
1981 host->data_shift = 3;
1983 /* Check for a reserved value, and warn if it is */
1985 "HCON reports a reserved host data width!\n"
1986 "Defaulting to 32-bit access.\n");
1987 host->push_data = dw_mci_push_data32;
1988 host->pull_data = dw_mci_pull_data32;
1990 host->data_shift = 2;
1993 /* Reset all blocks */
1994 if (!mci_wait_reset(&host->dev, host))
1997 host->dma_ops = host->pdata->dma_ops;
1998 dw_mci_init_dma(host);
2000 /* Clear the interrupts for the host controller */
2001 mci_writel(host, RINTSTS, 0xFFFFFFFF);
2002 mci_writel(host, INTMASK, 0); /* disable all mmc interrupt first */
2004 /* Put in max timeout */
2005 mci_writel(host, TMOUT, 0xFFFFFFFF);
2008 * FIFO threshold settings RxMark = fifo_size / 2 - 1,
2009 * Tx Mark = fifo_size / 2 DMA Size = 8
2011 if (!host->pdata->fifo_depth) {
2013 * Power-on value of RX_WMark is FIFO_DEPTH-1, but this may
2014 * have been overwritten by the bootloader, just like we're
2015 * about to do, so if you know the value for your hardware, you
2016 * should put it in the platform data.
2018 fifo_size = mci_readl(host, FIFOTH);
2019 fifo_size = 1 + ((fifo_size >> 16) & 0xfff);
2021 fifo_size = host->pdata->fifo_depth;
2023 host->fifo_depth = fifo_size;
2024 host->fifoth_val = ((0x2 << 28) | ((fifo_size/2 - 1) << 16) |
2025 ((fifo_size/2) << 0));
2026 mci_writel(host, FIFOTH, host->fifoth_val);
2028 /* disable clock to CIU */
2029 mci_writel(host, CLKENA, 0);
2030 mci_writel(host, CLKSRC, 0);
2032 tasklet_init(&host->tasklet, dw_mci_tasklet_func, (unsigned long)host);
2033 host->card_workqueue = alloc_workqueue("dw-mci-card",
2034 WQ_MEM_RECLAIM | WQ_NON_REENTRANT, 1);
2035 if (!host->card_workqueue)
2037 INIT_WORK(&host->card_work, dw_mci_work_routine_card);
2038 ret = request_irq(host->irq, dw_mci_interrupt, host->irq_flags, "dw-mci", host);
2042 if (host->pdata->num_slots)
2043 host->num_slots = host->pdata->num_slots;
2045 host->num_slots = ((mci_readl(host, HCON) >> 1) & 0x1F) + 1;
2047 /* We need at least one slot to succeed */
2048 for (i = 0; i < host->num_slots; i++) {
2049 ret = dw_mci_init_slot(host, i);
2057 * In 2.40a spec, Data offset is changed.
2058 * Need to check the version-id and set data-offset for DATA register.
2060 host->verid = SDMMC_GET_VERID(mci_readl(host, VERID));
2061 dev_info(&host->dev, "Version ID is %04x\n", host->verid);
2063 if (host->verid < DW_MMC_240A)
2064 host->data_offset = DATA_OFFSET;
2066 host->data_offset = DATA_240A_OFFSET;
2069 * Enable interrupts for command done, data over, data empty, card det,
2070 * receive ready and error such as transmit, receive timeout, crc error
2072 mci_writel(host, RINTSTS, 0xFFFFFFFF);
2073 mci_writel(host, INTMASK, SDMMC_INT_CMD_DONE | SDMMC_INT_DATA_OVER |
2074 SDMMC_INT_TXDR | SDMMC_INT_RXDR |
2075 DW_MCI_ERROR_FLAGS | SDMMC_INT_CD);
2076 mci_writel(host, CTRL, SDMMC_CTRL_INT_ENABLE); /* Enable mci interrupt */
2078 dev_info(&host->dev, "DW MMC controller at irq %d, "
2079 "%d bit host data width, "
2081 host->irq, width, fifo_size);
2082 if (host->quirks & DW_MCI_QUIRK_IDMAC_DTO)
2083 dev_info(&host->dev, "Internal DMAC interrupt fix enabled.\n");
2088 /* De-init any initialized slots */
2091 dw_mci_cleanup_slot(host->slot[i], i);
2094 free_irq(host->irq, host);
2097 destroy_workqueue(host->card_workqueue);
2100 if (host->use_dma && host->dma_ops->exit)
2101 host->dma_ops->exit(host);
2102 dma_free_coherent(&host->dev, PAGE_SIZE,
2103 host->sg_cpu, host->sg_dma);
2106 regulator_disable(host->vmmc);
2107 regulator_put(host->vmmc);
2111 EXPORT_SYMBOL(dw_mci_probe);
2113 void dw_mci_remove(struct dw_mci *host)
2117 mci_writel(host, RINTSTS, 0xFFFFFFFF);
2118 mci_writel(host, INTMASK, 0); /* disable all mmc interrupt first */
2120 for (i = 0; i < host->num_slots; i++) {
2121 dev_dbg(&host->dev, "remove slot %d\n", i);
2123 dw_mci_cleanup_slot(host->slot[i], i);
2126 /* disable clock to CIU */
2127 mci_writel(host, CLKENA, 0);
2128 mci_writel(host, CLKSRC, 0);
2130 free_irq(host->irq, host);
2131 destroy_workqueue(host->card_workqueue);
2132 dma_free_coherent(&host->dev, PAGE_SIZE, host->sg_cpu, host->sg_dma);
2134 if (host->use_dma && host->dma_ops->exit)
2135 host->dma_ops->exit(host);
2138 regulator_disable(host->vmmc);
2139 regulator_put(host->vmmc);
2143 EXPORT_SYMBOL(dw_mci_remove);
2147 #ifdef CONFIG_PM_SLEEP
2149 * TODO: we should probably disable the clock to the card in the suspend path.
2151 int dw_mci_suspend(struct dw_mci *host)
2155 for (i = 0; i < host->num_slots; i++) {
2156 struct dw_mci_slot *slot = host->slot[i];
2159 ret = mmc_suspend_host(slot->mmc);
2162 slot = host->slot[i];
2164 mmc_resume_host(host->slot[i]->mmc);
2171 regulator_disable(host->vmmc);
2175 EXPORT_SYMBOL(dw_mci_suspend);
2177 int dw_mci_resume(struct dw_mci *host)
2182 regulator_enable(host->vmmc);
2184 if (!mci_wait_reset(&host->dev, host)) {
2189 if (host->use_dma && host->dma_ops->init)
2190 host->dma_ops->init(host);
2192 /* Restore the old value at FIFOTH register */
2193 mci_writel(host, FIFOTH, host->fifoth_val);
2195 mci_writel(host, RINTSTS, 0xFFFFFFFF);
2196 mci_writel(host, INTMASK, SDMMC_INT_CMD_DONE | SDMMC_INT_DATA_OVER |
2197 SDMMC_INT_TXDR | SDMMC_INT_RXDR |
2198 DW_MCI_ERROR_FLAGS | SDMMC_INT_CD);
2199 mci_writel(host, CTRL, SDMMC_CTRL_INT_ENABLE);
2201 for (i = 0; i < host->num_slots; i++) {
2202 struct dw_mci_slot *slot = host->slot[i];
2205 ret = mmc_resume_host(host->slot[i]->mmc);
2211 EXPORT_SYMBOL(dw_mci_resume);
2212 #endif /* CONFIG_PM_SLEEP */
2214 static int __init dw_mci_init(void)
2216 printk(KERN_INFO "Synopsys Designware Multimedia Card Interface Driver");
2220 static void __exit dw_mci_exit(void)
2224 module_init(dw_mci_init);
2225 module_exit(dw_mci_exit);
2227 MODULE_DESCRIPTION("DW Multimedia Card Interface driver");
2228 MODULE_AUTHOR("NXP Semiconductor VietNam");
2229 MODULE_AUTHOR("Imagination Technologies Ltd");
2230 MODULE_LICENSE("GPL v2");