1a5db20133ee43182be1492f8c8cca9b9776f0e4
[platform/adaptation/renesas_rcar/renesas_kernel.git] / drivers / mmc / host / dw_mmc.c
1 /*
2  * Synopsys DesignWare Multimedia Card Interface driver
3  *  (Based on NXP driver for lpc 31xx)
4  *
5  * Copyright (C) 2009 NXP Semiconductors
6  * Copyright (C) 2009, 2010 Imagination Technologies Ltd.
7  *
8  * This program is free software; you can redistribute it and/or modify
9  * it under the terms of the GNU General Public License as published by
10  * the Free Software Foundation; either version 2 of the License, or
11  * (at your option) any later version.
12  */
13
14 #include <linux/blkdev.h>
15 #include <linux/clk.h>
16 #include <linux/debugfs.h>
17 #include <linux/device.h>
18 #include <linux/dma-mapping.h>
19 #include <linux/err.h>
20 #include <linux/init.h>
21 #include <linux/interrupt.h>
22 #include <linux/ioport.h>
23 #include <linux/module.h>
24 #include <linux/platform_device.h>
25 #include <linux/seq_file.h>
26 #include <linux/slab.h>
27 #include <linux/stat.h>
28 #include <linux/delay.h>
29 #include <linux/irq.h>
30 #include <linux/mmc/host.h>
31 #include <linux/mmc/mmc.h>
32 #include <linux/mmc/dw_mmc.h>
33 #include <linux/bitops.h>
34 #include <linux/regulator/consumer.h>
35 #include <linux/workqueue.h>
36
37 #include "dw_mmc.h"
38
39 /* Common flag combinations */
40 #define DW_MCI_DATA_ERROR_FLAGS (SDMMC_INT_DTO | SDMMC_INT_DCRC | \
41                                  SDMMC_INT_HTO | SDMMC_INT_SBE  | \
42                                  SDMMC_INT_EBE)
43 #define DW_MCI_CMD_ERROR_FLAGS  (SDMMC_INT_RTO | SDMMC_INT_RCRC | \
44                                  SDMMC_INT_RESP_ERR)
45 #define DW_MCI_ERROR_FLAGS      (DW_MCI_DATA_ERROR_FLAGS | \
46                                  DW_MCI_CMD_ERROR_FLAGS  | SDMMC_INT_HLE)
47 #define DW_MCI_SEND_STATUS      1
48 #define DW_MCI_RECV_STATUS      2
49 #define DW_MCI_DMA_THRESHOLD    16
50
51 #ifdef CONFIG_MMC_DW_IDMAC
52 struct idmac_desc {
53         u32             des0;   /* Control Descriptor */
54 #define IDMAC_DES0_DIC  BIT(1)
55 #define IDMAC_DES0_LD   BIT(2)
56 #define IDMAC_DES0_FD   BIT(3)
57 #define IDMAC_DES0_CH   BIT(4)
58 #define IDMAC_DES0_ER   BIT(5)
59 #define IDMAC_DES0_CES  BIT(30)
60 #define IDMAC_DES0_OWN  BIT(31)
61
62         u32             des1;   /* Buffer sizes */
63 #define IDMAC_SET_BUFFER1_SIZE(d, s) \
64         ((d)->des1 = ((d)->des1 & 0x03ffe000) | ((s) & 0x1fff))
65
66         u32             des2;   /* buffer 1 physical address */
67
68         u32             des3;   /* buffer 2 physical address */
69 };
70 #endif /* CONFIG_MMC_DW_IDMAC */
71
72 /**
73  * struct dw_mci_slot - MMC slot state
74  * @mmc: The mmc_host representing this slot.
75  * @host: The MMC controller this slot is using.
76  * @ctype: Card type for this slot.
77  * @mrq: mmc_request currently being processed or waiting to be
78  *      processed, or NULL when the slot is idle.
79  * @queue_node: List node for placing this node in the @queue list of
80  *      &struct dw_mci.
81  * @clock: Clock rate configured by set_ios(). Protected by host->lock.
82  * @flags: Random state bits associated with the slot.
83  * @id: Number of this slot.
84  * @last_detect_state: Most recently observed card detect state.
85  */
86 struct dw_mci_slot {
87         struct mmc_host         *mmc;
88         struct dw_mci           *host;
89
90         u32                     ctype;
91
92         struct mmc_request      *mrq;
93         struct list_head        queue_node;
94
95         unsigned int            clock;
96         unsigned long           flags;
97 #define DW_MMC_CARD_PRESENT     0
98 #define DW_MMC_CARD_NEED_INIT   1
99         int                     id;
100         int                     last_detect_state;
101 };
102
103 #if defined(CONFIG_DEBUG_FS)
104 static int dw_mci_req_show(struct seq_file *s, void *v)
105 {
106         struct dw_mci_slot *slot = s->private;
107         struct mmc_request *mrq;
108         struct mmc_command *cmd;
109         struct mmc_command *stop;
110         struct mmc_data *data;
111
112         /* Make sure we get a consistent snapshot */
113         spin_lock_bh(&slot->host->lock);
114         mrq = slot->mrq;
115
116         if (mrq) {
117                 cmd = mrq->cmd;
118                 data = mrq->data;
119                 stop = mrq->stop;
120
121                 if (cmd)
122                         seq_printf(s,
123                                    "CMD%u(0x%x) flg %x rsp %x %x %x %x err %d\n",
124                                    cmd->opcode, cmd->arg, cmd->flags,
125                                    cmd->resp[0], cmd->resp[1], cmd->resp[2],
126                                    cmd->resp[2], cmd->error);
127                 if (data)
128                         seq_printf(s, "DATA %u / %u * %u flg %x err %d\n",
129                                    data->bytes_xfered, data->blocks,
130                                    data->blksz, data->flags, data->error);
131                 if (stop)
132                         seq_printf(s,
133                                    "CMD%u(0x%x) flg %x rsp %x %x %x %x err %d\n",
134                                    stop->opcode, stop->arg, stop->flags,
135                                    stop->resp[0], stop->resp[1], stop->resp[2],
136                                    stop->resp[2], stop->error);
137         }
138
139         spin_unlock_bh(&slot->host->lock);
140
141         return 0;
142 }
143
144 static int dw_mci_req_open(struct inode *inode, struct file *file)
145 {
146         return single_open(file, dw_mci_req_show, inode->i_private);
147 }
148
149 static const struct file_operations dw_mci_req_fops = {
150         .owner          = THIS_MODULE,
151         .open           = dw_mci_req_open,
152         .read           = seq_read,
153         .llseek         = seq_lseek,
154         .release        = single_release,
155 };
156
157 static int dw_mci_regs_show(struct seq_file *s, void *v)
158 {
159         seq_printf(s, "STATUS:\t0x%08x\n", SDMMC_STATUS);
160         seq_printf(s, "RINTSTS:\t0x%08x\n", SDMMC_RINTSTS);
161         seq_printf(s, "CMD:\t0x%08x\n", SDMMC_CMD);
162         seq_printf(s, "CTRL:\t0x%08x\n", SDMMC_CTRL);
163         seq_printf(s, "INTMASK:\t0x%08x\n", SDMMC_INTMASK);
164         seq_printf(s, "CLKENA:\t0x%08x\n", SDMMC_CLKENA);
165
166         return 0;
167 }
168
169 static int dw_mci_regs_open(struct inode *inode, struct file *file)
170 {
171         return single_open(file, dw_mci_regs_show, inode->i_private);
172 }
173
174 static const struct file_operations dw_mci_regs_fops = {
175         .owner          = THIS_MODULE,
176         .open           = dw_mci_regs_open,
177         .read           = seq_read,
178         .llseek         = seq_lseek,
179         .release        = single_release,
180 };
181
182 static void dw_mci_init_debugfs(struct dw_mci_slot *slot)
183 {
184         struct mmc_host *mmc = slot->mmc;
185         struct dw_mci *host = slot->host;
186         struct dentry *root;
187         struct dentry *node;
188
189         root = mmc->debugfs_root;
190         if (!root)
191                 return;
192
193         node = debugfs_create_file("regs", S_IRUSR, root, host,
194                                    &dw_mci_regs_fops);
195         if (!node)
196                 goto err;
197
198         node = debugfs_create_file("req", S_IRUSR, root, slot,
199                                    &dw_mci_req_fops);
200         if (!node)
201                 goto err;
202
203         node = debugfs_create_u32("state", S_IRUSR, root, (u32 *)&host->state);
204         if (!node)
205                 goto err;
206
207         node = debugfs_create_x32("pending_events", S_IRUSR, root,
208                                   (u32 *)&host->pending_events);
209         if (!node)
210                 goto err;
211
212         node = debugfs_create_x32("completed_events", S_IRUSR, root,
213                                   (u32 *)&host->completed_events);
214         if (!node)
215                 goto err;
216
217         return;
218
219 err:
220         dev_err(&mmc->class_dev, "failed to initialize debugfs for slot\n");
221 }
222 #endif /* defined(CONFIG_DEBUG_FS) */
223
224 static void dw_mci_set_timeout(struct dw_mci *host)
225 {
226         /* timeout (maximum) */
227         mci_writel(host, TMOUT, 0xffffffff);
228 }
229
230 static u32 dw_mci_prepare_command(struct mmc_host *mmc, struct mmc_command *cmd)
231 {
232         struct mmc_data *data;
233         u32 cmdr;
234         cmd->error = -EINPROGRESS;
235
236         cmdr = cmd->opcode;
237
238         if (cmdr == MMC_STOP_TRANSMISSION)
239                 cmdr |= SDMMC_CMD_STOP;
240         else
241                 cmdr |= SDMMC_CMD_PRV_DAT_WAIT;
242
243         if (cmd->flags & MMC_RSP_PRESENT) {
244                 /* We expect a response, so set this bit */
245                 cmdr |= SDMMC_CMD_RESP_EXP;
246                 if (cmd->flags & MMC_RSP_136)
247                         cmdr |= SDMMC_CMD_RESP_LONG;
248         }
249
250         if (cmd->flags & MMC_RSP_CRC)
251                 cmdr |= SDMMC_CMD_RESP_CRC;
252
253         data = cmd->data;
254         if (data) {
255                 cmdr |= SDMMC_CMD_DAT_EXP;
256                 if (data->flags & MMC_DATA_STREAM)
257                         cmdr |= SDMMC_CMD_STRM_MODE;
258                 if (data->flags & MMC_DATA_WRITE)
259                         cmdr |= SDMMC_CMD_DAT_WR;
260         }
261
262         return cmdr;
263 }
264
265 static void dw_mci_start_command(struct dw_mci *host,
266                                  struct mmc_command *cmd, u32 cmd_flags)
267 {
268         host->cmd = cmd;
269         dev_vdbg(&host->dev,
270                  "start command: ARGR=0x%08x CMDR=0x%08x\n",
271                  cmd->arg, cmd_flags);
272
273         mci_writel(host, CMDARG, cmd->arg);
274         wmb();
275
276         mci_writel(host, CMD, cmd_flags | SDMMC_CMD_START);
277 }
278
279 static void send_stop_cmd(struct dw_mci *host, struct mmc_data *data)
280 {
281         dw_mci_start_command(host, data->stop, host->stop_cmdr);
282 }
283
284 /* DMA interface functions */
285 static void dw_mci_stop_dma(struct dw_mci *host)
286 {
287         if (host->using_dma) {
288                 host->dma_ops->stop(host);
289                 host->dma_ops->cleanup(host);
290         } else {
291                 /* Data transfer was stopped by the interrupt handler */
292                 set_bit(EVENT_XFER_COMPLETE, &host->pending_events);
293         }
294 }
295
296 static int dw_mci_get_dma_dir(struct mmc_data *data)
297 {
298         if (data->flags & MMC_DATA_WRITE)
299                 return DMA_TO_DEVICE;
300         else
301                 return DMA_FROM_DEVICE;
302 }
303
304 #ifdef CONFIG_MMC_DW_IDMAC
305 static void dw_mci_dma_cleanup(struct dw_mci *host)
306 {
307         struct mmc_data *data = host->data;
308
309         if (data)
310                 if (!data->host_cookie)
311                         dma_unmap_sg(&host->dev,
312                                      data->sg,
313                                      data->sg_len,
314                                      dw_mci_get_dma_dir(data));
315 }
316
317 static void dw_mci_idmac_stop_dma(struct dw_mci *host)
318 {
319         u32 temp;
320
321         /* Disable and reset the IDMAC interface */
322         temp = mci_readl(host, CTRL);
323         temp &= ~SDMMC_CTRL_USE_IDMAC;
324         temp |= SDMMC_CTRL_DMA_RESET;
325         mci_writel(host, CTRL, temp);
326
327         /* Stop the IDMAC running */
328         temp = mci_readl(host, BMOD);
329         temp &= ~(SDMMC_IDMAC_ENABLE | SDMMC_IDMAC_FB);
330         mci_writel(host, BMOD, temp);
331 }
332
333 static void dw_mci_idmac_complete_dma(struct dw_mci *host)
334 {
335         struct mmc_data *data = host->data;
336
337         dev_vdbg(&host->dev, "DMA complete\n");
338
339         host->dma_ops->cleanup(host);
340
341         /*
342          * If the card was removed, data will be NULL. No point in trying to
343          * send the stop command or waiting for NBUSY in this case.
344          */
345         if (data) {
346                 set_bit(EVENT_XFER_COMPLETE, &host->pending_events);
347                 tasklet_schedule(&host->tasklet);
348         }
349 }
350
351 static void dw_mci_translate_sglist(struct dw_mci *host, struct mmc_data *data,
352                                     unsigned int sg_len)
353 {
354         int i;
355         struct idmac_desc *desc = host->sg_cpu;
356
357         for (i = 0; i < sg_len; i++, desc++) {
358                 unsigned int length = sg_dma_len(&data->sg[i]);
359                 u32 mem_addr = sg_dma_address(&data->sg[i]);
360
361                 /* Set the OWN bit and disable interrupts for this descriptor */
362                 desc->des0 = IDMAC_DES0_OWN | IDMAC_DES0_DIC | IDMAC_DES0_CH;
363
364                 /* Buffer length */
365                 IDMAC_SET_BUFFER1_SIZE(desc, length);
366
367                 /* Physical address to DMA to/from */
368                 desc->des2 = mem_addr;
369         }
370
371         /* Set first descriptor */
372         desc = host->sg_cpu;
373         desc->des0 |= IDMAC_DES0_FD;
374
375         /* Set last descriptor */
376         desc = host->sg_cpu + (i - 1) * sizeof(struct idmac_desc);
377         desc->des0 &= ~(IDMAC_DES0_CH | IDMAC_DES0_DIC);
378         desc->des0 |= IDMAC_DES0_LD;
379
380         wmb();
381 }
382
383 static void dw_mci_idmac_start_dma(struct dw_mci *host, unsigned int sg_len)
384 {
385         u32 temp;
386
387         dw_mci_translate_sglist(host, host->data, sg_len);
388
389         /* Select IDMAC interface */
390         temp = mci_readl(host, CTRL);
391         temp |= SDMMC_CTRL_USE_IDMAC;
392         mci_writel(host, CTRL, temp);
393
394         wmb();
395
396         /* Enable the IDMAC */
397         temp = mci_readl(host, BMOD);
398         temp |= SDMMC_IDMAC_ENABLE | SDMMC_IDMAC_FB;
399         mci_writel(host, BMOD, temp);
400
401         /* Start it running */
402         mci_writel(host, PLDMND, 1);
403 }
404
405 static int dw_mci_idmac_init(struct dw_mci *host)
406 {
407         struct idmac_desc *p;
408         int i, dma_support;
409
410         /* Number of descriptors in the ring buffer */
411         host->ring_size = PAGE_SIZE / sizeof(struct idmac_desc);
412
413         /* Check if Hardware Configuration Register has support for DMA */
414         dma_support = (mci_readl(host, HCON) >> 16) & 0x3;
415
416         if (!dma_support || dma_support > 2) {
417                 dev_err(&host->dev,
418                         "Host Controller does not support IDMA Tx.\n");
419                 host->dma_ops = NULL;
420                 return -ENODEV;
421         }
422
423         dev_info(&host->dev, "Using internal DMA controller.\n");
424
425         /* Forward link the descriptor list */
426         for (i = 0, p = host->sg_cpu; i < host->ring_size - 1; i++, p++)
427                 p->des3 = host->sg_dma + (sizeof(struct idmac_desc) * (i + 1));
428
429         /* Set the last descriptor as the end-of-ring descriptor */
430         p->des3 = host->sg_dma;
431         p->des0 = IDMAC_DES0_ER;
432
433         mci_writel(host, BMOD, SDMMC_IDMAC_SWRESET);
434
435         /* Mask out interrupts - get Tx & Rx complete only */
436         mci_writel(host, IDINTEN, SDMMC_IDMAC_INT_NI | SDMMC_IDMAC_INT_RI |
437                    SDMMC_IDMAC_INT_TI);
438
439         /* Set the descriptor base address */
440         mci_writel(host, DBADDR, host->sg_dma);
441         return 0;
442 }
443
444 static struct dw_mci_dma_ops dw_mci_idmac_ops = {
445         .init = dw_mci_idmac_init,
446         .start = dw_mci_idmac_start_dma,
447         .stop = dw_mci_idmac_stop_dma,
448         .complete = dw_mci_idmac_complete_dma,
449         .cleanup = dw_mci_dma_cleanup,
450 };
451 #endif /* CONFIG_MMC_DW_IDMAC */
452
453 static int dw_mci_pre_dma_transfer(struct dw_mci *host,
454                                    struct mmc_data *data,
455                                    bool next)
456 {
457         struct scatterlist *sg;
458         unsigned int i, sg_len;
459
460         if (!next && data->host_cookie)
461                 return data->host_cookie;
462
463         /*
464          * We don't do DMA on "complex" transfers, i.e. with
465          * non-word-aligned buffers or lengths. Also, we don't bother
466          * with all the DMA setup overhead for short transfers.
467          */
468         if (data->blocks * data->blksz < DW_MCI_DMA_THRESHOLD)
469                 return -EINVAL;
470
471         if (data->blksz & 3)
472                 return -EINVAL;
473
474         for_each_sg(data->sg, sg, data->sg_len, i) {
475                 if (sg->offset & 3 || sg->length & 3)
476                         return -EINVAL;
477         }
478
479         sg_len = dma_map_sg(&host->dev,
480                             data->sg,
481                             data->sg_len,
482                             dw_mci_get_dma_dir(data));
483         if (sg_len == 0)
484                 return -EINVAL;
485
486         if (next)
487                 data->host_cookie = sg_len;
488
489         return sg_len;
490 }
491
492 static void dw_mci_pre_req(struct mmc_host *mmc,
493                            struct mmc_request *mrq,
494                            bool is_first_req)
495 {
496         struct dw_mci_slot *slot = mmc_priv(mmc);
497         struct mmc_data *data = mrq->data;
498
499         if (!slot->host->use_dma || !data)
500                 return;
501
502         if (data->host_cookie) {
503                 data->host_cookie = 0;
504                 return;
505         }
506
507         if (dw_mci_pre_dma_transfer(slot->host, mrq->data, 1) < 0)
508                 data->host_cookie = 0;
509 }
510
511 static void dw_mci_post_req(struct mmc_host *mmc,
512                             struct mmc_request *mrq,
513                             int err)
514 {
515         struct dw_mci_slot *slot = mmc_priv(mmc);
516         struct mmc_data *data = mrq->data;
517
518         if (!slot->host->use_dma || !data)
519                 return;
520
521         if (data->host_cookie)
522                 dma_unmap_sg(&slot->host->dev,
523                              data->sg,
524                              data->sg_len,
525                              dw_mci_get_dma_dir(data));
526         data->host_cookie = 0;
527 }
528
529 static int dw_mci_submit_data_dma(struct dw_mci *host, struct mmc_data *data)
530 {
531         int sg_len;
532         u32 temp;
533
534         host->using_dma = 0;
535
536         /* If we don't have a channel, we can't do DMA */
537         if (!host->use_dma)
538                 return -ENODEV;
539
540         sg_len = dw_mci_pre_dma_transfer(host, data, 0);
541         if (sg_len < 0) {
542                 host->dma_ops->stop(host);
543                 return sg_len;
544         }
545
546         host->using_dma = 1;
547
548         dev_vdbg(&host->dev,
549                  "sd sg_cpu: %#lx sg_dma: %#lx sg_len: %d\n",
550                  (unsigned long)host->sg_cpu, (unsigned long)host->sg_dma,
551                  sg_len);
552
553         /* Enable the DMA interface */
554         temp = mci_readl(host, CTRL);
555         temp |= SDMMC_CTRL_DMA_ENABLE;
556         mci_writel(host, CTRL, temp);
557
558         /* Disable RX/TX IRQs, let DMA handle it */
559         temp = mci_readl(host, INTMASK);
560         temp  &= ~(SDMMC_INT_RXDR | SDMMC_INT_TXDR);
561         mci_writel(host, INTMASK, temp);
562
563         host->dma_ops->start(host, sg_len);
564
565         return 0;
566 }
567
568 static void dw_mci_submit_data(struct dw_mci *host, struct mmc_data *data)
569 {
570         u32 temp;
571
572         data->error = -EINPROGRESS;
573
574         WARN_ON(host->data);
575         host->sg = NULL;
576         host->data = data;
577
578         if (data->flags & MMC_DATA_READ)
579                 host->dir_status = DW_MCI_RECV_STATUS;
580         else
581                 host->dir_status = DW_MCI_SEND_STATUS;
582
583         if (dw_mci_submit_data_dma(host, data)) {
584                 int flags = SG_MITER_ATOMIC;
585                 if (host->data->flags & MMC_DATA_READ)
586                         flags |= SG_MITER_TO_SG;
587                 else
588                         flags |= SG_MITER_FROM_SG;
589
590                 sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
591                 host->sg = data->sg;
592                 host->part_buf_start = 0;
593                 host->part_buf_count = 0;
594
595                 mci_writel(host, RINTSTS, SDMMC_INT_TXDR | SDMMC_INT_RXDR);
596                 temp = mci_readl(host, INTMASK);
597                 temp |= SDMMC_INT_TXDR | SDMMC_INT_RXDR;
598                 mci_writel(host, INTMASK, temp);
599
600                 temp = mci_readl(host, CTRL);
601                 temp &= ~SDMMC_CTRL_DMA_ENABLE;
602                 mci_writel(host, CTRL, temp);
603         }
604 }
605
606 static void mci_send_cmd(struct dw_mci_slot *slot, u32 cmd, u32 arg)
607 {
608         struct dw_mci *host = slot->host;
609         unsigned long timeout = jiffies + msecs_to_jiffies(500);
610         unsigned int cmd_status = 0;
611
612         mci_writel(host, CMDARG, arg);
613         wmb();
614         mci_writel(host, CMD, SDMMC_CMD_START | cmd);
615
616         while (time_before(jiffies, timeout)) {
617                 cmd_status = mci_readl(host, CMD);
618                 if (!(cmd_status & SDMMC_CMD_START))
619                         return;
620         }
621         dev_err(&slot->mmc->class_dev,
622                 "Timeout sending command (cmd %#x arg %#x status %#x)\n",
623                 cmd, arg, cmd_status);
624 }
625
626 static void dw_mci_setup_bus(struct dw_mci_slot *slot)
627 {
628         struct dw_mci *host = slot->host;
629         u32 div;
630
631         if (slot->clock != host->current_speed) {
632                 div = host->bus_hz / slot->clock;
633                 if (host->bus_hz % slot->clock && host->bus_hz > slot->clock)
634                         /*
635                          * move the + 1 after the divide to prevent
636                          * over-clocking the card.
637                          */
638                         div += 1;
639
640                 div = (host->bus_hz != slot->clock) ? DIV_ROUND_UP(div, 2) : 0;
641
642                 dev_info(&slot->mmc->class_dev,
643                          "Bus speed (slot %d) = %dHz (slot req %dHz, actual %dHZ"
644                          " div = %d)\n", slot->id, host->bus_hz, slot->clock,
645                          div ? ((host->bus_hz / div) >> 1) : host->bus_hz, div);
646
647                 /* disable clock */
648                 mci_writel(host, CLKENA, 0);
649                 mci_writel(host, CLKSRC, 0);
650
651                 /* inform CIU */
652                 mci_send_cmd(slot,
653                              SDMMC_CMD_UPD_CLK | SDMMC_CMD_PRV_DAT_WAIT, 0);
654
655                 /* set clock to desired speed */
656                 mci_writel(host, CLKDIV, div);
657
658                 /* inform CIU */
659                 mci_send_cmd(slot,
660                              SDMMC_CMD_UPD_CLK | SDMMC_CMD_PRV_DAT_WAIT, 0);
661
662                 /* enable clock */
663                 mci_writel(host, CLKENA, ((SDMMC_CLKEN_ENABLE |
664                            SDMMC_CLKEN_LOW_PWR) << slot->id));
665
666                 /* inform CIU */
667                 mci_send_cmd(slot,
668                              SDMMC_CMD_UPD_CLK | SDMMC_CMD_PRV_DAT_WAIT, 0);
669
670                 host->current_speed = slot->clock;
671         }
672
673         /* Set the current slot bus width */
674         mci_writel(host, CTYPE, (slot->ctype << slot->id));
675 }
676
677 static void __dw_mci_start_request(struct dw_mci *host,
678                                    struct dw_mci_slot *slot,
679                                    struct mmc_command *cmd)
680 {
681         struct mmc_request *mrq;
682         struct mmc_data *data;
683         u32 cmdflags;
684
685         mrq = slot->mrq;
686         if (host->pdata->select_slot)
687                 host->pdata->select_slot(slot->id);
688
689         /* Slot specific timing and width adjustment */
690         dw_mci_setup_bus(slot);
691
692         host->cur_slot = slot;
693         host->mrq = mrq;
694
695         host->pending_events = 0;
696         host->completed_events = 0;
697         host->data_status = 0;
698
699         data = cmd->data;
700         if (data) {
701                 dw_mci_set_timeout(host);
702                 mci_writel(host, BYTCNT, data->blksz*data->blocks);
703                 mci_writel(host, BLKSIZ, data->blksz);
704         }
705
706         cmdflags = dw_mci_prepare_command(slot->mmc, cmd);
707
708         /* this is the first command, send the initialization clock */
709         if (test_and_clear_bit(DW_MMC_CARD_NEED_INIT, &slot->flags))
710                 cmdflags |= SDMMC_CMD_INIT;
711
712         if (data) {
713                 dw_mci_submit_data(host, data);
714                 wmb();
715         }
716
717         dw_mci_start_command(host, cmd, cmdflags);
718
719         if (mrq->stop)
720                 host->stop_cmdr = dw_mci_prepare_command(slot->mmc, mrq->stop);
721 }
722
723 static void dw_mci_start_request(struct dw_mci *host,
724                                  struct dw_mci_slot *slot)
725 {
726         struct mmc_request *mrq = slot->mrq;
727         struct mmc_command *cmd;
728
729         cmd = mrq->sbc ? mrq->sbc : mrq->cmd;
730         __dw_mci_start_request(host, slot, cmd);
731 }
732
733 /* must be called with host->lock held */
734 static void dw_mci_queue_request(struct dw_mci *host, struct dw_mci_slot *slot,
735                                  struct mmc_request *mrq)
736 {
737         dev_vdbg(&slot->mmc->class_dev, "queue request: state=%d\n",
738                  host->state);
739
740         slot->mrq = mrq;
741
742         if (host->state == STATE_IDLE) {
743                 host->state = STATE_SENDING_CMD;
744                 dw_mci_start_request(host, slot);
745         } else {
746                 list_add_tail(&slot->queue_node, &host->queue);
747         }
748 }
749
750 static void dw_mci_request(struct mmc_host *mmc, struct mmc_request *mrq)
751 {
752         struct dw_mci_slot *slot = mmc_priv(mmc);
753         struct dw_mci *host = slot->host;
754
755         WARN_ON(slot->mrq);
756
757         /*
758          * The check for card presence and queueing of the request must be
759          * atomic, otherwise the card could be removed in between and the
760          * request wouldn't fail until another card was inserted.
761          */
762         spin_lock_bh(&host->lock);
763
764         if (!test_bit(DW_MMC_CARD_PRESENT, &slot->flags)) {
765                 spin_unlock_bh(&host->lock);
766                 mrq->cmd->error = -ENOMEDIUM;
767                 mmc_request_done(mmc, mrq);
768                 return;
769         }
770
771         dw_mci_queue_request(host, slot, mrq);
772
773         spin_unlock_bh(&host->lock);
774 }
775
776 static void dw_mci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
777 {
778         struct dw_mci_slot *slot = mmc_priv(mmc);
779         u32 regs;
780
781         /* set default 1 bit mode */
782         slot->ctype = SDMMC_CTYPE_1BIT;
783
784         switch (ios->bus_width) {
785         case MMC_BUS_WIDTH_1:
786                 slot->ctype = SDMMC_CTYPE_1BIT;
787                 break;
788         case MMC_BUS_WIDTH_4:
789                 slot->ctype = SDMMC_CTYPE_4BIT;
790                 break;
791         case MMC_BUS_WIDTH_8:
792                 slot->ctype = SDMMC_CTYPE_8BIT;
793                 break;
794         }
795
796         regs = mci_readl(slot->host, UHS_REG);
797
798         /* DDR mode set */
799         if (ios->timing == MMC_TIMING_UHS_DDR50)
800                 regs |= (0x1 << slot->id) << 16;
801         else
802                 regs &= ~(0x1 << slot->id) << 16;
803
804         mci_writel(slot->host, UHS_REG, regs);
805
806         if (ios->clock) {
807                 /*
808                  * Use mirror of ios->clock to prevent race with mmc
809                  * core ios update when finding the minimum.
810                  */
811                 slot->clock = ios->clock;
812         }
813
814         switch (ios->power_mode) {
815         case MMC_POWER_UP:
816                 set_bit(DW_MMC_CARD_NEED_INIT, &slot->flags);
817                 break;
818         default:
819                 break;
820         }
821 }
822
823 static int dw_mci_get_ro(struct mmc_host *mmc)
824 {
825         int read_only;
826         struct dw_mci_slot *slot = mmc_priv(mmc);
827         struct dw_mci_board *brd = slot->host->pdata;
828
829         /* Use platform get_ro function, else try on board write protect */
830         if (brd->get_ro)
831                 read_only = brd->get_ro(slot->id);
832         else
833                 read_only =
834                         mci_readl(slot->host, WRTPRT) & (1 << slot->id) ? 1 : 0;
835
836         dev_dbg(&mmc->class_dev, "card is %s\n",
837                 read_only ? "read-only" : "read-write");
838
839         return read_only;
840 }
841
842 static int dw_mci_get_cd(struct mmc_host *mmc)
843 {
844         int present;
845         struct dw_mci_slot *slot = mmc_priv(mmc);
846         struct dw_mci_board *brd = slot->host->pdata;
847
848         /* Use platform get_cd function, else try onboard card detect */
849         if (brd->quirks & DW_MCI_QUIRK_BROKEN_CARD_DETECTION)
850                 present = 1;
851         else if (brd->get_cd)
852                 present = !brd->get_cd(slot->id);
853         else
854                 present = (mci_readl(slot->host, CDETECT) & (1 << slot->id))
855                         == 0 ? 1 : 0;
856
857         if (present)
858                 dev_dbg(&mmc->class_dev, "card is present\n");
859         else
860                 dev_dbg(&mmc->class_dev, "card is not present\n");
861
862         return present;
863 }
864
865 static void dw_mci_enable_sdio_irq(struct mmc_host *mmc, int enb)
866 {
867         struct dw_mci_slot *slot = mmc_priv(mmc);
868         struct dw_mci *host = slot->host;
869         u32 int_mask;
870
871         /* Enable/disable Slot Specific SDIO interrupt */
872         int_mask = mci_readl(host, INTMASK);
873         if (enb) {
874                 mci_writel(host, INTMASK,
875                            (int_mask | SDMMC_INT_SDIO(slot->id)));
876         } else {
877                 mci_writel(host, INTMASK,
878                            (int_mask & ~SDMMC_INT_SDIO(slot->id)));
879         }
880 }
881
882 static const struct mmc_host_ops dw_mci_ops = {
883         .request                = dw_mci_request,
884         .pre_req                = dw_mci_pre_req,
885         .post_req               = dw_mci_post_req,
886         .set_ios                = dw_mci_set_ios,
887         .get_ro                 = dw_mci_get_ro,
888         .get_cd                 = dw_mci_get_cd,
889         .enable_sdio_irq        = dw_mci_enable_sdio_irq,
890 };
891
892 static void dw_mci_request_end(struct dw_mci *host, struct mmc_request *mrq)
893         __releases(&host->lock)
894         __acquires(&host->lock)
895 {
896         struct dw_mci_slot *slot;
897         struct mmc_host *prev_mmc = host->cur_slot->mmc;
898
899         WARN_ON(host->cmd || host->data);
900
901         host->cur_slot->mrq = NULL;
902         host->mrq = NULL;
903         if (!list_empty(&host->queue)) {
904                 slot = list_entry(host->queue.next,
905                                   struct dw_mci_slot, queue_node);
906                 list_del(&slot->queue_node);
907                 dev_vdbg(&host->dev, "list not empty: %s is next\n",
908                          mmc_hostname(slot->mmc));
909                 host->state = STATE_SENDING_CMD;
910                 dw_mci_start_request(host, slot);
911         } else {
912                 dev_vdbg(&host->dev, "list empty\n");
913                 host->state = STATE_IDLE;
914         }
915
916         spin_unlock(&host->lock);
917         mmc_request_done(prev_mmc, mrq);
918         spin_lock(&host->lock);
919 }
920
921 static void dw_mci_command_complete(struct dw_mci *host, struct mmc_command *cmd)
922 {
923         u32 status = host->cmd_status;
924
925         host->cmd_status = 0;
926
927         /* Read the response from the card (up to 16 bytes) */
928         if (cmd->flags & MMC_RSP_PRESENT) {
929                 if (cmd->flags & MMC_RSP_136) {
930                         cmd->resp[3] = mci_readl(host, RESP0);
931                         cmd->resp[2] = mci_readl(host, RESP1);
932                         cmd->resp[1] = mci_readl(host, RESP2);
933                         cmd->resp[0] = mci_readl(host, RESP3);
934                 } else {
935                         cmd->resp[0] = mci_readl(host, RESP0);
936                         cmd->resp[1] = 0;
937                         cmd->resp[2] = 0;
938                         cmd->resp[3] = 0;
939                 }
940         }
941
942         if (status & SDMMC_INT_RTO)
943                 cmd->error = -ETIMEDOUT;
944         else if ((cmd->flags & MMC_RSP_CRC) && (status & SDMMC_INT_RCRC))
945                 cmd->error = -EILSEQ;
946         else if (status & SDMMC_INT_RESP_ERR)
947                 cmd->error = -EIO;
948         else
949                 cmd->error = 0;
950
951         if (cmd->error) {
952                 /* newer ip versions need a delay between retries */
953                 if (host->quirks & DW_MCI_QUIRK_RETRY_DELAY)
954                         mdelay(20);
955
956                 if (cmd->data) {
957                         dw_mci_stop_dma(host);
958                         host->data = NULL;
959                 }
960         }
961 }
962
963 static void dw_mci_tasklet_func(unsigned long priv)
964 {
965         struct dw_mci *host = (struct dw_mci *)priv;
966         struct mmc_data *data;
967         struct mmc_command *cmd;
968         enum dw_mci_state state;
969         enum dw_mci_state prev_state;
970         u32 status, ctrl;
971
972         spin_lock(&host->lock);
973
974         state = host->state;
975         data = host->data;
976
977         do {
978                 prev_state = state;
979
980                 switch (state) {
981                 case STATE_IDLE:
982                         break;
983
984                 case STATE_SENDING_CMD:
985                         if (!test_and_clear_bit(EVENT_CMD_COMPLETE,
986                                                 &host->pending_events))
987                                 break;
988
989                         cmd = host->cmd;
990                         host->cmd = NULL;
991                         set_bit(EVENT_CMD_COMPLETE, &host->completed_events);
992                         dw_mci_command_complete(host, cmd);
993                         if (cmd == host->mrq->sbc && !cmd->error) {
994                                 prev_state = state = STATE_SENDING_CMD;
995                                 __dw_mci_start_request(host, host->cur_slot,
996                                                        host->mrq->cmd);
997                                 goto unlock;
998                         }
999
1000                         if (!host->mrq->data || cmd->error) {
1001                                 dw_mci_request_end(host, host->mrq);
1002                                 goto unlock;
1003                         }
1004
1005                         prev_state = state = STATE_SENDING_DATA;
1006                         /* fall through */
1007
1008                 case STATE_SENDING_DATA:
1009                         if (test_and_clear_bit(EVENT_DATA_ERROR,
1010                                                &host->pending_events)) {
1011                                 dw_mci_stop_dma(host);
1012                                 if (data->stop)
1013                                         send_stop_cmd(host, data);
1014                                 state = STATE_DATA_ERROR;
1015                                 break;
1016                         }
1017
1018                         if (!test_and_clear_bit(EVENT_XFER_COMPLETE,
1019                                                 &host->pending_events))
1020                                 break;
1021
1022                         set_bit(EVENT_XFER_COMPLETE, &host->completed_events);
1023                         prev_state = state = STATE_DATA_BUSY;
1024                         /* fall through */
1025
1026                 case STATE_DATA_BUSY:
1027                         if (!test_and_clear_bit(EVENT_DATA_COMPLETE,
1028                                                 &host->pending_events))
1029                                 break;
1030
1031                         host->data = NULL;
1032                         set_bit(EVENT_DATA_COMPLETE, &host->completed_events);
1033                         status = host->data_status;
1034
1035                         if (status & DW_MCI_DATA_ERROR_FLAGS) {
1036                                 if (status & SDMMC_INT_DTO) {
1037                                         data->error = -ETIMEDOUT;
1038                                 } else if (status & SDMMC_INT_DCRC) {
1039                                         data->error = -EILSEQ;
1040                                 } else if (status & SDMMC_INT_EBE &&
1041                                            host->dir_status ==
1042                                                         DW_MCI_SEND_STATUS) {
1043                                         /*
1044                                          * No data CRC status was returned.
1045                                          * The number of bytes transferred will
1046                                          * be exaggerated in PIO mode.
1047                                          */
1048                                         data->bytes_xfered = 0;
1049                                         data->error = -ETIMEDOUT;
1050                                 } else {
1051                                         dev_err(&host->dev,
1052                                                 "data FIFO error "
1053                                                 "(status=%08x)\n",
1054                                                 status);
1055                                         data->error = -EIO;
1056                                 }
1057                                 /*
1058                                  * After an error, there may be data lingering
1059                                  * in the FIFO, so reset it - doing so
1060                                  * generates a block interrupt, hence setting
1061                                  * the scatter-gather pointer to NULL.
1062                                  */
1063                                 sg_miter_stop(&host->sg_miter);
1064                                 host->sg = NULL;
1065                                 ctrl = mci_readl(host, CTRL);
1066                                 ctrl |= SDMMC_CTRL_FIFO_RESET;
1067                                 mci_writel(host, CTRL, ctrl);
1068                         } else {
1069                                 data->bytes_xfered = data->blocks * data->blksz;
1070                                 data->error = 0;
1071                         }
1072
1073                         if (!data->stop) {
1074                                 dw_mci_request_end(host, host->mrq);
1075                                 goto unlock;
1076                         }
1077
1078                         if (host->mrq->sbc && !data->error) {
1079                                 data->stop->error = 0;
1080                                 dw_mci_request_end(host, host->mrq);
1081                                 goto unlock;
1082                         }
1083
1084                         prev_state = state = STATE_SENDING_STOP;
1085                         if (!data->error)
1086                                 send_stop_cmd(host, data);
1087                         /* fall through */
1088
1089                 case STATE_SENDING_STOP:
1090                         if (!test_and_clear_bit(EVENT_CMD_COMPLETE,
1091                                                 &host->pending_events))
1092                                 break;
1093
1094                         host->cmd = NULL;
1095                         dw_mci_command_complete(host, host->mrq->stop);
1096                         dw_mci_request_end(host, host->mrq);
1097                         goto unlock;
1098
1099                 case STATE_DATA_ERROR:
1100                         if (!test_and_clear_bit(EVENT_XFER_COMPLETE,
1101                                                 &host->pending_events))
1102                                 break;
1103
1104                         state = STATE_DATA_BUSY;
1105                         break;
1106                 }
1107         } while (state != prev_state);
1108
1109         host->state = state;
1110 unlock:
1111         spin_unlock(&host->lock);
1112
1113 }
1114
1115 /* push final bytes to part_buf, only use during push */
1116 static void dw_mci_set_part_bytes(struct dw_mci *host, void *buf, int cnt)
1117 {
1118         memcpy((void *)&host->part_buf, buf, cnt);
1119         host->part_buf_count = cnt;
1120 }
1121
1122 /* append bytes to part_buf, only use during push */
1123 static int dw_mci_push_part_bytes(struct dw_mci *host, void *buf, int cnt)
1124 {
1125         cnt = min(cnt, (1 << host->data_shift) - host->part_buf_count);
1126         memcpy((void *)&host->part_buf + host->part_buf_count, buf, cnt);
1127         host->part_buf_count += cnt;
1128         return cnt;
1129 }
1130
1131 /* pull first bytes from part_buf, only use during pull */
1132 static int dw_mci_pull_part_bytes(struct dw_mci *host, void *buf, int cnt)
1133 {
1134         cnt = min(cnt, (int)host->part_buf_count);
1135         if (cnt) {
1136                 memcpy(buf, (void *)&host->part_buf + host->part_buf_start,
1137                        cnt);
1138                 host->part_buf_count -= cnt;
1139                 host->part_buf_start += cnt;
1140         }
1141         return cnt;
1142 }
1143
1144 /* pull final bytes from the part_buf, assuming it's just been filled */
1145 static void dw_mci_pull_final_bytes(struct dw_mci *host, void *buf, int cnt)
1146 {
1147         memcpy(buf, &host->part_buf, cnt);
1148         host->part_buf_start = cnt;
1149         host->part_buf_count = (1 << host->data_shift) - cnt;
1150 }
1151
1152 static void dw_mci_push_data16(struct dw_mci *host, void *buf, int cnt)
1153 {
1154         /* try and push anything in the part_buf */
1155         if (unlikely(host->part_buf_count)) {
1156                 int len = dw_mci_push_part_bytes(host, buf, cnt);
1157                 buf += len;
1158                 cnt -= len;
1159                 if (!sg_next(host->sg) || host->part_buf_count == 2) {
1160                         mci_writew(host, DATA(host->data_offset),
1161                                         host->part_buf16);
1162                         host->part_buf_count = 0;
1163                 }
1164         }
1165 #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
1166         if (unlikely((unsigned long)buf & 0x1)) {
1167                 while (cnt >= 2) {
1168                         u16 aligned_buf[64];
1169                         int len = min(cnt & -2, (int)sizeof(aligned_buf));
1170                         int items = len >> 1;
1171                         int i;
1172                         /* memcpy from input buffer into aligned buffer */
1173                         memcpy(aligned_buf, buf, len);
1174                         buf += len;
1175                         cnt -= len;
1176                         /* push data from aligned buffer into fifo */
1177                         for (i = 0; i < items; ++i)
1178                                 mci_writew(host, DATA(host->data_offset),
1179                                                 aligned_buf[i]);
1180                 }
1181         } else
1182 #endif
1183         {
1184                 u16 *pdata = buf;
1185                 for (; cnt >= 2; cnt -= 2)
1186                         mci_writew(host, DATA(host->data_offset), *pdata++);
1187                 buf = pdata;
1188         }
1189         /* put anything remaining in the part_buf */
1190         if (cnt) {
1191                 dw_mci_set_part_bytes(host, buf, cnt);
1192                 if (!sg_next(host->sg))
1193                         mci_writew(host, DATA(host->data_offset),
1194                                         host->part_buf16);
1195         }
1196 }
1197
1198 static void dw_mci_pull_data16(struct dw_mci *host, void *buf, int cnt)
1199 {
1200 #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
1201         if (unlikely((unsigned long)buf & 0x1)) {
1202                 while (cnt >= 2) {
1203                         /* pull data from fifo into aligned buffer */
1204                         u16 aligned_buf[64];
1205                         int len = min(cnt & -2, (int)sizeof(aligned_buf));
1206                         int items = len >> 1;
1207                         int i;
1208                         for (i = 0; i < items; ++i)
1209                                 aligned_buf[i] = mci_readw(host,
1210                                                 DATA(host->data_offset));
1211                         /* memcpy from aligned buffer into output buffer */
1212                         memcpy(buf, aligned_buf, len);
1213                         buf += len;
1214                         cnt -= len;
1215                 }
1216         } else
1217 #endif
1218         {
1219                 u16 *pdata = buf;
1220                 for (; cnt >= 2; cnt -= 2)
1221                         *pdata++ = mci_readw(host, DATA(host->data_offset));
1222                 buf = pdata;
1223         }
1224         if (cnt) {
1225                 host->part_buf16 = mci_readw(host, DATA(host->data_offset));
1226                 dw_mci_pull_final_bytes(host, buf, cnt);
1227         }
1228 }
1229
1230 static void dw_mci_push_data32(struct dw_mci *host, void *buf, int cnt)
1231 {
1232         /* try and push anything in the part_buf */
1233         if (unlikely(host->part_buf_count)) {
1234                 int len = dw_mci_push_part_bytes(host, buf, cnt);
1235                 buf += len;
1236                 cnt -= len;
1237                 if (!sg_next(host->sg) || host->part_buf_count == 4) {
1238                         mci_writel(host, DATA(host->data_offset),
1239                                         host->part_buf32);
1240                         host->part_buf_count = 0;
1241                 }
1242         }
1243 #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
1244         if (unlikely((unsigned long)buf & 0x3)) {
1245                 while (cnt >= 4) {
1246                         u32 aligned_buf[32];
1247                         int len = min(cnt & -4, (int)sizeof(aligned_buf));
1248                         int items = len >> 2;
1249                         int i;
1250                         /* memcpy from input buffer into aligned buffer */
1251                         memcpy(aligned_buf, buf, len);
1252                         buf += len;
1253                         cnt -= len;
1254                         /* push data from aligned buffer into fifo */
1255                         for (i = 0; i < items; ++i)
1256                                 mci_writel(host, DATA(host->data_offset),
1257                                                 aligned_buf[i]);
1258                 }
1259         } else
1260 #endif
1261         {
1262                 u32 *pdata = buf;
1263                 for (; cnt >= 4; cnt -= 4)
1264                         mci_writel(host, DATA(host->data_offset), *pdata++);
1265                 buf = pdata;
1266         }
1267         /* put anything remaining in the part_buf */
1268         if (cnt) {
1269                 dw_mci_set_part_bytes(host, buf, cnt);
1270                 if (!sg_next(host->sg))
1271                         mci_writel(host, DATA(host->data_offset),
1272                                                 host->part_buf32);
1273         }
1274 }
1275
1276 static void dw_mci_pull_data32(struct dw_mci *host, void *buf, int cnt)
1277 {
1278 #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
1279         if (unlikely((unsigned long)buf & 0x3)) {
1280                 while (cnt >= 4) {
1281                         /* pull data from fifo into aligned buffer */
1282                         u32 aligned_buf[32];
1283                         int len = min(cnt & -4, (int)sizeof(aligned_buf));
1284                         int items = len >> 2;
1285                         int i;
1286                         for (i = 0; i < items; ++i)
1287                                 aligned_buf[i] = mci_readl(host,
1288                                                 DATA(host->data_offset));
1289                         /* memcpy from aligned buffer into output buffer */
1290                         memcpy(buf, aligned_buf, len);
1291                         buf += len;
1292                         cnt -= len;
1293                 }
1294         } else
1295 #endif
1296         {
1297                 u32 *pdata = buf;
1298                 for (; cnt >= 4; cnt -= 4)
1299                         *pdata++ = mci_readl(host, DATA(host->data_offset));
1300                 buf = pdata;
1301         }
1302         if (cnt) {
1303                 host->part_buf32 = mci_readl(host, DATA(host->data_offset));
1304                 dw_mci_pull_final_bytes(host, buf, cnt);
1305         }
1306 }
1307
1308 static void dw_mci_push_data64(struct dw_mci *host, void *buf, int cnt)
1309 {
1310         /* try and push anything in the part_buf */
1311         if (unlikely(host->part_buf_count)) {
1312                 int len = dw_mci_push_part_bytes(host, buf, cnt);
1313                 buf += len;
1314                 cnt -= len;
1315                 if (!sg_next(host->sg) || host->part_buf_count == 8) {
1316                         mci_writew(host, DATA(host->data_offset),
1317                                         host->part_buf);
1318                         host->part_buf_count = 0;
1319                 }
1320         }
1321 #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
1322         if (unlikely((unsigned long)buf & 0x7)) {
1323                 while (cnt >= 8) {
1324                         u64 aligned_buf[16];
1325                         int len = min(cnt & -8, (int)sizeof(aligned_buf));
1326                         int items = len >> 3;
1327                         int i;
1328                         /* memcpy from input buffer into aligned buffer */
1329                         memcpy(aligned_buf, buf, len);
1330                         buf += len;
1331                         cnt -= len;
1332                         /* push data from aligned buffer into fifo */
1333                         for (i = 0; i < items; ++i)
1334                                 mci_writeq(host, DATA(host->data_offset),
1335                                                 aligned_buf[i]);
1336                 }
1337         } else
1338 #endif
1339         {
1340                 u64 *pdata = buf;
1341                 for (; cnt >= 8; cnt -= 8)
1342                         mci_writeq(host, DATA(host->data_offset), *pdata++);
1343                 buf = pdata;
1344         }
1345         /* put anything remaining in the part_buf */
1346         if (cnt) {
1347                 dw_mci_set_part_bytes(host, buf, cnt);
1348                 if (!sg_next(host->sg))
1349                         mci_writeq(host, DATA(host->data_offset),
1350                                         host->part_buf);
1351         }
1352 }
1353
1354 static void dw_mci_pull_data64(struct dw_mci *host, void *buf, int cnt)
1355 {
1356 #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
1357         if (unlikely((unsigned long)buf & 0x7)) {
1358                 while (cnt >= 8) {
1359                         /* pull data from fifo into aligned buffer */
1360                         u64 aligned_buf[16];
1361                         int len = min(cnt & -8, (int)sizeof(aligned_buf));
1362                         int items = len >> 3;
1363                         int i;
1364                         for (i = 0; i < items; ++i)
1365                                 aligned_buf[i] = mci_readq(host,
1366                                                 DATA(host->data_offset));
1367                         /* memcpy from aligned buffer into output buffer */
1368                         memcpy(buf, aligned_buf, len);
1369                         buf += len;
1370                         cnt -= len;
1371                 }
1372         } else
1373 #endif
1374         {
1375                 u64 *pdata = buf;
1376                 for (; cnt >= 8; cnt -= 8)
1377                         *pdata++ = mci_readq(host, DATA(host->data_offset));
1378                 buf = pdata;
1379         }
1380         if (cnt) {
1381                 host->part_buf = mci_readq(host, DATA(host->data_offset));
1382                 dw_mci_pull_final_bytes(host, buf, cnt);
1383         }
1384 }
1385
1386 static void dw_mci_pull_data(struct dw_mci *host, void *buf, int cnt)
1387 {
1388         int len;
1389
1390         /* get remaining partial bytes */
1391         len = dw_mci_pull_part_bytes(host, buf, cnt);
1392         if (unlikely(len == cnt))
1393                 return;
1394         buf += len;
1395         cnt -= len;
1396
1397         /* get the rest of the data */
1398         host->pull_data(host, buf, cnt);
1399 }
1400
1401 static void dw_mci_read_data_pio(struct dw_mci *host)
1402 {
1403         struct sg_mapping_iter *sg_miter = &host->sg_miter;
1404         void *buf;
1405         unsigned int offset;
1406         struct mmc_data *data = host->data;
1407         int shift = host->data_shift;
1408         u32 status;
1409         unsigned int nbytes = 0, len;
1410         unsigned int remain, fcnt;
1411
1412         do {
1413                 if (!sg_miter_next(sg_miter))
1414                         goto done;
1415
1416                 host->sg = sg_miter->__sg;
1417                 buf = sg_miter->addr;
1418                 remain = sg_miter->length;
1419                 offset = 0;
1420
1421                 do {
1422                         fcnt = (SDMMC_GET_FCNT(mci_readl(host, STATUS))
1423                                         << shift) + host->part_buf_count;
1424                         len = min(remain, fcnt);
1425                         if (!len)
1426                                 break;
1427                         dw_mci_pull_data(host, (void *)(buf + offset), len);
1428                         offset += len;
1429                         nbytes += len;
1430                         remain -= len;
1431                 } while (remain);
1432                 sg_miter->consumed = offset;
1433
1434                 status = mci_readl(host, MINTSTS);
1435                 mci_writel(host, RINTSTS, SDMMC_INT_RXDR);
1436                 if (status & DW_MCI_DATA_ERROR_FLAGS) {
1437                         host->data_status = status;
1438                         data->bytes_xfered += nbytes;
1439                         sg_miter_stop(sg_miter);
1440                         host->sg = NULL;
1441                         smp_wmb();
1442
1443                         set_bit(EVENT_DATA_ERROR, &host->pending_events);
1444
1445                         tasklet_schedule(&host->tasklet);
1446                         return;
1447                 }
1448         } while (status & SDMMC_INT_RXDR); /*if the RXDR is ready read again*/
1449         data->bytes_xfered += nbytes;
1450
1451         if (!remain) {
1452                 if (!sg_miter_next(sg_miter))
1453                         goto done;
1454                 sg_miter->consumed = 0;
1455         }
1456         sg_miter_stop(sg_miter);
1457         return;
1458
1459 done:
1460         data->bytes_xfered += nbytes;
1461         sg_miter_stop(sg_miter);
1462         host->sg = NULL;
1463         smp_wmb();
1464         set_bit(EVENT_XFER_COMPLETE, &host->pending_events);
1465 }
1466
1467 static void dw_mci_write_data_pio(struct dw_mci *host)
1468 {
1469         struct sg_mapping_iter *sg_miter = &host->sg_miter;
1470         void *buf;
1471         unsigned int offset;
1472         struct mmc_data *data = host->data;
1473         int shift = host->data_shift;
1474         u32 status;
1475         unsigned int nbytes = 0, len;
1476         unsigned int fifo_depth = host->fifo_depth;
1477         unsigned int remain, fcnt;
1478
1479         do {
1480                 if (!sg_miter_next(sg_miter))
1481                         goto done;
1482
1483                 host->sg = sg_miter->__sg;
1484                 buf = sg_miter->addr;
1485                 remain = sg_miter->length;
1486                 offset = 0;
1487
1488                 do {
1489                         fcnt = ((fifo_depth -
1490                                  SDMMC_GET_FCNT(mci_readl(host, STATUS)))
1491                                         << shift) - host->part_buf_count;
1492                         len = min(remain, fcnt);
1493                         if (!len)
1494                                 break;
1495                         host->push_data(host, (void *)(buf + offset), len);
1496                         offset += len;
1497                         nbytes += len;
1498                         remain -= len;
1499                 } while (remain);
1500                 sg_miter->consumed = offset;
1501
1502                 status = mci_readl(host, MINTSTS);
1503                 mci_writel(host, RINTSTS, SDMMC_INT_TXDR);
1504                 if (status & DW_MCI_DATA_ERROR_FLAGS) {
1505                         host->data_status = status;
1506                         data->bytes_xfered += nbytes;
1507                         sg_miter_stop(sg_miter);
1508                         host->sg = NULL;
1509
1510                         smp_wmb();
1511
1512                         set_bit(EVENT_DATA_ERROR, &host->pending_events);
1513
1514                         tasklet_schedule(&host->tasklet);
1515                         return;
1516                 }
1517         } while (status & SDMMC_INT_TXDR); /* if TXDR write again */
1518         data->bytes_xfered += nbytes;
1519
1520         if (!remain) {
1521                 if (!sg_miter_next(sg_miter))
1522                         goto done;
1523                 sg_miter->consumed = 0;
1524         }
1525         sg_miter_stop(sg_miter);
1526         return;
1527
1528 done:
1529         data->bytes_xfered += nbytes;
1530         sg_miter_stop(sg_miter);
1531         host->sg = NULL;
1532         smp_wmb();
1533         set_bit(EVENT_XFER_COMPLETE, &host->pending_events);
1534 }
1535
1536 static void dw_mci_cmd_interrupt(struct dw_mci *host, u32 status)
1537 {
1538         if (!host->cmd_status)
1539                 host->cmd_status = status;
1540
1541         smp_wmb();
1542
1543         set_bit(EVENT_CMD_COMPLETE, &host->pending_events);
1544         tasklet_schedule(&host->tasklet);
1545 }
1546
1547 static irqreturn_t dw_mci_interrupt(int irq, void *dev_id)
1548 {
1549         struct dw_mci *host = dev_id;
1550         u32 pending;
1551         unsigned int pass_count = 0;
1552         int i;
1553
1554         do {
1555                 pending = mci_readl(host, MINTSTS); /* read-only mask reg */
1556
1557                 /*
1558                  * DTO fix - version 2.10a and below, and only if internal DMA
1559                  * is configured.
1560                  */
1561                 if (host->quirks & DW_MCI_QUIRK_IDMAC_DTO) {
1562                         if (!pending &&
1563                             ((mci_readl(host, STATUS) >> 17) & 0x1fff))
1564                                 pending |= SDMMC_INT_DATA_OVER;
1565                 }
1566
1567                 if (!pending)
1568                         break;
1569
1570                 if (pending & DW_MCI_CMD_ERROR_FLAGS) {
1571                         mci_writel(host, RINTSTS, DW_MCI_CMD_ERROR_FLAGS);
1572                         host->cmd_status = pending;
1573                         smp_wmb();
1574                         set_bit(EVENT_CMD_COMPLETE, &host->pending_events);
1575                 }
1576
1577                 if (pending & DW_MCI_DATA_ERROR_FLAGS) {
1578                         /* if there is an error report DATA_ERROR */
1579                         mci_writel(host, RINTSTS, DW_MCI_DATA_ERROR_FLAGS);
1580                         host->data_status = pending;
1581                         smp_wmb();
1582                         set_bit(EVENT_DATA_ERROR, &host->pending_events);
1583                         tasklet_schedule(&host->tasklet);
1584                 }
1585
1586                 if (pending & SDMMC_INT_DATA_OVER) {
1587                         mci_writel(host, RINTSTS, SDMMC_INT_DATA_OVER);
1588                         if (!host->data_status)
1589                                 host->data_status = pending;
1590                         smp_wmb();
1591                         if (host->dir_status == DW_MCI_RECV_STATUS) {
1592                                 if (host->sg != NULL)
1593                                         dw_mci_read_data_pio(host);
1594                         }
1595                         set_bit(EVENT_DATA_COMPLETE, &host->pending_events);
1596                         tasklet_schedule(&host->tasklet);
1597                 }
1598
1599                 if (pending & SDMMC_INT_RXDR) {
1600                         mci_writel(host, RINTSTS, SDMMC_INT_RXDR);
1601                         if (host->dir_status == DW_MCI_RECV_STATUS && host->sg)
1602                                 dw_mci_read_data_pio(host);
1603                 }
1604
1605                 if (pending & SDMMC_INT_TXDR) {
1606                         mci_writel(host, RINTSTS, SDMMC_INT_TXDR);
1607                         if (host->dir_status == DW_MCI_SEND_STATUS && host->sg)
1608                                 dw_mci_write_data_pio(host);
1609                 }
1610
1611                 if (pending & SDMMC_INT_CMD_DONE) {
1612                         mci_writel(host, RINTSTS, SDMMC_INT_CMD_DONE);
1613                         dw_mci_cmd_interrupt(host, pending);
1614                 }
1615
1616                 if (pending & SDMMC_INT_CD) {
1617                         mci_writel(host, RINTSTS, SDMMC_INT_CD);
1618                         queue_work(host->card_workqueue, &host->card_work);
1619                 }
1620
1621                 /* Handle SDIO Interrupts */
1622                 for (i = 0; i < host->num_slots; i++) {
1623                         struct dw_mci_slot *slot = host->slot[i];
1624                         if (pending & SDMMC_INT_SDIO(i)) {
1625                                 mci_writel(host, RINTSTS, SDMMC_INT_SDIO(i));
1626                                 mmc_signal_sdio_irq(slot->mmc);
1627                         }
1628                 }
1629
1630         } while (pass_count++ < 5);
1631
1632 #ifdef CONFIG_MMC_DW_IDMAC
1633         /* Handle DMA interrupts */
1634         pending = mci_readl(host, IDSTS);
1635         if (pending & (SDMMC_IDMAC_INT_TI | SDMMC_IDMAC_INT_RI)) {
1636                 mci_writel(host, IDSTS, SDMMC_IDMAC_INT_TI | SDMMC_IDMAC_INT_RI);
1637                 mci_writel(host, IDSTS, SDMMC_IDMAC_INT_NI);
1638                 host->dma_ops->complete(host);
1639         }
1640 #endif
1641
1642         return IRQ_HANDLED;
1643 }
1644
1645 static void dw_mci_work_routine_card(struct work_struct *work)
1646 {
1647         struct dw_mci *host = container_of(work, struct dw_mci, card_work);
1648         int i;
1649
1650         for (i = 0; i < host->num_slots; i++) {
1651                 struct dw_mci_slot *slot = host->slot[i];
1652                 struct mmc_host *mmc = slot->mmc;
1653                 struct mmc_request *mrq;
1654                 int present;
1655                 u32 ctrl;
1656
1657                 present = dw_mci_get_cd(mmc);
1658                 while (present != slot->last_detect_state) {
1659                         dev_dbg(&slot->mmc->class_dev, "card %s\n",
1660                                 present ? "inserted" : "removed");
1661
1662                         /* Power up slot (before spin_lock, may sleep) */
1663                         if (present != 0 && host->pdata->setpower)
1664                                 host->pdata->setpower(slot->id, mmc->ocr_avail);
1665
1666                         spin_lock_bh(&host->lock);
1667
1668                         /* Card change detected */
1669                         slot->last_detect_state = present;
1670
1671                         /* Mark card as present if applicable */
1672                         if (present != 0)
1673                                 set_bit(DW_MMC_CARD_PRESENT, &slot->flags);
1674
1675                         /* Clean up queue if present */
1676                         mrq = slot->mrq;
1677                         if (mrq) {
1678                                 if (mrq == host->mrq) {
1679                                         host->data = NULL;
1680                                         host->cmd = NULL;
1681
1682                                         switch (host->state) {
1683                                         case STATE_IDLE:
1684                                                 break;
1685                                         case STATE_SENDING_CMD:
1686                                                 mrq->cmd->error = -ENOMEDIUM;
1687                                                 if (!mrq->data)
1688                                                         break;
1689                                                 /* fall through */
1690                                         case STATE_SENDING_DATA:
1691                                                 mrq->data->error = -ENOMEDIUM;
1692                                                 dw_mci_stop_dma(host);
1693                                                 break;
1694                                         case STATE_DATA_BUSY:
1695                                         case STATE_DATA_ERROR:
1696                                                 if (mrq->data->error == -EINPROGRESS)
1697                                                         mrq->data->error = -ENOMEDIUM;
1698                                                 if (!mrq->stop)
1699                                                         break;
1700                                                 /* fall through */
1701                                         case STATE_SENDING_STOP:
1702                                                 mrq->stop->error = -ENOMEDIUM;
1703                                                 break;
1704                                         }
1705
1706                                         dw_mci_request_end(host, mrq);
1707                                 } else {
1708                                         list_del(&slot->queue_node);
1709                                         mrq->cmd->error = -ENOMEDIUM;
1710                                         if (mrq->data)
1711                                                 mrq->data->error = -ENOMEDIUM;
1712                                         if (mrq->stop)
1713                                                 mrq->stop->error = -ENOMEDIUM;
1714
1715                                         spin_unlock(&host->lock);
1716                                         mmc_request_done(slot->mmc, mrq);
1717                                         spin_lock(&host->lock);
1718                                 }
1719                         }
1720
1721                         /* Power down slot */
1722                         if (present == 0) {
1723                                 clear_bit(DW_MMC_CARD_PRESENT, &slot->flags);
1724
1725                                 /*
1726                                  * Clear down the FIFO - doing so generates a
1727                                  * block interrupt, hence setting the
1728                                  * scatter-gather pointer to NULL.
1729                                  */
1730                                 sg_miter_stop(&host->sg_miter);
1731                                 host->sg = NULL;
1732
1733                                 ctrl = mci_readl(host, CTRL);
1734                                 ctrl |= SDMMC_CTRL_FIFO_RESET;
1735                                 mci_writel(host, CTRL, ctrl);
1736
1737 #ifdef CONFIG_MMC_DW_IDMAC
1738                                 ctrl = mci_readl(host, BMOD);
1739                                 /* Software reset of DMA */
1740                                 ctrl |= SDMMC_IDMAC_SWRESET;
1741                                 mci_writel(host, BMOD, ctrl);
1742 #endif
1743
1744                         }
1745
1746                         spin_unlock_bh(&host->lock);
1747
1748                         /* Power down slot (after spin_unlock, may sleep) */
1749                         if (present == 0 && host->pdata->setpower)
1750                                 host->pdata->setpower(slot->id, 0);
1751
1752                         present = dw_mci_get_cd(mmc);
1753                 }
1754
1755                 mmc_detect_change(slot->mmc,
1756                         msecs_to_jiffies(host->pdata->detect_delay_ms));
1757         }
1758 }
1759
1760 static int __init dw_mci_init_slot(struct dw_mci *host, unsigned int id)
1761 {
1762         struct mmc_host *mmc;
1763         struct dw_mci_slot *slot;
1764
1765         mmc = mmc_alloc_host(sizeof(struct dw_mci_slot), &host->dev);
1766         if (!mmc)
1767                 return -ENOMEM;
1768
1769         slot = mmc_priv(mmc);
1770         slot->id = id;
1771         slot->mmc = mmc;
1772         slot->host = host;
1773
1774         mmc->ops = &dw_mci_ops;
1775         mmc->f_min = DIV_ROUND_UP(host->bus_hz, 510);
1776         mmc->f_max = host->bus_hz;
1777
1778         if (host->pdata->get_ocr)
1779                 mmc->ocr_avail = host->pdata->get_ocr(id);
1780         else
1781                 mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34;
1782
1783         /*
1784          * Start with slot power disabled, it will be enabled when a card
1785          * is detected.
1786          */
1787         if (host->pdata->setpower)
1788                 host->pdata->setpower(id, 0);
1789
1790         if (host->pdata->caps)
1791                 mmc->caps = host->pdata->caps;
1792
1793         if (host->pdata->caps2)
1794                 mmc->caps2 = host->pdata->caps2;
1795
1796         if (host->pdata->get_bus_wd)
1797                 if (host->pdata->get_bus_wd(slot->id) >= 4)
1798                         mmc->caps |= MMC_CAP_4_BIT_DATA;
1799
1800         if (host->pdata->quirks & DW_MCI_QUIRK_HIGHSPEED)
1801                 mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
1802
1803         if (mmc->caps2 & MMC_CAP2_POWEROFF_NOTIFY)
1804                 mmc->power_notify_type = MMC_HOST_PW_NOTIFY_SHORT;
1805         else
1806                 mmc->power_notify_type = MMC_HOST_PW_NOTIFY_NONE;
1807
1808         if (host->pdata->blk_settings) {
1809                 mmc->max_segs = host->pdata->blk_settings->max_segs;
1810                 mmc->max_blk_size = host->pdata->blk_settings->max_blk_size;
1811                 mmc->max_blk_count = host->pdata->blk_settings->max_blk_count;
1812                 mmc->max_req_size = host->pdata->blk_settings->max_req_size;
1813                 mmc->max_seg_size = host->pdata->blk_settings->max_seg_size;
1814         } else {
1815                 /* Useful defaults if platform data is unset. */
1816 #ifdef CONFIG_MMC_DW_IDMAC
1817                 mmc->max_segs = host->ring_size;
1818                 mmc->max_blk_size = 65536;
1819                 mmc->max_blk_count = host->ring_size;
1820                 mmc->max_seg_size = 0x1000;
1821                 mmc->max_req_size = mmc->max_seg_size * mmc->max_blk_count;
1822 #else
1823                 mmc->max_segs = 64;
1824                 mmc->max_blk_size = 65536; /* BLKSIZ is 16 bits */
1825                 mmc->max_blk_count = 512;
1826                 mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
1827                 mmc->max_seg_size = mmc->max_req_size;
1828 #endif /* CONFIG_MMC_DW_IDMAC */
1829         }
1830
1831         host->vmmc = regulator_get(mmc_dev(mmc), "vmmc");
1832         if (IS_ERR(host->vmmc)) {
1833                 pr_info("%s: no vmmc regulator found\n", mmc_hostname(mmc));
1834                 host->vmmc = NULL;
1835         } else
1836                 regulator_enable(host->vmmc);
1837
1838         if (dw_mci_get_cd(mmc))
1839                 set_bit(DW_MMC_CARD_PRESENT, &slot->flags);
1840         else
1841                 clear_bit(DW_MMC_CARD_PRESENT, &slot->flags);
1842
1843         host->slot[id] = slot;
1844         mmc_add_host(mmc);
1845
1846 #if defined(CONFIG_DEBUG_FS)
1847         dw_mci_init_debugfs(slot);
1848 #endif
1849
1850         /* Card initially undetected */
1851         slot->last_detect_state = 0;
1852
1853         /*
1854          * Card may have been plugged in prior to boot so we
1855          * need to run the detect tasklet
1856          */
1857         queue_work(host->card_workqueue, &host->card_work);
1858
1859         return 0;
1860 }
1861
1862 static void dw_mci_cleanup_slot(struct dw_mci_slot *slot, unsigned int id)
1863 {
1864         /* Shutdown detect IRQ */
1865         if (slot->host->pdata->exit)
1866                 slot->host->pdata->exit(id);
1867
1868         /* Debugfs stuff is cleaned up by mmc core */
1869         mmc_remove_host(slot->mmc);
1870         slot->host->slot[id] = NULL;
1871         mmc_free_host(slot->mmc);
1872 }
1873
1874 static void dw_mci_init_dma(struct dw_mci *host)
1875 {
1876         /* Alloc memory for sg translation */
1877         host->sg_cpu = dma_alloc_coherent(&host->dev, PAGE_SIZE,
1878                                           &host->sg_dma, GFP_KERNEL);
1879         if (!host->sg_cpu) {
1880                 dev_err(&host->dev, "%s: could not alloc DMA memory\n",
1881                         __func__);
1882                 goto no_dma;
1883         }
1884
1885         /* Determine which DMA interface to use */
1886 #ifdef CONFIG_MMC_DW_IDMAC
1887         host->dma_ops = &dw_mci_idmac_ops;
1888 #endif
1889
1890         if (!host->dma_ops)
1891                 goto no_dma;
1892
1893         if (host->dma_ops->init && host->dma_ops->start &&
1894             host->dma_ops->stop && host->dma_ops->cleanup) {
1895                 if (host->dma_ops->init(host)) {
1896                         dev_err(&host->dev, "%s: Unable to initialize "
1897                                 "DMA Controller.\n", __func__);
1898                         goto no_dma;
1899                 }
1900         } else {
1901                 dev_err(&host->dev, "DMA initialization not found.\n");
1902                 goto no_dma;
1903         }
1904
1905         host->use_dma = 1;
1906         return;
1907
1908 no_dma:
1909         dev_info(&host->dev, "Using PIO mode.\n");
1910         host->use_dma = 0;
1911         return;
1912 }
1913
1914 static bool mci_wait_reset(struct device *dev, struct dw_mci *host)
1915 {
1916         unsigned long timeout = jiffies + msecs_to_jiffies(500);
1917         unsigned int ctrl;
1918
1919         mci_writel(host, CTRL, (SDMMC_CTRL_RESET | SDMMC_CTRL_FIFO_RESET |
1920                                 SDMMC_CTRL_DMA_RESET));
1921
1922         /* wait till resets clear */
1923         do {
1924                 ctrl = mci_readl(host, CTRL);
1925                 if (!(ctrl & (SDMMC_CTRL_RESET | SDMMC_CTRL_FIFO_RESET |
1926                               SDMMC_CTRL_DMA_RESET)))
1927                         return true;
1928         } while (time_before(jiffies, timeout));
1929
1930         dev_err(dev, "Timeout resetting block (ctrl %#x)\n", ctrl);
1931
1932         return false;
1933 }
1934
1935 int dw_mci_probe(struct dw_mci *host)
1936 {
1937         int width, i, ret = 0;
1938         u32 fifo_size;
1939
1940         if (!host->pdata || !host->pdata->init) {
1941                 dev_err(&host->dev,
1942                         "Platform data must supply init function\n");
1943                 return -ENODEV;
1944         }
1945
1946         if (!host->pdata->select_slot && host->pdata->num_slots > 1) {
1947                 dev_err(&host->dev,
1948                         "Platform data must supply select_slot function\n");
1949                 return -ENODEV;
1950         }
1951
1952         if (!host->pdata->bus_hz) {
1953                 dev_err(&host->dev,
1954                         "Platform data must supply bus speed\n");
1955                 return -ENODEV;
1956         }
1957
1958         host->bus_hz = host->pdata->bus_hz;
1959         host->quirks = host->pdata->quirks;
1960
1961         spin_lock_init(&host->lock);
1962         INIT_LIST_HEAD(&host->queue);
1963
1964         /*
1965          * Get the host data width - this assumes that HCON has been set with
1966          * the correct values.
1967          */
1968         i = (mci_readl(host, HCON) >> 7) & 0x7;
1969         if (!i) {
1970                 host->push_data = dw_mci_push_data16;
1971                 host->pull_data = dw_mci_pull_data16;
1972                 width = 16;
1973                 host->data_shift = 1;
1974         } else if (i == 2) {
1975                 host->push_data = dw_mci_push_data64;
1976                 host->pull_data = dw_mci_pull_data64;
1977                 width = 64;
1978                 host->data_shift = 3;
1979         } else {
1980                 /* Check for a reserved value, and warn if it is */
1981                 WARN((i != 1),
1982                      "HCON reports a reserved host data width!\n"
1983                      "Defaulting to 32-bit access.\n");
1984                 host->push_data = dw_mci_push_data32;
1985                 host->pull_data = dw_mci_pull_data32;
1986                 width = 32;
1987                 host->data_shift = 2;
1988         }
1989
1990         /* Reset all blocks */
1991         if (!mci_wait_reset(&host->dev, host))
1992                 return -ENODEV;
1993
1994         host->dma_ops = host->pdata->dma_ops;
1995         dw_mci_init_dma(host);
1996
1997         /* Clear the interrupts for the host controller */
1998         mci_writel(host, RINTSTS, 0xFFFFFFFF);
1999         mci_writel(host, INTMASK, 0); /* disable all mmc interrupt first */
2000
2001         /* Put in max timeout */
2002         mci_writel(host, TMOUT, 0xFFFFFFFF);
2003
2004         /*
2005          * FIFO threshold settings  RxMark  = fifo_size / 2 - 1,
2006          *                          Tx Mark = fifo_size / 2 DMA Size = 8
2007          */
2008         if (!host->pdata->fifo_depth) {
2009                 /*
2010                  * Power-on value of RX_WMark is FIFO_DEPTH-1, but this may
2011                  * have been overwritten by the bootloader, just like we're
2012                  * about to do, so if you know the value for your hardware, you
2013                  * should put it in the platform data.
2014                  */
2015                 fifo_size = mci_readl(host, FIFOTH);
2016                 fifo_size = 1 + ((fifo_size >> 16) & 0xfff);
2017         } else {
2018                 fifo_size = host->pdata->fifo_depth;
2019         }
2020         host->fifo_depth = fifo_size;
2021         host->fifoth_val = ((0x2 << 28) | ((fifo_size/2 - 1) << 16) |
2022                         ((fifo_size/2) << 0));
2023         mci_writel(host, FIFOTH, host->fifoth_val);
2024
2025         /* disable clock to CIU */
2026         mci_writel(host, CLKENA, 0);
2027         mci_writel(host, CLKSRC, 0);
2028
2029         tasklet_init(&host->tasklet, dw_mci_tasklet_func, (unsigned long)host);
2030         host->card_workqueue = alloc_workqueue("dw-mci-card",
2031                         WQ_MEM_RECLAIM | WQ_NON_REENTRANT, 1);
2032         if (!host->card_workqueue)
2033                 goto err_dmaunmap;
2034         INIT_WORK(&host->card_work, dw_mci_work_routine_card);
2035         ret = request_irq(host->irq, dw_mci_interrupt, host->irq_flags, "dw-mci", host);
2036         if (ret)
2037                 goto err_workqueue;
2038
2039         if (host->pdata->num_slots)
2040                 host->num_slots = host->pdata->num_slots;
2041         else
2042                 host->num_slots = ((mci_readl(host, HCON) >> 1) & 0x1F) + 1;
2043
2044         /* We need at least one slot to succeed */
2045         for (i = 0; i < host->num_slots; i++) {
2046                 ret = dw_mci_init_slot(host, i);
2047                 if (ret) {
2048                         ret = -ENODEV;
2049                         goto err_init_slot;
2050                 }
2051         }
2052
2053         /*
2054          * In 2.40a spec, Data offset is changed.
2055          * Need to check the version-id and set data-offset for DATA register.
2056          */
2057         host->verid = SDMMC_GET_VERID(mci_readl(host, VERID));
2058         dev_info(&host->dev, "Version ID is %04x\n", host->verid);
2059
2060         if (host->verid < DW_MMC_240A)
2061                 host->data_offset = DATA_OFFSET;
2062         else
2063                 host->data_offset = DATA_240A_OFFSET;
2064
2065         /*
2066          * Enable interrupts for command done, data over, data empty, card det,
2067          * receive ready and error such as transmit, receive timeout, crc error
2068          */
2069         mci_writel(host, RINTSTS, 0xFFFFFFFF);
2070         mci_writel(host, INTMASK, SDMMC_INT_CMD_DONE | SDMMC_INT_DATA_OVER |
2071                    SDMMC_INT_TXDR | SDMMC_INT_RXDR |
2072                    DW_MCI_ERROR_FLAGS | SDMMC_INT_CD);
2073         mci_writel(host, CTRL, SDMMC_CTRL_INT_ENABLE); /* Enable mci interrupt */
2074
2075         dev_info(&host->dev, "DW MMC controller at irq %d, "
2076                  "%d bit host data width, "
2077                  "%u deep fifo\n",
2078                  host->irq, width, fifo_size);
2079         if (host->quirks & DW_MCI_QUIRK_IDMAC_DTO)
2080                 dev_info(&host->dev, "Internal DMAC interrupt fix enabled.\n");
2081
2082         return 0;
2083
2084 err_init_slot:
2085         /* De-init any initialized slots */
2086         while (i > 0) {
2087                 if (host->slot[i])
2088                         dw_mci_cleanup_slot(host->slot[i], i);
2089                 i--;
2090         }
2091         free_irq(host->irq, host);
2092
2093 err_workqueue:
2094         destroy_workqueue(host->card_workqueue);
2095
2096 err_dmaunmap:
2097         if (host->use_dma && host->dma_ops->exit)
2098                 host->dma_ops->exit(host);
2099         dma_free_coherent(&host->dev, PAGE_SIZE,
2100                           host->sg_cpu, host->sg_dma);
2101
2102         if (host->vmmc) {
2103                 regulator_disable(host->vmmc);
2104                 regulator_put(host->vmmc);
2105         }
2106         return ret;
2107 }
2108 EXPORT_SYMBOL(dw_mci_probe);
2109
2110 void dw_mci_remove(struct dw_mci *host)
2111 {
2112         int i;
2113
2114         mci_writel(host, RINTSTS, 0xFFFFFFFF);
2115         mci_writel(host, INTMASK, 0); /* disable all mmc interrupt first */
2116
2117         for (i = 0; i < host->num_slots; i++) {
2118                 dev_dbg(&host->dev, "remove slot %d\n", i);
2119                 if (host->slot[i])
2120                         dw_mci_cleanup_slot(host->slot[i], i);
2121         }
2122
2123         /* disable clock to CIU */
2124         mci_writel(host, CLKENA, 0);
2125         mci_writel(host, CLKSRC, 0);
2126
2127         free_irq(host->irq, host);
2128         destroy_workqueue(host->card_workqueue);
2129         dma_free_coherent(&host->dev, PAGE_SIZE, host->sg_cpu, host->sg_dma);
2130
2131         if (host->use_dma && host->dma_ops->exit)
2132                 host->dma_ops->exit(host);
2133
2134         if (host->vmmc) {
2135                 regulator_disable(host->vmmc);
2136                 regulator_put(host->vmmc);
2137         }
2138
2139 }
2140 EXPORT_SYMBOL(dw_mci_remove);
2141
2142
2143
2144 #ifdef CONFIG_PM_SLEEP
2145 /*
2146  * TODO: we should probably disable the clock to the card in the suspend path.
2147  */
2148 int dw_mci_suspend(struct dw_mci *host)
2149 {
2150         int i, ret = 0;
2151
2152         for (i = 0; i < host->num_slots; i++) {
2153                 struct dw_mci_slot *slot = host->slot[i];
2154                 if (!slot)
2155                         continue;
2156                 ret = mmc_suspend_host(slot->mmc);
2157                 if (ret < 0) {
2158                         while (--i >= 0) {
2159                                 slot = host->slot[i];
2160                                 if (slot)
2161                                         mmc_resume_host(host->slot[i]->mmc);
2162                         }
2163                         return ret;
2164                 }
2165         }
2166
2167         if (host->vmmc)
2168                 regulator_disable(host->vmmc);
2169
2170         return 0;
2171 }
2172 EXPORT_SYMBOL(dw_mci_suspend);
2173
2174 int dw_mci_resume(struct dw_mci *host)
2175 {
2176         int i, ret;
2177
2178         if (host->vmmc)
2179                 regulator_enable(host->vmmc);
2180
2181         if (!mci_wait_reset(&host->dev, host)) {
2182                 ret = -ENODEV;
2183                 return ret;
2184         }
2185
2186         if (host->use_dma && host->dma_ops->init)
2187                 host->dma_ops->init(host);
2188
2189         /* Restore the old value at FIFOTH register */
2190         mci_writel(host, FIFOTH, host->fifoth_val);
2191
2192         mci_writel(host, RINTSTS, 0xFFFFFFFF);
2193         mci_writel(host, INTMASK, SDMMC_INT_CMD_DONE | SDMMC_INT_DATA_OVER |
2194                    SDMMC_INT_TXDR | SDMMC_INT_RXDR |
2195                    DW_MCI_ERROR_FLAGS | SDMMC_INT_CD);
2196         mci_writel(host, CTRL, SDMMC_CTRL_INT_ENABLE);
2197
2198         for (i = 0; i < host->num_slots; i++) {
2199                 struct dw_mci_slot *slot = host->slot[i];
2200                 if (!slot)
2201                         continue;
2202                 ret = mmc_resume_host(host->slot[i]->mmc);
2203                 if (ret < 0)
2204                         return ret;
2205         }
2206         return 0;
2207 }
2208 EXPORT_SYMBOL(dw_mci_resume);
2209 #endif /* CONFIG_PM_SLEEP */
2210
2211 static int __init dw_mci_init(void)
2212 {
2213         printk(KERN_INFO "Synopsys Designware Multimedia Card Interface Driver");
2214         return 0;
2215 }
2216
2217 static void __exit dw_mci_exit(void)
2218 {
2219 }
2220
2221 module_init(dw_mci_init);
2222 module_exit(dw_mci_exit);
2223
2224 MODULE_DESCRIPTION("DW Multimedia Card Interface driver");
2225 MODULE_AUTHOR("NXP Semiconductor VietNam");
2226 MODULE_AUTHOR("Imagination Technologies Ltd");
2227 MODULE_LICENSE("GPL v2");