1 // SPDX-License-Identifier: GPL-2.0-only
3 * Host side test driver to test endpoint functionality
5 * Copyright (C) 2017 Texas Instruments
6 * Author: Kishon Vijay Abraham I <kishon@ti.com>
9 #include <linux/crc32.h>
10 #include <linux/delay.h>
13 #include <linux/interrupt.h>
14 #include <linux/irq.h>
15 #include <linux/miscdevice.h>
16 #include <linux/module.h>
17 #include <linux/mutex.h>
18 #include <linux/random.h>
19 #include <linux/slab.h>
20 #include <linux/uaccess.h>
21 #include <linux/pci.h>
22 #include <linux/pci_ids.h>
24 #include <linux/pci_regs.h>
26 #include <uapi/linux/pcitest.h>
28 #define DRV_MODULE_NAME "pci-endpoint-test"
30 #define IRQ_TYPE_UNDEFINED -1
31 #define IRQ_TYPE_LEGACY 0
32 #define IRQ_TYPE_MSI 1
33 #define IRQ_TYPE_MSIX 2
35 #define PCI_ENDPOINT_TEST_MAGIC 0x0
37 #define PCI_ENDPOINT_TEST_COMMAND 0x4
38 #define COMMAND_RAISE_LEGACY_IRQ BIT(0)
39 #define COMMAND_RAISE_MSI_IRQ BIT(1)
40 #define COMMAND_RAISE_MSIX_IRQ BIT(2)
41 #define COMMAND_READ BIT(3)
42 #define COMMAND_WRITE BIT(4)
43 #define COMMAND_COPY BIT(5)
45 #define PCI_ENDPOINT_TEST_STATUS 0x8
46 #define STATUS_READ_SUCCESS BIT(0)
47 #define STATUS_READ_FAIL BIT(1)
48 #define STATUS_WRITE_SUCCESS BIT(2)
49 #define STATUS_WRITE_FAIL BIT(3)
50 #define STATUS_COPY_SUCCESS BIT(4)
51 #define STATUS_COPY_FAIL BIT(5)
52 #define STATUS_IRQ_RAISED BIT(6)
53 #define STATUS_SRC_ADDR_INVALID BIT(7)
54 #define STATUS_DST_ADDR_INVALID BIT(8)
56 #define PCI_ENDPOINT_TEST_LOWER_SRC_ADDR 0x0c
57 #define PCI_ENDPOINT_TEST_UPPER_SRC_ADDR 0x10
59 #define PCI_ENDPOINT_TEST_LOWER_DST_ADDR 0x14
60 #define PCI_ENDPOINT_TEST_UPPER_DST_ADDR 0x18
62 #define PCI_ENDPOINT_TEST_SIZE 0x1c
63 #define PCI_ENDPOINT_TEST_CHECKSUM 0x20
65 #define PCI_ENDPOINT_TEST_IRQ_TYPE 0x24
66 #define PCI_ENDPOINT_TEST_IRQ_NUMBER 0x28
68 #define PCI_ENDPOINT_TEST_FLAGS 0x2c
69 #define FLAG_USE_DMA BIT(0)
71 #define PCI_DEVICE_ID_TI_AM654 0xb00c
72 #define PCI_DEVICE_ID_TI_J7200 0xb00f
73 #define PCI_DEVICE_ID_TI_AM64 0xb010
74 #define PCI_DEVICE_ID_LS1088A 0x80c0
76 #define is_am654_pci_dev(pdev) \
77 ((pdev)->device == PCI_DEVICE_ID_TI_AM654)
79 #define PCI_DEVICE_ID_RENESAS_R8A774A1 0x0028
80 #define PCI_DEVICE_ID_RENESAS_R8A774B1 0x002b
81 #define PCI_DEVICE_ID_RENESAS_R8A774C0 0x002d
82 #define PCI_DEVICE_ID_RENESAS_R8A774E1 0x0025
84 static DEFINE_IDA(pci_endpoint_test_ida);
86 #define to_endpoint_test(priv) container_of((priv), struct pci_endpoint_test, \
90 module_param(no_msi, bool, 0444);
91 MODULE_PARM_DESC(no_msi, "Disable MSI interrupt in pci_endpoint_test");
93 static int irq_type = IRQ_TYPE_MSI;
94 module_param(irq_type, int, 0444);
95 MODULE_PARM_DESC(irq_type, "IRQ mode selection in pci_endpoint_test (0 - Legacy, 1 - MSI, 2 - MSI-X)");
106 struct pci_endpoint_test {
107 struct pci_dev *pdev;
109 void __iomem *bar[PCI_STD_NUM_BARS];
110 struct completion irq_raised;
114 /* mutex to protect the ioctls */
116 struct miscdevice miscdev;
117 enum pci_barno test_reg_bar;
122 struct pci_endpoint_test_data {
123 enum pci_barno test_reg_bar;
128 static inline u32 pci_endpoint_test_readl(struct pci_endpoint_test *test,
131 return readl(test->base + offset);
134 static inline void pci_endpoint_test_writel(struct pci_endpoint_test *test,
135 u32 offset, u32 value)
137 writel(value, test->base + offset);
140 static inline u32 pci_endpoint_test_bar_readl(struct pci_endpoint_test *test,
143 return readl(test->bar[bar] + offset);
146 static inline void pci_endpoint_test_bar_writel(struct pci_endpoint_test *test,
147 int bar, u32 offset, u32 value)
149 writel(value, test->bar[bar] + offset);
152 static irqreturn_t pci_endpoint_test_irqhandler(int irq, void *dev_id)
154 struct pci_endpoint_test *test = dev_id;
157 reg = pci_endpoint_test_readl(test, PCI_ENDPOINT_TEST_STATUS);
158 if (reg & STATUS_IRQ_RAISED) {
159 test->last_irq = irq;
160 complete(&test->irq_raised);
161 reg &= ~STATUS_IRQ_RAISED;
163 pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_STATUS,
169 static void pci_endpoint_test_free_irq_vectors(struct pci_endpoint_test *test)
171 struct pci_dev *pdev = test->pdev;
173 pci_free_irq_vectors(pdev);
174 test->irq_type = IRQ_TYPE_UNDEFINED;
177 static bool pci_endpoint_test_alloc_irq_vectors(struct pci_endpoint_test *test,
181 struct pci_dev *pdev = test->pdev;
182 struct device *dev = &pdev->dev;
186 case IRQ_TYPE_LEGACY:
187 irq = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_LEGACY);
189 dev_err(dev, "Failed to get Legacy interrupt\n");
192 irq = pci_alloc_irq_vectors(pdev, 1, 32, PCI_IRQ_MSI);
194 dev_err(dev, "Failed to get MSI interrupts\n");
197 irq = pci_alloc_irq_vectors(pdev, 1, 2048, PCI_IRQ_MSIX);
199 dev_err(dev, "Failed to get MSI-X interrupts\n");
202 dev_err(dev, "Invalid IRQ type selected\n");
210 test->irq_type = type;
211 test->num_irqs = irq;
216 static void pci_endpoint_test_release_irq(struct pci_endpoint_test *test)
219 struct pci_dev *pdev = test->pdev;
220 struct device *dev = &pdev->dev;
222 for (i = 0; i < test->num_irqs; i++)
223 devm_free_irq(dev, pci_irq_vector(pdev, i), test);
228 static bool pci_endpoint_test_request_irq(struct pci_endpoint_test *test)
232 struct pci_dev *pdev = test->pdev;
233 struct device *dev = &pdev->dev;
235 for (i = 0; i < test->num_irqs; i++) {
236 err = devm_request_irq(dev, pci_irq_vector(pdev, i),
237 pci_endpoint_test_irqhandler,
238 IRQF_SHARED, test->name, test);
247 case IRQ_TYPE_LEGACY:
248 dev_err(dev, "Failed to request IRQ %d for Legacy\n",
249 pci_irq_vector(pdev, i));
252 dev_err(dev, "Failed to request IRQ %d for MSI %d\n",
253 pci_irq_vector(pdev, i),
257 dev_err(dev, "Failed to request IRQ %d for MSI-X %d\n",
258 pci_irq_vector(pdev, i),
266 static bool pci_endpoint_test_bar(struct pci_endpoint_test *test,
267 enum pci_barno barno)
272 struct pci_dev *pdev = test->pdev;
274 if (!test->bar[barno])
277 size = pci_resource_len(pdev, barno);
279 if (barno == test->test_reg_bar)
282 for (j = 0; j < size; j += 4)
283 pci_endpoint_test_bar_writel(test, barno, j, 0xA0A0A0A0);
285 for (j = 0; j < size; j += 4) {
286 val = pci_endpoint_test_bar_readl(test, barno, j);
287 if (val != 0xA0A0A0A0)
294 static bool pci_endpoint_test_legacy_irq(struct pci_endpoint_test *test)
298 pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_IRQ_TYPE,
300 pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_IRQ_NUMBER, 0);
301 pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_COMMAND,
302 COMMAND_RAISE_LEGACY_IRQ);
303 val = wait_for_completion_timeout(&test->irq_raised,
304 msecs_to_jiffies(1000));
311 static bool pci_endpoint_test_msi_irq(struct pci_endpoint_test *test,
312 u16 msi_num, bool msix)
315 struct pci_dev *pdev = test->pdev;
317 pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_IRQ_TYPE,
318 msix == false ? IRQ_TYPE_MSI :
320 pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_IRQ_NUMBER, msi_num);
321 pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_COMMAND,
322 msix == false ? COMMAND_RAISE_MSI_IRQ :
323 COMMAND_RAISE_MSIX_IRQ);
324 val = wait_for_completion_timeout(&test->irq_raised,
325 msecs_to_jiffies(1000));
329 if (pci_irq_vector(pdev, msi_num - 1) == test->last_irq)
335 static int pci_endpoint_test_validate_xfer_params(struct device *dev,
336 struct pci_endpoint_test_xfer_param *param, size_t alignment)
339 dev_dbg(dev, "Data size is zero\n");
343 if (param->size > SIZE_MAX - alignment) {
344 dev_dbg(dev, "Maximum transfer data size exceeded\n");
351 static bool pci_endpoint_test_copy(struct pci_endpoint_test *test,
354 struct pci_endpoint_test_xfer_param param;
361 dma_addr_t src_phys_addr;
362 dma_addr_t dst_phys_addr;
363 struct pci_dev *pdev = test->pdev;
364 struct device *dev = &pdev->dev;
366 dma_addr_t orig_src_phys_addr;
368 dma_addr_t orig_dst_phys_addr;
370 size_t alignment = test->alignment;
371 int irq_type = test->irq_type;
376 err = copy_from_user(¶m, (void __user *)arg, sizeof(param));
378 dev_err(dev, "Failed to get transfer param\n");
382 err = pci_endpoint_test_validate_xfer_params(dev, ¶m, alignment);
388 use_dma = !!(param.flags & PCITEST_FLAGS_USE_DMA);
390 flags |= FLAG_USE_DMA;
392 if (irq_type < IRQ_TYPE_LEGACY || irq_type > IRQ_TYPE_MSIX) {
393 dev_err(dev, "Invalid IRQ type option\n");
397 orig_src_addr = kzalloc(size + alignment, GFP_KERNEL);
398 if (!orig_src_addr) {
399 dev_err(dev, "Failed to allocate source buffer\n");
404 get_random_bytes(orig_src_addr, size + alignment);
405 orig_src_phys_addr = dma_map_single(dev, orig_src_addr,
406 size + alignment, DMA_TO_DEVICE);
407 if (dma_mapping_error(dev, orig_src_phys_addr)) {
408 dev_err(dev, "failed to map source buffer address\n");
410 goto err_src_phys_addr;
413 if (alignment && !IS_ALIGNED(orig_src_phys_addr, alignment)) {
414 src_phys_addr = PTR_ALIGN(orig_src_phys_addr, alignment);
415 offset = src_phys_addr - orig_src_phys_addr;
416 src_addr = orig_src_addr + offset;
418 src_phys_addr = orig_src_phys_addr;
419 src_addr = orig_src_addr;
422 pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_LOWER_SRC_ADDR,
423 lower_32_bits(src_phys_addr));
425 pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_UPPER_SRC_ADDR,
426 upper_32_bits(src_phys_addr));
428 src_crc32 = crc32_le(~0, src_addr, size);
430 orig_dst_addr = kzalloc(size + alignment, GFP_KERNEL);
431 if (!orig_dst_addr) {
432 dev_err(dev, "Failed to allocate destination address\n");
437 orig_dst_phys_addr = dma_map_single(dev, orig_dst_addr,
438 size + alignment, DMA_FROM_DEVICE);
439 if (dma_mapping_error(dev, orig_dst_phys_addr)) {
440 dev_err(dev, "failed to map destination buffer address\n");
442 goto err_dst_phys_addr;
445 if (alignment && !IS_ALIGNED(orig_dst_phys_addr, alignment)) {
446 dst_phys_addr = PTR_ALIGN(orig_dst_phys_addr, alignment);
447 offset = dst_phys_addr - orig_dst_phys_addr;
448 dst_addr = orig_dst_addr + offset;
450 dst_phys_addr = orig_dst_phys_addr;
451 dst_addr = orig_dst_addr;
454 pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_LOWER_DST_ADDR,
455 lower_32_bits(dst_phys_addr));
456 pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_UPPER_DST_ADDR,
457 upper_32_bits(dst_phys_addr));
459 pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_SIZE,
462 pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_FLAGS, flags);
463 pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_IRQ_TYPE, irq_type);
464 pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_IRQ_NUMBER, 1);
465 pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_COMMAND,
468 wait_for_completion(&test->irq_raised);
470 dma_unmap_single(dev, orig_dst_phys_addr, size + alignment,
473 dst_crc32 = crc32_le(~0, dst_addr, size);
474 if (dst_crc32 == src_crc32)
478 kfree(orig_dst_addr);
481 dma_unmap_single(dev, orig_src_phys_addr, size + alignment,
485 kfree(orig_src_addr);
491 static bool pci_endpoint_test_write(struct pci_endpoint_test *test,
494 struct pci_endpoint_test_xfer_param param;
500 dma_addr_t phys_addr;
501 struct pci_dev *pdev = test->pdev;
502 struct device *dev = &pdev->dev;
504 dma_addr_t orig_phys_addr;
506 size_t alignment = test->alignment;
507 int irq_type = test->irq_type;
512 err = copy_from_user(¶m, (void __user *)arg, sizeof(param));
514 dev_err(dev, "Failed to get transfer param\n");
518 err = pci_endpoint_test_validate_xfer_params(dev, ¶m, alignment);
524 use_dma = !!(param.flags & PCITEST_FLAGS_USE_DMA);
526 flags |= FLAG_USE_DMA;
528 if (irq_type < IRQ_TYPE_LEGACY || irq_type > IRQ_TYPE_MSIX) {
529 dev_err(dev, "Invalid IRQ type option\n");
533 orig_addr = kzalloc(size + alignment, GFP_KERNEL);
535 dev_err(dev, "Failed to allocate address\n");
540 get_random_bytes(orig_addr, size + alignment);
542 orig_phys_addr = dma_map_single(dev, orig_addr, size + alignment,
544 if (dma_mapping_error(dev, orig_phys_addr)) {
545 dev_err(dev, "failed to map source buffer address\n");
550 if (alignment && !IS_ALIGNED(orig_phys_addr, alignment)) {
551 phys_addr = PTR_ALIGN(orig_phys_addr, alignment);
552 offset = phys_addr - orig_phys_addr;
553 addr = orig_addr + offset;
555 phys_addr = orig_phys_addr;
559 crc32 = crc32_le(~0, addr, size);
560 pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_CHECKSUM,
563 pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_LOWER_SRC_ADDR,
564 lower_32_bits(phys_addr));
565 pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_UPPER_SRC_ADDR,
566 upper_32_bits(phys_addr));
568 pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_SIZE, size);
570 pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_FLAGS, flags);
571 pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_IRQ_TYPE, irq_type);
572 pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_IRQ_NUMBER, 1);
573 pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_COMMAND,
576 wait_for_completion(&test->irq_raised);
578 reg = pci_endpoint_test_readl(test, PCI_ENDPOINT_TEST_STATUS);
579 if (reg & STATUS_READ_SUCCESS)
582 dma_unmap_single(dev, orig_phys_addr, size + alignment,
592 static bool pci_endpoint_test_read(struct pci_endpoint_test *test,
595 struct pci_endpoint_test_xfer_param param;
601 dma_addr_t phys_addr;
602 struct pci_dev *pdev = test->pdev;
603 struct device *dev = &pdev->dev;
605 dma_addr_t orig_phys_addr;
607 size_t alignment = test->alignment;
608 int irq_type = test->irq_type;
612 err = copy_from_user(¶m, (void __user *)arg, sizeof(param));
614 dev_err(dev, "Failed to get transfer param\n");
618 err = pci_endpoint_test_validate_xfer_params(dev, ¶m, alignment);
624 use_dma = !!(param.flags & PCITEST_FLAGS_USE_DMA);
626 flags |= FLAG_USE_DMA;
628 if (irq_type < IRQ_TYPE_LEGACY || irq_type > IRQ_TYPE_MSIX) {
629 dev_err(dev, "Invalid IRQ type option\n");
633 orig_addr = kzalloc(size + alignment, GFP_KERNEL);
635 dev_err(dev, "Failed to allocate destination address\n");
640 orig_phys_addr = dma_map_single(dev, orig_addr, size + alignment,
642 if (dma_mapping_error(dev, orig_phys_addr)) {
643 dev_err(dev, "failed to map source buffer address\n");
648 if (alignment && !IS_ALIGNED(orig_phys_addr, alignment)) {
649 phys_addr = PTR_ALIGN(orig_phys_addr, alignment);
650 offset = phys_addr - orig_phys_addr;
651 addr = orig_addr + offset;
653 phys_addr = orig_phys_addr;
657 pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_LOWER_DST_ADDR,
658 lower_32_bits(phys_addr));
659 pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_UPPER_DST_ADDR,
660 upper_32_bits(phys_addr));
662 pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_SIZE, size);
664 pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_FLAGS, flags);
665 pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_IRQ_TYPE, irq_type);
666 pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_IRQ_NUMBER, 1);
667 pci_endpoint_test_writel(test, PCI_ENDPOINT_TEST_COMMAND,
670 wait_for_completion(&test->irq_raised);
672 dma_unmap_single(dev, orig_phys_addr, size + alignment,
675 crc32 = crc32_le(~0, addr, size);
676 if (crc32 == pci_endpoint_test_readl(test, PCI_ENDPOINT_TEST_CHECKSUM))
685 static bool pci_endpoint_test_clear_irq(struct pci_endpoint_test *test)
687 pci_endpoint_test_release_irq(test);
688 pci_endpoint_test_free_irq_vectors(test);
692 static bool pci_endpoint_test_set_irq(struct pci_endpoint_test *test,
695 struct pci_dev *pdev = test->pdev;
696 struct device *dev = &pdev->dev;
698 if (req_irq_type < IRQ_TYPE_LEGACY || req_irq_type > IRQ_TYPE_MSIX) {
699 dev_err(dev, "Invalid IRQ type option\n");
703 if (test->irq_type == req_irq_type)
706 pci_endpoint_test_release_irq(test);
707 pci_endpoint_test_free_irq_vectors(test);
709 if (!pci_endpoint_test_alloc_irq_vectors(test, req_irq_type))
712 if (!pci_endpoint_test_request_irq(test))
718 pci_endpoint_test_free_irq_vectors(test);
722 static long pci_endpoint_test_ioctl(struct file *file, unsigned int cmd,
727 struct pci_endpoint_test *test = to_endpoint_test(file->private_data);
728 struct pci_dev *pdev = test->pdev;
730 mutex_lock(&test->mutex);
736 if (is_am654_pci_dev(pdev) && bar == BAR_0)
738 ret = pci_endpoint_test_bar(test, bar);
740 case PCITEST_LEGACY_IRQ:
741 ret = pci_endpoint_test_legacy_irq(test);
745 ret = pci_endpoint_test_msi_irq(test, arg, cmd == PCITEST_MSIX);
748 ret = pci_endpoint_test_write(test, arg);
751 ret = pci_endpoint_test_read(test, arg);
754 ret = pci_endpoint_test_copy(test, arg);
756 case PCITEST_SET_IRQTYPE:
757 ret = pci_endpoint_test_set_irq(test, arg);
759 case PCITEST_GET_IRQTYPE:
762 case PCITEST_CLEAR_IRQ:
763 ret = pci_endpoint_test_clear_irq(test);
768 mutex_unlock(&test->mutex);
772 static const struct file_operations pci_endpoint_test_fops = {
773 .owner = THIS_MODULE,
774 .unlocked_ioctl = pci_endpoint_test_ioctl,
777 static int pci_endpoint_test_probe(struct pci_dev *pdev,
778 const struct pci_device_id *ent)
785 struct device *dev = &pdev->dev;
786 struct pci_endpoint_test *test;
787 struct pci_endpoint_test_data *data;
788 enum pci_barno test_reg_bar = BAR_0;
789 struct miscdevice *misc_device;
791 if (pci_is_bridge(pdev))
794 test = devm_kzalloc(dev, sizeof(*test), GFP_KERNEL);
798 test->test_reg_bar = 0;
801 test->irq_type = IRQ_TYPE_UNDEFINED;
804 irq_type = IRQ_TYPE_LEGACY;
806 data = (struct pci_endpoint_test_data *)ent->driver_data;
808 test_reg_bar = data->test_reg_bar;
809 test->test_reg_bar = test_reg_bar;
810 test->alignment = data->alignment;
811 irq_type = data->irq_type;
814 init_completion(&test->irq_raised);
815 mutex_init(&test->mutex);
817 if ((dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(48)) != 0) &&
818 dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32)) != 0) {
819 dev_err(dev, "Cannot set DMA mask\n");
823 err = pci_enable_device(pdev);
825 dev_err(dev, "Cannot enable PCI device\n");
829 err = pci_request_regions(pdev, DRV_MODULE_NAME);
831 dev_err(dev, "Cannot obtain PCI resources\n");
832 goto err_disable_pdev;
835 pci_set_master(pdev);
837 if (!pci_endpoint_test_alloc_irq_vectors(test, irq_type)) {
839 goto err_disable_irq;
842 for (bar = 0; bar < PCI_STD_NUM_BARS; bar++) {
843 if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
844 base = pci_ioremap_bar(pdev, bar);
846 dev_err(dev, "Failed to read BAR%d\n", bar);
847 WARN_ON(bar == test_reg_bar);
849 test->bar[bar] = base;
853 test->base = test->bar[test_reg_bar];
856 dev_err(dev, "Cannot perform PCI test without BAR%d\n",
861 pci_set_drvdata(pdev, test);
863 id = ida_simple_get(&pci_endpoint_test_ida, 0, 0, GFP_KERNEL);
866 dev_err(dev, "Unable to get id\n");
870 snprintf(name, sizeof(name), DRV_MODULE_NAME ".%d", id);
871 test->name = kstrdup(name, GFP_KERNEL);
877 if (!pci_endpoint_test_request_irq(test)) {
879 goto err_kfree_test_name;
882 misc_device = &test->miscdev;
883 misc_device->minor = MISC_DYNAMIC_MINOR;
884 misc_device->name = kstrdup(name, GFP_KERNEL);
885 if (!misc_device->name) {
887 goto err_release_irq;
889 misc_device->parent = &pdev->dev;
890 misc_device->fops = &pci_endpoint_test_fops;
892 err = misc_register(misc_device);
894 dev_err(dev, "Failed to register device\n");
901 kfree(misc_device->name);
904 pci_endpoint_test_release_irq(test);
910 ida_simple_remove(&pci_endpoint_test_ida, id);
913 for (bar = 0; bar < PCI_STD_NUM_BARS; bar++) {
915 pci_iounmap(pdev, test->bar[bar]);
919 pci_endpoint_test_free_irq_vectors(test);
920 pci_release_regions(pdev);
923 pci_disable_device(pdev);
928 static void pci_endpoint_test_remove(struct pci_dev *pdev)
932 struct pci_endpoint_test *test = pci_get_drvdata(pdev);
933 struct miscdevice *misc_device = &test->miscdev;
935 if (sscanf(misc_device->name, DRV_MODULE_NAME ".%d", &id) != 1)
940 misc_deregister(&test->miscdev);
941 kfree(misc_device->name);
943 ida_simple_remove(&pci_endpoint_test_ida, id);
944 for (bar = 0; bar < PCI_STD_NUM_BARS; bar++) {
946 pci_iounmap(pdev, test->bar[bar]);
949 pci_endpoint_test_release_irq(test);
950 pci_endpoint_test_free_irq_vectors(test);
952 pci_release_regions(pdev);
953 pci_disable_device(pdev);
956 static const struct pci_endpoint_test_data default_data = {
957 .test_reg_bar = BAR_0,
959 .irq_type = IRQ_TYPE_MSI,
962 static const struct pci_endpoint_test_data am654_data = {
963 .test_reg_bar = BAR_2,
965 .irq_type = IRQ_TYPE_MSI,
968 static const struct pci_endpoint_test_data j721e_data = {
970 .irq_type = IRQ_TYPE_MSI,
973 static const struct pci_device_id pci_endpoint_test_tbl[] = {
974 { PCI_DEVICE(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_DRA74x),
975 .driver_data = (kernel_ulong_t)&default_data,
977 { PCI_DEVICE(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_DRA72x),
978 .driver_data = (kernel_ulong_t)&default_data,
980 { PCI_DEVICE(PCI_VENDOR_ID_FREESCALE, 0x81c0),
981 .driver_data = (kernel_ulong_t)&default_data,
983 { PCI_DEVICE(PCI_VENDOR_ID_FREESCALE, PCI_DEVICE_ID_LS1088A),
984 .driver_data = (kernel_ulong_t)&default_data,
986 { PCI_DEVICE_DATA(SYNOPSYS, EDDA, NULL) },
987 { PCI_DEVICE(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_AM654),
988 .driver_data = (kernel_ulong_t)&am654_data
990 { PCI_DEVICE(PCI_VENDOR_ID_RENESAS, PCI_DEVICE_ID_RENESAS_R8A774A1),},
991 { PCI_DEVICE(PCI_VENDOR_ID_RENESAS, PCI_DEVICE_ID_RENESAS_R8A774B1),},
992 { PCI_DEVICE(PCI_VENDOR_ID_RENESAS, PCI_DEVICE_ID_RENESAS_R8A774C0),},
993 { PCI_DEVICE(PCI_VENDOR_ID_RENESAS, PCI_DEVICE_ID_RENESAS_R8A774E1),},
994 { PCI_DEVICE(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_J721E),
995 .driver_data = (kernel_ulong_t)&j721e_data,
997 { PCI_DEVICE(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_J7200),
998 .driver_data = (kernel_ulong_t)&j721e_data,
1000 { PCI_DEVICE(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_AM64),
1001 .driver_data = (kernel_ulong_t)&j721e_data,
1005 MODULE_DEVICE_TABLE(pci, pci_endpoint_test_tbl);
1007 static struct pci_driver pci_endpoint_test_driver = {
1008 .name = DRV_MODULE_NAME,
1009 .id_table = pci_endpoint_test_tbl,
1010 .probe = pci_endpoint_test_probe,
1011 .remove = pci_endpoint_test_remove,
1012 .sriov_configure = pci_sriov_configure_simple,
1014 module_pci_driver(pci_endpoint_test_driver);
1016 MODULE_DESCRIPTION("PCI ENDPOINT TEST HOST DRIVER");
1017 MODULE_AUTHOR("Kishon Vijay Abraham I <kishon@ti.com>");
1018 MODULE_LICENSE("GPL v2");