mfd: lpc_ich: Add support for NM10 GPIO
[platform/adaptation/renesas_rcar/renesas_kernel.git] / drivers / mfd / lpc_ich.c
1 /*
2  *  lpc_ich.c - LPC interface for Intel ICH
3  *
4  *  LPC bridge function of the Intel ICH contains many other
5  *  functional units, such as Interrupt controllers, Timers,
6  *  Power Management, System Management, GPIO, RTC, and LPC
7  *  Configuration Registers.
8  *
9  *  This driver is derived from lpc_sch.
10
11  *  Copyright (c) 2011 Extreme Engineering Solution, Inc.
12  *  Author: Aaron Sierra <asierra@xes-inc.com>
13  *
14  *  This program is free software; you can redistribute it and/or modify
15  *  it under the terms of the GNU General Public License 2 as published
16  *  by the Free Software Foundation.
17  *
18  *  This program is distributed in the hope that it will be useful,
19  *  but WITHOUT ANY WARRANTY; without even the implied warranty of
20  *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
21  *  GNU General Public License for more details.
22  *
23  *  You should have received a copy of the GNU General Public License
24  *  along with this program; see the file COPYING.  If not, write to
25  *  the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
26  *
27  *  This driver supports the following I/O Controller hubs:
28  *      (See the intel documentation on http://developer.intel.com.)
29  *      document number 290655-003, 290677-014: 82801AA (ICH), 82801AB (ICHO)
30  *      document number 290687-002, 298242-027: 82801BA (ICH2)
31  *      document number 290733-003, 290739-013: 82801CA (ICH3-S)
32  *      document number 290716-001, 290718-007: 82801CAM (ICH3-M)
33  *      document number 290744-001, 290745-025: 82801DB (ICH4)
34  *      document number 252337-001, 252663-008: 82801DBM (ICH4-M)
35  *      document number 273599-001, 273645-002: 82801E (C-ICH)
36  *      document number 252516-001, 252517-028: 82801EB (ICH5), 82801ER (ICH5R)
37  *      document number 300641-004, 300884-013: 6300ESB
38  *      document number 301473-002, 301474-026: 82801F (ICH6)
39  *      document number 313082-001, 313075-006: 631xESB, 632xESB
40  *      document number 307013-003, 307014-024: 82801G (ICH7)
41  *      document number 322896-001, 322897-001: NM10
42  *      document number 313056-003, 313057-017: 82801H (ICH8)
43  *      document number 316972-004, 316973-012: 82801I (ICH9)
44  *      document number 319973-002, 319974-002: 82801J (ICH10)
45  *      document number 322169-001, 322170-003: 5 Series, 3400 Series (PCH)
46  *      document number 320066-003, 320257-008: EP80597 (IICH)
47  *      document number 324645-001, 324646-001: Cougar Point (CPT)
48  *      document number TBD : Patsburg (PBG)
49  *      document number TBD : DH89xxCC
50  *      document number TBD : Panther Point
51  *      document number TBD : Lynx Point
52  *      document number TBD : Lynx Point-LP
53  *      document number TBD : Wellsburg
54  *      document number TBD : Avoton SoC
55  *      document number TBD : Coleto Creek
56  *      document number TBD : Wildcat Point-LP
57  */
58
59 #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
60
61 #include <linux/kernel.h>
62 #include <linux/module.h>
63 #include <linux/errno.h>
64 #include <linux/acpi.h>
65 #include <linux/pci.h>
66 #include <linux/mfd/core.h>
67 #include <linux/mfd/lpc_ich.h>
68
69 #define ACPIBASE                0x40
70 #define ACPIBASE_GPE_OFF        0x28
71 #define ACPIBASE_GPE_END        0x2f
72 #define ACPIBASE_SMI_OFF        0x30
73 #define ACPIBASE_SMI_END        0x33
74 #define ACPIBASE_PMC_OFF        0x08
75 #define ACPIBASE_PMC_END        0x0c
76 #define ACPIBASE_TCO_OFF        0x60
77 #define ACPIBASE_TCO_END        0x7f
78 #define ACPICTRL_PMCBASE        0x44
79
80 #define ACPIBASE_GCS_OFF        0x3410
81 #define ACPIBASE_GCS_END        0x3414
82
83 #define GPIOBASE_ICH0           0x58
84 #define GPIOCTRL_ICH0           0x5C
85 #define GPIOBASE_ICH6           0x48
86 #define GPIOCTRL_ICH6           0x4C
87
88 #define RCBABASE                0xf0
89
90 #define wdt_io_res(i) wdt_res(0, i)
91 #define wdt_mem_res(i) wdt_res(ICH_RES_MEM_OFF, i)
92 #define wdt_res(b, i) (&wdt_ich_res[(b) + (i)])
93
94 struct lpc_ich_priv {
95         int chipset;
96
97         int abase;              /* ACPI base */
98         int actrl_pbase;        /* ACPI control or PMC base */
99         int gbase;              /* GPIO base */
100         int gctrl;              /* GPIO control */
101
102         int abase_save;         /* Cached ACPI base value */
103         int actrl_pbase_save;           /* Cached ACPI control or PMC base value */
104         int gctrl_save;         /* Cached GPIO control value */
105 };
106
107 static struct resource wdt_ich_res[] = {
108         /* ACPI - TCO */
109         {
110                 .flags = IORESOURCE_IO,
111         },
112         /* ACPI - SMI */
113         {
114                 .flags = IORESOURCE_IO,
115         },
116         /* GCS or PMC */
117         {
118                 .flags = IORESOURCE_MEM,
119         },
120 };
121
122 static struct resource gpio_ich_res[] = {
123         /* GPIO */
124         {
125                 .flags = IORESOURCE_IO,
126         },
127         /* ACPI - GPE0 */
128         {
129                 .flags = IORESOURCE_IO,
130         },
131 };
132
133 enum lpc_cells {
134         LPC_WDT = 0,
135         LPC_GPIO,
136 };
137
138 static struct mfd_cell lpc_ich_cells[] = {
139         [LPC_WDT] = {
140                 .name = "iTCO_wdt",
141                 .num_resources = ARRAY_SIZE(wdt_ich_res),
142                 .resources = wdt_ich_res,
143                 .ignore_resource_conflicts = true,
144         },
145         [LPC_GPIO] = {
146                 .name = "gpio_ich",
147                 .num_resources = ARRAY_SIZE(gpio_ich_res),
148                 .resources = gpio_ich_res,
149                 .ignore_resource_conflicts = true,
150         },
151 };
152
153 /* chipset related info */
154 enum lpc_chipsets {
155         LPC_ICH = 0,    /* ICH */
156         LPC_ICH0,       /* ICH0 */
157         LPC_ICH2,       /* ICH2 */
158         LPC_ICH2M,      /* ICH2-M */
159         LPC_ICH3,       /* ICH3-S */
160         LPC_ICH3M,      /* ICH3-M */
161         LPC_ICH4,       /* ICH4 */
162         LPC_ICH4M,      /* ICH4-M */
163         LPC_CICH,       /* C-ICH */
164         LPC_ICH5,       /* ICH5 & ICH5R */
165         LPC_6300ESB,    /* 6300ESB */
166         LPC_ICH6,       /* ICH6 & ICH6R */
167         LPC_ICH6M,      /* ICH6-M */
168         LPC_ICH6W,      /* ICH6W & ICH6RW */
169         LPC_631XESB,    /* 631xESB/632xESB */
170         LPC_ICH7,       /* ICH7 & ICH7R */
171         LPC_ICH7DH,     /* ICH7DH */
172         LPC_ICH7M,      /* ICH7-M & ICH7-U */
173         LPC_ICH7MDH,    /* ICH7-M DH */
174         LPC_NM10,       /* NM10 */
175         LPC_ICH8,       /* ICH8 & ICH8R */
176         LPC_ICH8DH,     /* ICH8DH */
177         LPC_ICH8DO,     /* ICH8DO */
178         LPC_ICH8M,      /* ICH8M */
179         LPC_ICH8ME,     /* ICH8M-E */
180         LPC_ICH9,       /* ICH9 */
181         LPC_ICH9R,      /* ICH9R */
182         LPC_ICH9DH,     /* ICH9DH */
183         LPC_ICH9DO,     /* ICH9DO */
184         LPC_ICH9M,      /* ICH9M */
185         LPC_ICH9ME,     /* ICH9M-E */
186         LPC_ICH10,      /* ICH10 */
187         LPC_ICH10R,     /* ICH10R */
188         LPC_ICH10D,     /* ICH10D */
189         LPC_ICH10DO,    /* ICH10DO */
190         LPC_PCH,        /* PCH Desktop Full Featured */
191         LPC_PCHM,       /* PCH Mobile Full Featured */
192         LPC_P55,        /* P55 */
193         LPC_PM55,       /* PM55 */
194         LPC_H55,        /* H55 */
195         LPC_QM57,       /* QM57 */
196         LPC_H57,        /* H57 */
197         LPC_HM55,       /* HM55 */
198         LPC_Q57,        /* Q57 */
199         LPC_HM57,       /* HM57 */
200         LPC_PCHMSFF,    /* PCH Mobile SFF Full Featured */
201         LPC_QS57,       /* QS57 */
202         LPC_3400,       /* 3400 */
203         LPC_3420,       /* 3420 */
204         LPC_3450,       /* 3450 */
205         LPC_EP80579,    /* EP80579 */
206         LPC_CPT,        /* Cougar Point */
207         LPC_CPTD,       /* Cougar Point Desktop */
208         LPC_CPTM,       /* Cougar Point Mobile */
209         LPC_PBG,        /* Patsburg */
210         LPC_DH89XXCC,   /* DH89xxCC */
211         LPC_PPT,        /* Panther Point */
212         LPC_LPT,        /* Lynx Point */
213         LPC_LPT_LP,     /* Lynx Point-LP */
214         LPC_WBG,        /* Wellsburg */
215         LPC_AVN,        /* Avoton SoC */
216         LPC_COLETO,     /* Coleto Creek */
217         LPC_WPT_LP,     /* Wildcat Point-LP */
218 };
219
220 static struct lpc_ich_info lpc_chipset_info[] = {
221         [LPC_ICH] = {
222                 .name = "ICH",
223                 .iTCO_version = 1,
224         },
225         [LPC_ICH0] = {
226                 .name = "ICH0",
227                 .iTCO_version = 1,
228         },
229         [LPC_ICH2] = {
230                 .name = "ICH2",
231                 .iTCO_version = 1,
232         },
233         [LPC_ICH2M] = {
234                 .name = "ICH2-M",
235                 .iTCO_version = 1,
236         },
237         [LPC_ICH3] = {
238                 .name = "ICH3-S",
239                 .iTCO_version = 1,
240         },
241         [LPC_ICH3M] = {
242                 .name = "ICH3-M",
243                 .iTCO_version = 1,
244         },
245         [LPC_ICH4] = {
246                 .name = "ICH4",
247                 .iTCO_version = 1,
248         },
249         [LPC_ICH4M] = {
250                 .name = "ICH4-M",
251                 .iTCO_version = 1,
252         },
253         [LPC_CICH] = {
254                 .name = "C-ICH",
255                 .iTCO_version = 1,
256         },
257         [LPC_ICH5] = {
258                 .name = "ICH5 or ICH5R",
259                 .iTCO_version = 1,
260         },
261         [LPC_6300ESB] = {
262                 .name = "6300ESB",
263                 .iTCO_version = 1,
264         },
265         [LPC_ICH6] = {
266                 .name = "ICH6 or ICH6R",
267                 .iTCO_version = 2,
268                 .gpio_version = ICH_V6_GPIO,
269         },
270         [LPC_ICH6M] = {
271                 .name = "ICH6-M",
272                 .iTCO_version = 2,
273                 .gpio_version = ICH_V6_GPIO,
274         },
275         [LPC_ICH6W] = {
276                 .name = "ICH6W or ICH6RW",
277                 .iTCO_version = 2,
278                 .gpio_version = ICH_V6_GPIO,
279         },
280         [LPC_631XESB] = {
281                 .name = "631xESB/632xESB",
282                 .iTCO_version = 2,
283                 .gpio_version = ICH_V6_GPIO,
284         },
285         [LPC_ICH7] = {
286                 .name = "ICH7 or ICH7R",
287                 .iTCO_version = 2,
288                 .gpio_version = ICH_V7_GPIO,
289         },
290         [LPC_ICH7DH] = {
291                 .name = "ICH7DH",
292                 .iTCO_version = 2,
293                 .gpio_version = ICH_V7_GPIO,
294         },
295         [LPC_ICH7M] = {
296                 .name = "ICH7-M or ICH7-U",
297                 .iTCO_version = 2,
298                 .gpio_version = ICH_V7_GPIO,
299         },
300         [LPC_ICH7MDH] = {
301                 .name = "ICH7-M DH",
302                 .iTCO_version = 2,
303                 .gpio_version = ICH_V7_GPIO,
304         },
305         [LPC_NM10] = {
306                 .name = "NM10",
307                 .iTCO_version = 2,
308                 .gpio_version = ICH_V7_GPIO,
309         },
310         [LPC_ICH8] = {
311                 .name = "ICH8 or ICH8R",
312                 .iTCO_version = 2,
313                 .gpio_version = ICH_V7_GPIO,
314         },
315         [LPC_ICH8DH] = {
316                 .name = "ICH8DH",
317                 .iTCO_version = 2,
318                 .gpio_version = ICH_V7_GPIO,
319         },
320         [LPC_ICH8DO] = {
321                 .name = "ICH8DO",
322                 .iTCO_version = 2,
323                 .gpio_version = ICH_V7_GPIO,
324         },
325         [LPC_ICH8M] = {
326                 .name = "ICH8M",
327                 .iTCO_version = 2,
328                 .gpio_version = ICH_V7_GPIO,
329         },
330         [LPC_ICH8ME] = {
331                 .name = "ICH8M-E",
332                 .iTCO_version = 2,
333                 .gpio_version = ICH_V7_GPIO,
334         },
335         [LPC_ICH9] = {
336                 .name = "ICH9",
337                 .iTCO_version = 2,
338                 .gpio_version = ICH_V9_GPIO,
339         },
340         [LPC_ICH9R] = {
341                 .name = "ICH9R",
342                 .iTCO_version = 2,
343                 .gpio_version = ICH_V9_GPIO,
344         },
345         [LPC_ICH9DH] = {
346                 .name = "ICH9DH",
347                 .iTCO_version = 2,
348                 .gpio_version = ICH_V9_GPIO,
349         },
350         [LPC_ICH9DO] = {
351                 .name = "ICH9DO",
352                 .iTCO_version = 2,
353                 .gpio_version = ICH_V9_GPIO,
354         },
355         [LPC_ICH9M] = {
356                 .name = "ICH9M",
357                 .iTCO_version = 2,
358                 .gpio_version = ICH_V9_GPIO,
359         },
360         [LPC_ICH9ME] = {
361                 .name = "ICH9M-E",
362                 .iTCO_version = 2,
363                 .gpio_version = ICH_V9_GPIO,
364         },
365         [LPC_ICH10] = {
366                 .name = "ICH10",
367                 .iTCO_version = 2,
368                 .gpio_version = ICH_V10CONS_GPIO,
369         },
370         [LPC_ICH10R] = {
371                 .name = "ICH10R",
372                 .iTCO_version = 2,
373                 .gpio_version = ICH_V10CONS_GPIO,
374         },
375         [LPC_ICH10D] = {
376                 .name = "ICH10D",
377                 .iTCO_version = 2,
378                 .gpio_version = ICH_V10CORP_GPIO,
379         },
380         [LPC_ICH10DO] = {
381                 .name = "ICH10DO",
382                 .iTCO_version = 2,
383                 .gpio_version = ICH_V10CORP_GPIO,
384         },
385         [LPC_PCH] = {
386                 .name = "PCH Desktop Full Featured",
387                 .iTCO_version = 2,
388                 .gpio_version = ICH_V5_GPIO,
389         },
390         [LPC_PCHM] = {
391                 .name = "PCH Mobile Full Featured",
392                 .iTCO_version = 2,
393                 .gpio_version = ICH_V5_GPIO,
394         },
395         [LPC_P55] = {
396                 .name = "P55",
397                 .iTCO_version = 2,
398                 .gpio_version = ICH_V5_GPIO,
399         },
400         [LPC_PM55] = {
401                 .name = "PM55",
402                 .iTCO_version = 2,
403                 .gpio_version = ICH_V5_GPIO,
404         },
405         [LPC_H55] = {
406                 .name = "H55",
407                 .iTCO_version = 2,
408                 .gpio_version = ICH_V5_GPIO,
409         },
410         [LPC_QM57] = {
411                 .name = "QM57",
412                 .iTCO_version = 2,
413                 .gpio_version = ICH_V5_GPIO,
414         },
415         [LPC_H57] = {
416                 .name = "H57",
417                 .iTCO_version = 2,
418                 .gpio_version = ICH_V5_GPIO,
419         },
420         [LPC_HM55] = {
421                 .name = "HM55",
422                 .iTCO_version = 2,
423                 .gpio_version = ICH_V5_GPIO,
424         },
425         [LPC_Q57] = {
426                 .name = "Q57",
427                 .iTCO_version = 2,
428                 .gpio_version = ICH_V5_GPIO,
429         },
430         [LPC_HM57] = {
431                 .name = "HM57",
432                 .iTCO_version = 2,
433                 .gpio_version = ICH_V5_GPIO,
434         },
435         [LPC_PCHMSFF] = {
436                 .name = "PCH Mobile SFF Full Featured",
437                 .iTCO_version = 2,
438                 .gpio_version = ICH_V5_GPIO,
439         },
440         [LPC_QS57] = {
441                 .name = "QS57",
442                 .iTCO_version = 2,
443                 .gpio_version = ICH_V5_GPIO,
444         },
445         [LPC_3400] = {
446                 .name = "3400",
447                 .iTCO_version = 2,
448                 .gpio_version = ICH_V5_GPIO,
449         },
450         [LPC_3420] = {
451                 .name = "3420",
452                 .iTCO_version = 2,
453                 .gpio_version = ICH_V5_GPIO,
454         },
455         [LPC_3450] = {
456                 .name = "3450",
457                 .iTCO_version = 2,
458                 .gpio_version = ICH_V5_GPIO,
459         },
460         [LPC_EP80579] = {
461                 .name = "EP80579",
462                 .iTCO_version = 2,
463         },
464         [LPC_CPT] = {
465                 .name = "Cougar Point",
466                 .iTCO_version = 2,
467                 .gpio_version = ICH_V5_GPIO,
468         },
469         [LPC_CPTD] = {
470                 .name = "Cougar Point Desktop",
471                 .iTCO_version = 2,
472                 .gpio_version = ICH_V5_GPIO,
473         },
474         [LPC_CPTM] = {
475                 .name = "Cougar Point Mobile",
476                 .iTCO_version = 2,
477                 .gpio_version = ICH_V5_GPIO,
478         },
479         [LPC_PBG] = {
480                 .name = "Patsburg",
481                 .iTCO_version = 2,
482         },
483         [LPC_DH89XXCC] = {
484                 .name = "DH89xxCC",
485                 .iTCO_version = 2,
486         },
487         [LPC_PPT] = {
488                 .name = "Panther Point",
489                 .iTCO_version = 2,
490         },
491         [LPC_LPT] = {
492                 .name = "Lynx Point",
493                 .iTCO_version = 2,
494         },
495         [LPC_LPT_LP] = {
496                 .name = "Lynx Point_LP",
497                 .iTCO_version = 2,
498         },
499         [LPC_WBG] = {
500                 .name = "Wellsburg",
501                 .iTCO_version = 2,
502         },
503         [LPC_AVN] = {
504                 .name = "Avoton SoC",
505                 .iTCO_version = 3,
506                 .gpio_version = AVOTON_GPIO,
507         },
508         [LPC_COLETO] = {
509                 .name = "Coleto Creek",
510                 .iTCO_version = 2,
511         },
512         [LPC_WPT_LP] = {
513                 .name = "Wildcat Point_LP",
514                 .iTCO_version = 2,
515         },
516 };
517
518 /*
519  * This data only exists for exporting the supported PCI ids
520  * via MODULE_DEVICE_TABLE.  We do not actually register a
521  * pci_driver, because the I/O Controller Hub has also other
522  * functions that probably will be registered by other drivers.
523  */
524 static const struct pci_device_id lpc_ich_ids[] = {
525         { PCI_VDEVICE(INTEL, 0x2410), LPC_ICH},
526         { PCI_VDEVICE(INTEL, 0x2420), LPC_ICH0},
527         { PCI_VDEVICE(INTEL, 0x2440), LPC_ICH2},
528         { PCI_VDEVICE(INTEL, 0x244c), LPC_ICH2M},
529         { PCI_VDEVICE(INTEL, 0x2480), LPC_ICH3},
530         { PCI_VDEVICE(INTEL, 0x248c), LPC_ICH3M},
531         { PCI_VDEVICE(INTEL, 0x24c0), LPC_ICH4},
532         { PCI_VDEVICE(INTEL, 0x24cc), LPC_ICH4M},
533         { PCI_VDEVICE(INTEL, 0x2450), LPC_CICH},
534         { PCI_VDEVICE(INTEL, 0x24d0), LPC_ICH5},
535         { PCI_VDEVICE(INTEL, 0x25a1), LPC_6300ESB},
536         { PCI_VDEVICE(INTEL, 0x2640), LPC_ICH6},
537         { PCI_VDEVICE(INTEL, 0x2641), LPC_ICH6M},
538         { PCI_VDEVICE(INTEL, 0x2642), LPC_ICH6W},
539         { PCI_VDEVICE(INTEL, 0x2670), LPC_631XESB},
540         { PCI_VDEVICE(INTEL, 0x2671), LPC_631XESB},
541         { PCI_VDEVICE(INTEL, 0x2672), LPC_631XESB},
542         { PCI_VDEVICE(INTEL, 0x2673), LPC_631XESB},
543         { PCI_VDEVICE(INTEL, 0x2674), LPC_631XESB},
544         { PCI_VDEVICE(INTEL, 0x2675), LPC_631XESB},
545         { PCI_VDEVICE(INTEL, 0x2676), LPC_631XESB},
546         { PCI_VDEVICE(INTEL, 0x2677), LPC_631XESB},
547         { PCI_VDEVICE(INTEL, 0x2678), LPC_631XESB},
548         { PCI_VDEVICE(INTEL, 0x2679), LPC_631XESB},
549         { PCI_VDEVICE(INTEL, 0x267a), LPC_631XESB},
550         { PCI_VDEVICE(INTEL, 0x267b), LPC_631XESB},
551         { PCI_VDEVICE(INTEL, 0x267c), LPC_631XESB},
552         { PCI_VDEVICE(INTEL, 0x267d), LPC_631XESB},
553         { PCI_VDEVICE(INTEL, 0x267e), LPC_631XESB},
554         { PCI_VDEVICE(INTEL, 0x267f), LPC_631XESB},
555         { PCI_VDEVICE(INTEL, 0x27b8), LPC_ICH7},
556         { PCI_VDEVICE(INTEL, 0x27b0), LPC_ICH7DH},
557         { PCI_VDEVICE(INTEL, 0x27b9), LPC_ICH7M},
558         { PCI_VDEVICE(INTEL, 0x27bd), LPC_ICH7MDH},
559         { PCI_VDEVICE(INTEL, 0x27bc), LPC_NM10},
560         { PCI_VDEVICE(INTEL, 0x2810), LPC_ICH8},
561         { PCI_VDEVICE(INTEL, 0x2812), LPC_ICH8DH},
562         { PCI_VDEVICE(INTEL, 0x2814), LPC_ICH8DO},
563         { PCI_VDEVICE(INTEL, 0x2815), LPC_ICH8M},
564         { PCI_VDEVICE(INTEL, 0x2811), LPC_ICH8ME},
565         { PCI_VDEVICE(INTEL, 0x2918), LPC_ICH9},
566         { PCI_VDEVICE(INTEL, 0x2916), LPC_ICH9R},
567         { PCI_VDEVICE(INTEL, 0x2912), LPC_ICH9DH},
568         { PCI_VDEVICE(INTEL, 0x2914), LPC_ICH9DO},
569         { PCI_VDEVICE(INTEL, 0x2919), LPC_ICH9M},
570         { PCI_VDEVICE(INTEL, 0x2917), LPC_ICH9ME},
571         { PCI_VDEVICE(INTEL, 0x3a18), LPC_ICH10},
572         { PCI_VDEVICE(INTEL, 0x3a16), LPC_ICH10R},
573         { PCI_VDEVICE(INTEL, 0x3a1a), LPC_ICH10D},
574         { PCI_VDEVICE(INTEL, 0x3a14), LPC_ICH10DO},
575         { PCI_VDEVICE(INTEL, 0x3b00), LPC_PCH},
576         { PCI_VDEVICE(INTEL, 0x3b01), LPC_PCHM},
577         { PCI_VDEVICE(INTEL, 0x3b02), LPC_P55},
578         { PCI_VDEVICE(INTEL, 0x3b03), LPC_PM55},
579         { PCI_VDEVICE(INTEL, 0x3b06), LPC_H55},
580         { PCI_VDEVICE(INTEL, 0x3b07), LPC_QM57},
581         { PCI_VDEVICE(INTEL, 0x3b08), LPC_H57},
582         { PCI_VDEVICE(INTEL, 0x3b09), LPC_HM55},
583         { PCI_VDEVICE(INTEL, 0x3b0a), LPC_Q57},
584         { PCI_VDEVICE(INTEL, 0x3b0b), LPC_HM57},
585         { PCI_VDEVICE(INTEL, 0x3b0d), LPC_PCHMSFF},
586         { PCI_VDEVICE(INTEL, 0x3b0f), LPC_QS57},
587         { PCI_VDEVICE(INTEL, 0x3b12), LPC_3400},
588         { PCI_VDEVICE(INTEL, 0x3b14), LPC_3420},
589         { PCI_VDEVICE(INTEL, 0x3b16), LPC_3450},
590         { PCI_VDEVICE(INTEL, 0x5031), LPC_EP80579},
591         { PCI_VDEVICE(INTEL, 0x1c41), LPC_CPT},
592         { PCI_VDEVICE(INTEL, 0x1c42), LPC_CPTD},
593         { PCI_VDEVICE(INTEL, 0x1c43), LPC_CPTM},
594         { PCI_VDEVICE(INTEL, 0x1c44), LPC_CPT},
595         { PCI_VDEVICE(INTEL, 0x1c45), LPC_CPT},
596         { PCI_VDEVICE(INTEL, 0x1c46), LPC_CPT},
597         { PCI_VDEVICE(INTEL, 0x1c47), LPC_CPT},
598         { PCI_VDEVICE(INTEL, 0x1c48), LPC_CPT},
599         { PCI_VDEVICE(INTEL, 0x1c49), LPC_CPT},
600         { PCI_VDEVICE(INTEL, 0x1c4a), LPC_CPT},
601         { PCI_VDEVICE(INTEL, 0x1c4b), LPC_CPT},
602         { PCI_VDEVICE(INTEL, 0x1c4c), LPC_CPT},
603         { PCI_VDEVICE(INTEL, 0x1c4d), LPC_CPT},
604         { PCI_VDEVICE(INTEL, 0x1c4e), LPC_CPT},
605         { PCI_VDEVICE(INTEL, 0x1c4f), LPC_CPT},
606         { PCI_VDEVICE(INTEL, 0x1c50), LPC_CPT},
607         { PCI_VDEVICE(INTEL, 0x1c51), LPC_CPT},
608         { PCI_VDEVICE(INTEL, 0x1c52), LPC_CPT},
609         { PCI_VDEVICE(INTEL, 0x1c53), LPC_CPT},
610         { PCI_VDEVICE(INTEL, 0x1c54), LPC_CPT},
611         { PCI_VDEVICE(INTEL, 0x1c55), LPC_CPT},
612         { PCI_VDEVICE(INTEL, 0x1c56), LPC_CPT},
613         { PCI_VDEVICE(INTEL, 0x1c57), LPC_CPT},
614         { PCI_VDEVICE(INTEL, 0x1c58), LPC_CPT},
615         { PCI_VDEVICE(INTEL, 0x1c59), LPC_CPT},
616         { PCI_VDEVICE(INTEL, 0x1c5a), LPC_CPT},
617         { PCI_VDEVICE(INTEL, 0x1c5b), LPC_CPT},
618         { PCI_VDEVICE(INTEL, 0x1c5c), LPC_CPT},
619         { PCI_VDEVICE(INTEL, 0x1c5d), LPC_CPT},
620         { PCI_VDEVICE(INTEL, 0x1c5e), LPC_CPT},
621         { PCI_VDEVICE(INTEL, 0x1c5f), LPC_CPT},
622         { PCI_VDEVICE(INTEL, 0x1d40), LPC_PBG},
623         { PCI_VDEVICE(INTEL, 0x1d41), LPC_PBG},
624         { PCI_VDEVICE(INTEL, 0x2310), LPC_DH89XXCC},
625         { PCI_VDEVICE(INTEL, 0x1e40), LPC_PPT},
626         { PCI_VDEVICE(INTEL, 0x1e41), LPC_PPT},
627         { PCI_VDEVICE(INTEL, 0x1e42), LPC_PPT},
628         { PCI_VDEVICE(INTEL, 0x1e43), LPC_PPT},
629         { PCI_VDEVICE(INTEL, 0x1e44), LPC_PPT},
630         { PCI_VDEVICE(INTEL, 0x1e45), LPC_PPT},
631         { PCI_VDEVICE(INTEL, 0x1e46), LPC_PPT},
632         { PCI_VDEVICE(INTEL, 0x1e47), LPC_PPT},
633         { PCI_VDEVICE(INTEL, 0x1e48), LPC_PPT},
634         { PCI_VDEVICE(INTEL, 0x1e49), LPC_PPT},
635         { PCI_VDEVICE(INTEL, 0x1e4a), LPC_PPT},
636         { PCI_VDEVICE(INTEL, 0x1e4b), LPC_PPT},
637         { PCI_VDEVICE(INTEL, 0x1e4c), LPC_PPT},
638         { PCI_VDEVICE(INTEL, 0x1e4d), LPC_PPT},
639         { PCI_VDEVICE(INTEL, 0x1e4e), LPC_PPT},
640         { PCI_VDEVICE(INTEL, 0x1e4f), LPC_PPT},
641         { PCI_VDEVICE(INTEL, 0x1e50), LPC_PPT},
642         { PCI_VDEVICE(INTEL, 0x1e51), LPC_PPT},
643         { PCI_VDEVICE(INTEL, 0x1e52), LPC_PPT},
644         { PCI_VDEVICE(INTEL, 0x1e53), LPC_PPT},
645         { PCI_VDEVICE(INTEL, 0x1e54), LPC_PPT},
646         { PCI_VDEVICE(INTEL, 0x1e55), LPC_PPT},
647         { PCI_VDEVICE(INTEL, 0x1e56), LPC_PPT},
648         { PCI_VDEVICE(INTEL, 0x1e57), LPC_PPT},
649         { PCI_VDEVICE(INTEL, 0x1e58), LPC_PPT},
650         { PCI_VDEVICE(INTEL, 0x1e59), LPC_PPT},
651         { PCI_VDEVICE(INTEL, 0x1e5a), LPC_PPT},
652         { PCI_VDEVICE(INTEL, 0x1e5b), LPC_PPT},
653         { PCI_VDEVICE(INTEL, 0x1e5c), LPC_PPT},
654         { PCI_VDEVICE(INTEL, 0x1e5d), LPC_PPT},
655         { PCI_VDEVICE(INTEL, 0x1e5e), LPC_PPT},
656         { PCI_VDEVICE(INTEL, 0x1e5f), LPC_PPT},
657         { PCI_VDEVICE(INTEL, 0x8c40), LPC_LPT},
658         { PCI_VDEVICE(INTEL, 0x8c41), LPC_LPT},
659         { PCI_VDEVICE(INTEL, 0x8c42), LPC_LPT},
660         { PCI_VDEVICE(INTEL, 0x8c43), LPC_LPT},
661         { PCI_VDEVICE(INTEL, 0x8c44), LPC_LPT},
662         { PCI_VDEVICE(INTEL, 0x8c45), LPC_LPT},
663         { PCI_VDEVICE(INTEL, 0x8c46), LPC_LPT},
664         { PCI_VDEVICE(INTEL, 0x8c47), LPC_LPT},
665         { PCI_VDEVICE(INTEL, 0x8c48), LPC_LPT},
666         { PCI_VDEVICE(INTEL, 0x8c49), LPC_LPT},
667         { PCI_VDEVICE(INTEL, 0x8c4a), LPC_LPT},
668         { PCI_VDEVICE(INTEL, 0x8c4b), LPC_LPT},
669         { PCI_VDEVICE(INTEL, 0x8c4c), LPC_LPT},
670         { PCI_VDEVICE(INTEL, 0x8c4d), LPC_LPT},
671         { PCI_VDEVICE(INTEL, 0x8c4e), LPC_LPT},
672         { PCI_VDEVICE(INTEL, 0x8c4f), LPC_LPT},
673         { PCI_VDEVICE(INTEL, 0x8c50), LPC_LPT},
674         { PCI_VDEVICE(INTEL, 0x8c51), LPC_LPT},
675         { PCI_VDEVICE(INTEL, 0x8c52), LPC_LPT},
676         { PCI_VDEVICE(INTEL, 0x8c53), LPC_LPT},
677         { PCI_VDEVICE(INTEL, 0x8c54), LPC_LPT},
678         { PCI_VDEVICE(INTEL, 0x8c55), LPC_LPT},
679         { PCI_VDEVICE(INTEL, 0x8c56), LPC_LPT},
680         { PCI_VDEVICE(INTEL, 0x8c57), LPC_LPT},
681         { PCI_VDEVICE(INTEL, 0x8c58), LPC_LPT},
682         { PCI_VDEVICE(INTEL, 0x8c59), LPC_LPT},
683         { PCI_VDEVICE(INTEL, 0x8c5a), LPC_LPT},
684         { PCI_VDEVICE(INTEL, 0x8c5b), LPC_LPT},
685         { PCI_VDEVICE(INTEL, 0x8c5c), LPC_LPT},
686         { PCI_VDEVICE(INTEL, 0x8c5d), LPC_LPT},
687         { PCI_VDEVICE(INTEL, 0x8c5e), LPC_LPT},
688         { PCI_VDEVICE(INTEL, 0x8c5f), LPC_LPT},
689         { PCI_VDEVICE(INTEL, 0x9c40), LPC_LPT_LP},
690         { PCI_VDEVICE(INTEL, 0x9c41), LPC_LPT_LP},
691         { PCI_VDEVICE(INTEL, 0x9c42), LPC_LPT_LP},
692         { PCI_VDEVICE(INTEL, 0x9c43), LPC_LPT_LP},
693         { PCI_VDEVICE(INTEL, 0x9c44), LPC_LPT_LP},
694         { PCI_VDEVICE(INTEL, 0x9c45), LPC_LPT_LP},
695         { PCI_VDEVICE(INTEL, 0x9c46), LPC_LPT_LP},
696         { PCI_VDEVICE(INTEL, 0x9c47), LPC_LPT_LP},
697         { PCI_VDEVICE(INTEL, 0x8d40), LPC_WBG},
698         { PCI_VDEVICE(INTEL, 0x8d41), LPC_WBG},
699         { PCI_VDEVICE(INTEL, 0x8d42), LPC_WBG},
700         { PCI_VDEVICE(INTEL, 0x8d43), LPC_WBG},
701         { PCI_VDEVICE(INTEL, 0x8d44), LPC_WBG},
702         { PCI_VDEVICE(INTEL, 0x8d45), LPC_WBG},
703         { PCI_VDEVICE(INTEL, 0x8d46), LPC_WBG},
704         { PCI_VDEVICE(INTEL, 0x8d47), LPC_WBG},
705         { PCI_VDEVICE(INTEL, 0x8d48), LPC_WBG},
706         { PCI_VDEVICE(INTEL, 0x8d49), LPC_WBG},
707         { PCI_VDEVICE(INTEL, 0x8d4a), LPC_WBG},
708         { PCI_VDEVICE(INTEL, 0x8d4b), LPC_WBG},
709         { PCI_VDEVICE(INTEL, 0x8d4c), LPC_WBG},
710         { PCI_VDEVICE(INTEL, 0x8d4d), LPC_WBG},
711         { PCI_VDEVICE(INTEL, 0x8d4e), LPC_WBG},
712         { PCI_VDEVICE(INTEL, 0x8d4f), LPC_WBG},
713         { PCI_VDEVICE(INTEL, 0x8d50), LPC_WBG},
714         { PCI_VDEVICE(INTEL, 0x8d51), LPC_WBG},
715         { PCI_VDEVICE(INTEL, 0x8d52), LPC_WBG},
716         { PCI_VDEVICE(INTEL, 0x8d53), LPC_WBG},
717         { PCI_VDEVICE(INTEL, 0x8d54), LPC_WBG},
718         { PCI_VDEVICE(INTEL, 0x8d55), LPC_WBG},
719         { PCI_VDEVICE(INTEL, 0x8d56), LPC_WBG},
720         { PCI_VDEVICE(INTEL, 0x8d57), LPC_WBG},
721         { PCI_VDEVICE(INTEL, 0x8d58), LPC_WBG},
722         { PCI_VDEVICE(INTEL, 0x8d59), LPC_WBG},
723         { PCI_VDEVICE(INTEL, 0x8d5a), LPC_WBG},
724         { PCI_VDEVICE(INTEL, 0x8d5b), LPC_WBG},
725         { PCI_VDEVICE(INTEL, 0x8d5c), LPC_WBG},
726         { PCI_VDEVICE(INTEL, 0x8d5d), LPC_WBG},
727         { PCI_VDEVICE(INTEL, 0x8d5e), LPC_WBG},
728         { PCI_VDEVICE(INTEL, 0x8d5f), LPC_WBG},
729         { PCI_VDEVICE(INTEL, 0x1f38), LPC_AVN},
730         { PCI_VDEVICE(INTEL, 0x1f39), LPC_AVN},
731         { PCI_VDEVICE(INTEL, 0x1f3a), LPC_AVN},
732         { PCI_VDEVICE(INTEL, 0x1f3b), LPC_AVN},
733         { PCI_VDEVICE(INTEL, 0x2390), LPC_COLETO},
734         { PCI_VDEVICE(INTEL, 0x9cc1), LPC_WPT_LP},
735         { PCI_VDEVICE(INTEL, 0x9cc2), LPC_WPT_LP},
736         { PCI_VDEVICE(INTEL, 0x9cc3), LPC_WPT_LP},
737         { PCI_VDEVICE(INTEL, 0x9cc5), LPC_WPT_LP},
738         { PCI_VDEVICE(INTEL, 0x9cc6), LPC_WPT_LP},
739         { PCI_VDEVICE(INTEL, 0x9cc7), LPC_WPT_LP},
740         { PCI_VDEVICE(INTEL, 0x9cc9), LPC_WPT_LP},
741         { 0, },                 /* End of list */
742 };
743 MODULE_DEVICE_TABLE(pci, lpc_ich_ids);
744
745 static void lpc_ich_restore_config_space(struct pci_dev *dev)
746 {
747         struct lpc_ich_priv *priv = pci_get_drvdata(dev);
748
749         if (priv->abase_save >= 0) {
750                 pci_write_config_byte(dev, priv->abase, priv->abase_save);
751                 priv->abase_save = -1;
752         }
753
754         if (priv->actrl_pbase_save >= 0) {
755                 pci_write_config_byte(dev, priv->actrl_pbase,
756                         priv->actrl_pbase_save);
757                 priv->actrl_pbase_save = -1;
758         }
759
760         if (priv->gctrl_save >= 0) {
761                 pci_write_config_byte(dev, priv->gctrl, priv->gctrl_save);
762                 priv->gctrl_save = -1;
763         }
764 }
765
766 static void lpc_ich_enable_acpi_space(struct pci_dev *dev)
767 {
768         struct lpc_ich_priv *priv = pci_get_drvdata(dev);
769         u8 reg_save;
770
771         switch (lpc_chipset_info[priv->chipset].iTCO_version) {
772         case 3:
773                 /*
774                  * Some chipsets (eg Avoton) enable the ACPI space in the
775                  * ACPI BASE register.
776                  */
777                 pci_read_config_byte(dev, priv->abase, &reg_save);
778                 pci_write_config_byte(dev, priv->abase, reg_save | 0x2);
779                 priv->abase_save = reg_save;
780                 break;
781         default:
782                 /*
783                  * Most chipsets enable the ACPI space in the ACPI control
784                  * register.
785                  */
786                 pci_read_config_byte(dev, priv->actrl_pbase, &reg_save);
787                 pci_write_config_byte(dev, priv->actrl_pbase, reg_save | 0x80);
788                 priv->actrl_pbase_save = reg_save;
789                 break;
790         }
791 }
792
793 static void lpc_ich_enable_gpio_space(struct pci_dev *dev)
794 {
795         struct lpc_ich_priv *priv = pci_get_drvdata(dev);
796         u8 reg_save;
797
798         pci_read_config_byte(dev, priv->gctrl, &reg_save);
799         pci_write_config_byte(dev, priv->gctrl, reg_save | 0x10);
800         priv->gctrl_save = reg_save;
801 }
802
803 static void lpc_ich_enable_pmc_space(struct pci_dev *dev)
804 {
805         struct lpc_ich_priv *priv = pci_get_drvdata(dev);
806         u8 reg_save;
807
808         pci_read_config_byte(dev, priv->actrl_pbase, &reg_save);
809         pci_write_config_byte(dev, priv->actrl_pbase, reg_save | 0x2);
810
811         priv->actrl_pbase_save = reg_save;
812 }
813
814 static void lpc_ich_finalize_cell(struct pci_dev *dev, struct mfd_cell *cell)
815 {
816         struct lpc_ich_priv *priv = pci_get_drvdata(dev);
817
818         cell->platform_data = &lpc_chipset_info[priv->chipset];
819         cell->pdata_size = sizeof(struct lpc_ich_info);
820 }
821
822 /*
823  * We don't check for resource conflict globally. There are 2 or 3 independent
824  * GPIO groups and it's enough to have access to one of these to instantiate
825  * the device.
826  */
827 static int lpc_ich_check_conflict_gpio(struct resource *res)
828 {
829         int ret;
830         u8 use_gpio = 0;
831
832         if (resource_size(res) >= 0x50 &&
833             !acpi_check_region(res->start + 0x40, 0x10, "LPC ICH GPIO3"))
834                 use_gpio |= 1 << 2;
835
836         if (!acpi_check_region(res->start + 0x30, 0x10, "LPC ICH GPIO2"))
837                 use_gpio |= 1 << 1;
838
839         ret = acpi_check_region(res->start + 0x00, 0x30, "LPC ICH GPIO1");
840         if (!ret)
841                 use_gpio |= 1 << 0;
842
843         return use_gpio ? use_gpio : ret;
844 }
845
846 static int lpc_ich_init_gpio(struct pci_dev *dev)
847 {
848         struct lpc_ich_priv *priv = pci_get_drvdata(dev);
849         u32 base_addr_cfg;
850         u32 base_addr;
851         int ret;
852         bool acpi_conflict = false;
853         struct resource *res;
854
855         /* Setup power management base register */
856         pci_read_config_dword(dev, priv->abase, &base_addr_cfg);
857         base_addr = base_addr_cfg & 0x0000ff80;
858         if (!base_addr) {
859                 dev_notice(&dev->dev, "I/O space for ACPI uninitialized\n");
860                 lpc_ich_cells[LPC_GPIO].num_resources--;
861                 goto gpe0_done;
862         }
863
864         res = &gpio_ich_res[ICH_RES_GPE0];
865         res->start = base_addr + ACPIBASE_GPE_OFF;
866         res->end = base_addr + ACPIBASE_GPE_END;
867         ret = acpi_check_resource_conflict(res);
868         if (ret) {
869                 /*
870                  * This isn't fatal for the GPIO, but we have to make sure that
871                  * the platform_device subsystem doesn't see this resource
872                  * or it will register an invalid region.
873                  */
874                 lpc_ich_cells[LPC_GPIO].num_resources--;
875                 acpi_conflict = true;
876         } else {
877                 lpc_ich_enable_acpi_space(dev);
878         }
879
880 gpe0_done:
881         /* Setup GPIO base register */
882         pci_read_config_dword(dev, priv->gbase, &base_addr_cfg);
883         base_addr = base_addr_cfg & 0x0000ff80;
884         if (!base_addr) {
885                 dev_notice(&dev->dev, "I/O space for GPIO uninitialized\n");
886                 ret = -ENODEV;
887                 goto gpio_done;
888         }
889
890         /* Older devices provide fewer GPIO and have a smaller resource size. */
891         res = &gpio_ich_res[ICH_RES_GPIO];
892         res->start = base_addr;
893         switch (lpc_chipset_info[priv->chipset].gpio_version) {
894         case ICH_V5_GPIO:
895         case ICH_V10CORP_GPIO:
896                 res->end = res->start + 128 - 1;
897                 break;
898         default:
899                 res->end = res->start + 64 - 1;
900                 break;
901         }
902
903         ret = lpc_ich_check_conflict_gpio(res);
904         if (ret < 0) {
905                 /* this isn't necessarily fatal for the GPIO */
906                 acpi_conflict = true;
907                 goto gpio_done;
908         }
909         lpc_chipset_info[priv->chipset].use_gpio = ret;
910         lpc_ich_enable_gpio_space(dev);
911
912         lpc_ich_finalize_cell(dev, &lpc_ich_cells[LPC_GPIO]);
913         ret = mfd_add_devices(&dev->dev, -1, &lpc_ich_cells[LPC_GPIO],
914                               1, NULL, 0, NULL);
915
916 gpio_done:
917         if (acpi_conflict)
918                 pr_warn("Resource conflict(s) found affecting %s\n",
919                                 lpc_ich_cells[LPC_GPIO].name);
920         return ret;
921 }
922
923 static int lpc_ich_init_wdt(struct pci_dev *dev)
924 {
925         struct lpc_ich_priv *priv = pci_get_drvdata(dev);
926         u32 base_addr_cfg;
927         u32 base_addr;
928         int ret;
929         struct resource *res;
930
931         /* Setup power management base register */
932         pci_read_config_dword(dev, priv->abase, &base_addr_cfg);
933         base_addr = base_addr_cfg & 0x0000ff80;
934         if (!base_addr) {
935                 dev_notice(&dev->dev, "I/O space for ACPI uninitialized\n");
936                 ret = -ENODEV;
937                 goto wdt_done;
938         }
939
940         res = wdt_io_res(ICH_RES_IO_TCO);
941         res->start = base_addr + ACPIBASE_TCO_OFF;
942         res->end = base_addr + ACPIBASE_TCO_END;
943
944         res = wdt_io_res(ICH_RES_IO_SMI);
945         res->start = base_addr + ACPIBASE_SMI_OFF;
946         res->end = base_addr + ACPIBASE_SMI_END;
947
948         lpc_ich_enable_acpi_space(dev);
949
950         /*
951          * iTCO v2:
952          * Get the Memory-Mapped GCS register. To get access to it
953          * we have to read RCBA from PCI Config space 0xf0 and use
954          * it as base. GCS = RCBA + ICH6_GCS(0x3410).
955          *
956          * iTCO v3:
957          * Get the Power Management Configuration register.  To get access
958          * to it we have to read the PMC BASE from config space and address
959          * the register at offset 0x8.
960          */
961         if (lpc_chipset_info[priv->chipset].iTCO_version == 1) {
962                 /* Don't register iomem for TCO ver 1 */
963                 lpc_ich_cells[LPC_WDT].num_resources--;
964         } else if (lpc_chipset_info[priv->chipset].iTCO_version == 2) {
965                 pci_read_config_dword(dev, RCBABASE, &base_addr_cfg);
966                 base_addr = base_addr_cfg & 0xffffc000;
967                 if (!(base_addr_cfg & 1)) {
968                         dev_notice(&dev->dev, "RCBA is disabled by "
969                                         "hardware/BIOS, device disabled\n");
970                         ret = -ENODEV;
971                         goto wdt_done;
972                 }
973                 res = wdt_mem_res(ICH_RES_MEM_GCS_PMC);
974                 res->start = base_addr + ACPIBASE_GCS_OFF;
975                 res->end = base_addr + ACPIBASE_GCS_END;
976         } else if (lpc_chipset_info[priv->chipset].iTCO_version == 3) {
977                 lpc_ich_enable_pmc_space(dev);
978                 pci_read_config_dword(dev, ACPICTRL_PMCBASE, &base_addr_cfg);
979                 base_addr = base_addr_cfg & 0xfffffe00;
980
981                 res = wdt_mem_res(ICH_RES_MEM_GCS_PMC);
982                 res->start = base_addr + ACPIBASE_PMC_OFF;
983                 res->end = base_addr + ACPIBASE_PMC_END;
984         }
985
986         lpc_ich_finalize_cell(dev, &lpc_ich_cells[LPC_WDT]);
987         ret = mfd_add_devices(&dev->dev, -1, &lpc_ich_cells[LPC_WDT],
988                               1, NULL, 0, NULL);
989
990 wdt_done:
991         return ret;
992 }
993
994 static int lpc_ich_probe(struct pci_dev *dev,
995                                 const struct pci_device_id *id)
996 {
997         struct lpc_ich_priv *priv;
998         int ret;
999         bool cell_added = false;
1000
1001         priv = devm_kzalloc(&dev->dev,
1002                             sizeof(struct lpc_ich_priv), GFP_KERNEL);
1003         if (!priv)
1004                 return -ENOMEM;
1005
1006         priv->chipset = id->driver_data;
1007
1008         priv->actrl_pbase_save = -1;
1009         priv->abase_save = -1;
1010
1011         priv->abase = ACPIBASE;
1012         priv->actrl_pbase = ACPICTRL_PMCBASE;
1013
1014         priv->gctrl_save = -1;
1015         if (priv->chipset <= LPC_ICH5) {
1016                 priv->gbase = GPIOBASE_ICH0;
1017                 priv->gctrl = GPIOCTRL_ICH0;
1018         } else {
1019                 priv->gbase = GPIOBASE_ICH6;
1020                 priv->gctrl = GPIOCTRL_ICH6;
1021         }
1022
1023         pci_set_drvdata(dev, priv);
1024
1025         if (lpc_chipset_info[priv->chipset].iTCO_version) {
1026                 ret = lpc_ich_init_wdt(dev);
1027                 if (!ret)
1028                         cell_added = true;
1029         }
1030
1031         if (lpc_chipset_info[priv->chipset].gpio_version) {
1032                 ret = lpc_ich_init_gpio(dev);
1033                 if (!ret)
1034                         cell_added = true;
1035         }
1036
1037         /*
1038          * We only care if at least one or none of the cells registered
1039          * successfully.
1040          */
1041         if (!cell_added) {
1042                 dev_warn(&dev->dev, "No MFD cells added\n");
1043                 lpc_ich_restore_config_space(dev);
1044                 return -ENODEV;
1045         }
1046
1047         return 0;
1048 }
1049
1050 static void lpc_ich_remove(struct pci_dev *dev)
1051 {
1052         mfd_remove_devices(&dev->dev);
1053         lpc_ich_restore_config_space(dev);
1054 }
1055
1056 static struct pci_driver lpc_ich_driver = {
1057         .name           = "lpc_ich",
1058         .id_table       = lpc_ich_ids,
1059         .probe          = lpc_ich_probe,
1060         .remove         = lpc_ich_remove,
1061 };
1062
1063 module_pci_driver(lpc_ich_driver);
1064
1065 MODULE_AUTHOR("Aaron Sierra <asierra@xes-inc.com>");
1066 MODULE_DESCRIPTION("LPC interface for Intel ICH");
1067 MODULE_LICENSE("GPL");