1 // SPDX-License-Identifier: GPL-2.0
5 * Copyright (C) 2006-2009 Nokia Corporation. All rights reserved.
6 * Copyright (C) 2013-2021 Texas Instruments Incorporated - https://www.ti.com
8 * Contact: Hiroshi DOYU <Hiroshi.DOYU@nokia.com>
9 * Suman Anna <s-anna@ti.com>
12 #include <linux/interrupt.h>
13 #include <linux/spinlock.h>
14 #include <linux/mutex.h>
15 #include <linux/slab.h>
16 #include <linux/kfifo.h>
17 #include <linux/err.h>
18 #include <linux/module.h>
19 #include <linux/of_device.h>
20 #include <linux/platform_device.h>
21 #include <linux/pm_runtime.h>
22 #include <linux/omap-mailbox.h>
23 #include <linux/mailbox_controller.h>
24 #include <linux/mailbox_client.h>
28 #define MAILBOX_REVISION 0x000
29 #define MAILBOX_MESSAGE(m) (0x040 + 4 * (m))
30 #define MAILBOX_FIFOSTATUS(m) (0x080 + 4 * (m))
31 #define MAILBOX_MSGSTATUS(m) (0x0c0 + 4 * (m))
33 #define OMAP2_MAILBOX_IRQSTATUS(u) (0x100 + 8 * (u))
34 #define OMAP2_MAILBOX_IRQENABLE(u) (0x104 + 8 * (u))
36 #define OMAP4_MAILBOX_IRQSTATUS(u) (0x104 + 0x10 * (u))
37 #define OMAP4_MAILBOX_IRQENABLE(u) (0x108 + 0x10 * (u))
38 #define OMAP4_MAILBOX_IRQENABLE_CLR(u) (0x10c + 0x10 * (u))
40 #define MAILBOX_IRQSTATUS(type, u) (type ? OMAP4_MAILBOX_IRQSTATUS(u) : \
41 OMAP2_MAILBOX_IRQSTATUS(u))
42 #define MAILBOX_IRQENABLE(type, u) (type ? OMAP4_MAILBOX_IRQENABLE(u) : \
43 OMAP2_MAILBOX_IRQENABLE(u))
44 #define MAILBOX_IRQDISABLE(type, u) (type ? OMAP4_MAILBOX_IRQENABLE_CLR(u) \
45 : OMAP2_MAILBOX_IRQENABLE(u))
47 #define MAILBOX_IRQ_NEWMSG(m) (1 << (2 * (m)))
48 #define MAILBOX_IRQ_NOTFULL(m) (1 << (2 * (m) + 1))
50 /* Interrupt register configuration types */
51 #define MBOX_INTR_CFG_TYPE1 0
52 #define MBOX_INTR_CFG_TYPE2 1
54 struct omap_mbox_fifo {
56 unsigned long fifo_stat;
57 unsigned long msg_stat;
58 unsigned long irqenable;
59 unsigned long irqstatus;
60 unsigned long irqdisable;
64 struct omap_mbox_queue {
67 struct work_struct work;
68 struct omap_mbox *mbox;
72 struct omap_mbox_match_data {
76 struct omap_mbox_device {
78 struct mutex cfg_lock;
79 void __iomem *mbox_base;
84 struct omap_mbox **mboxes;
85 struct mbox_controller controller;
86 struct list_head elem;
89 struct omap_mbox_fifo_info {
105 struct omap_mbox_queue *rxq;
107 struct omap_mbox_device *parent;
108 struct omap_mbox_fifo tx_fifo;
109 struct omap_mbox_fifo rx_fifo;
111 struct mbox_chan *chan;
115 /* global variables for the mailbox devices */
116 static DEFINE_MUTEX(omap_mbox_devices_lock);
117 static LIST_HEAD(omap_mbox_devices);
119 static unsigned int mbox_kfifo_size = CONFIG_OMAP_MBOX_KFIFO_SIZE;
120 module_param(mbox_kfifo_size, uint, S_IRUGO);
121 MODULE_PARM_DESC(mbox_kfifo_size, "Size of omap's mailbox kfifo (bytes)");
123 static struct omap_mbox *mbox_chan_to_omap_mbox(struct mbox_chan *chan)
125 if (!chan || !chan->con_priv)
128 return (struct omap_mbox *)chan->con_priv;
132 unsigned int mbox_read_reg(struct omap_mbox_device *mdev, size_t ofs)
134 return __raw_readl(mdev->mbox_base + ofs);
138 void mbox_write_reg(struct omap_mbox_device *mdev, u32 val, size_t ofs)
140 __raw_writel(val, mdev->mbox_base + ofs);
143 /* Mailbox FIFO handle functions */
144 static u32 mbox_fifo_read(struct omap_mbox *mbox)
146 struct omap_mbox_fifo *fifo = &mbox->rx_fifo;
148 return mbox_read_reg(mbox->parent, fifo->msg);
151 static void mbox_fifo_write(struct omap_mbox *mbox, u32 msg)
153 struct omap_mbox_fifo *fifo = &mbox->tx_fifo;
155 mbox_write_reg(mbox->parent, msg, fifo->msg);
158 static int mbox_fifo_empty(struct omap_mbox *mbox)
160 struct omap_mbox_fifo *fifo = &mbox->rx_fifo;
162 return (mbox_read_reg(mbox->parent, fifo->msg_stat) == 0);
165 static int mbox_fifo_full(struct omap_mbox *mbox)
167 struct omap_mbox_fifo *fifo = &mbox->tx_fifo;
169 return mbox_read_reg(mbox->parent, fifo->fifo_stat);
172 /* Mailbox IRQ handle functions */
173 static void ack_mbox_irq(struct omap_mbox *mbox, omap_mbox_irq_t irq)
175 struct omap_mbox_fifo *fifo = (irq == IRQ_TX) ?
176 &mbox->tx_fifo : &mbox->rx_fifo;
177 u32 bit = fifo->intr_bit;
178 u32 irqstatus = fifo->irqstatus;
180 mbox_write_reg(mbox->parent, bit, irqstatus);
182 /* Flush posted write for irq status to avoid spurious interrupts */
183 mbox_read_reg(mbox->parent, irqstatus);
186 static int is_mbox_irq(struct omap_mbox *mbox, omap_mbox_irq_t irq)
188 struct omap_mbox_fifo *fifo = (irq == IRQ_TX) ?
189 &mbox->tx_fifo : &mbox->rx_fifo;
190 u32 bit = fifo->intr_bit;
191 u32 irqenable = fifo->irqenable;
192 u32 irqstatus = fifo->irqstatus;
194 u32 enable = mbox_read_reg(mbox->parent, irqenable);
195 u32 status = mbox_read_reg(mbox->parent, irqstatus);
197 return (int)(enable & status & bit);
200 static void _omap_mbox_enable_irq(struct omap_mbox *mbox, omap_mbox_irq_t irq)
203 struct omap_mbox_fifo *fifo = (irq == IRQ_TX) ?
204 &mbox->tx_fifo : &mbox->rx_fifo;
205 u32 bit = fifo->intr_bit;
206 u32 irqenable = fifo->irqenable;
208 l = mbox_read_reg(mbox->parent, irqenable);
210 mbox_write_reg(mbox->parent, l, irqenable);
213 static void _omap_mbox_disable_irq(struct omap_mbox *mbox, omap_mbox_irq_t irq)
215 struct omap_mbox_fifo *fifo = (irq == IRQ_TX) ?
216 &mbox->tx_fifo : &mbox->rx_fifo;
217 u32 bit = fifo->intr_bit;
218 u32 irqdisable = fifo->irqdisable;
221 * Read and update the interrupt configuration register for pre-OMAP4.
222 * OMAP4 and later SoCs have a dedicated interrupt disabling register.
224 if (!mbox->intr_type)
225 bit = mbox_read_reg(mbox->parent, irqdisable) & ~bit;
227 mbox_write_reg(mbox->parent, bit, irqdisable);
230 void omap_mbox_enable_irq(struct mbox_chan *chan, omap_mbox_irq_t irq)
232 struct omap_mbox *mbox = mbox_chan_to_omap_mbox(chan);
237 _omap_mbox_enable_irq(mbox, irq);
239 EXPORT_SYMBOL(omap_mbox_enable_irq);
241 void omap_mbox_disable_irq(struct mbox_chan *chan, omap_mbox_irq_t irq)
243 struct omap_mbox *mbox = mbox_chan_to_omap_mbox(chan);
248 _omap_mbox_disable_irq(mbox, irq);
250 EXPORT_SYMBOL(omap_mbox_disable_irq);
253 * Message receiver(workqueue)
255 static void mbox_rx_work(struct work_struct *work)
257 struct omap_mbox_queue *mq =
258 container_of(work, struct omap_mbox_queue, work);
263 while (kfifo_len(&mq->fifo) >= sizeof(msg)) {
264 len = kfifo_out(&mq->fifo, (unsigned char *)&msg, sizeof(msg));
265 WARN_ON(len != sizeof(msg));
268 mbox_chan_received_data(mq->mbox->chan, (void *)data);
269 spin_lock_irq(&mq->lock);
272 _omap_mbox_enable_irq(mq->mbox, IRQ_RX);
274 spin_unlock_irq(&mq->lock);
279 * Mailbox interrupt handler
281 static void __mbox_tx_interrupt(struct omap_mbox *mbox)
283 _omap_mbox_disable_irq(mbox, IRQ_TX);
284 ack_mbox_irq(mbox, IRQ_TX);
285 mbox_chan_txdone(mbox->chan, 0);
288 static void __mbox_rx_interrupt(struct omap_mbox *mbox)
290 struct omap_mbox_queue *mq = mbox->rxq;
294 while (!mbox_fifo_empty(mbox)) {
295 if (unlikely(kfifo_avail(&mq->fifo) < sizeof(msg))) {
296 _omap_mbox_disable_irq(mbox, IRQ_RX);
301 msg = mbox_fifo_read(mbox);
303 len = kfifo_in(&mq->fifo, (unsigned char *)&msg, sizeof(msg));
304 WARN_ON(len != sizeof(msg));
307 /* no more messages in the fifo. clear IRQ source. */
308 ack_mbox_irq(mbox, IRQ_RX);
310 schedule_work(&mbox->rxq->work);
313 static irqreturn_t mbox_interrupt(int irq, void *p)
315 struct omap_mbox *mbox = p;
317 if (is_mbox_irq(mbox, IRQ_TX))
318 __mbox_tx_interrupt(mbox);
320 if (is_mbox_irq(mbox, IRQ_RX))
321 __mbox_rx_interrupt(mbox);
326 static struct omap_mbox_queue *mbox_queue_alloc(struct omap_mbox *mbox,
327 void (*work)(struct work_struct *))
329 struct omap_mbox_queue *mq;
334 mq = kzalloc(sizeof(*mq), GFP_KERNEL);
338 spin_lock_init(&mq->lock);
340 if (kfifo_alloc(&mq->fifo, mbox_kfifo_size, GFP_KERNEL))
343 INIT_WORK(&mq->work, work);
351 static void mbox_queue_free(struct omap_mbox_queue *q)
353 kfifo_free(&q->fifo);
357 static int omap_mbox_startup(struct omap_mbox *mbox)
360 struct omap_mbox_queue *mq;
362 mq = mbox_queue_alloc(mbox, mbox_rx_work);
368 ret = request_irq(mbox->irq, mbox_interrupt, IRQF_SHARED,
371 pr_err("failed to register mailbox interrupt:%d\n", ret);
372 goto fail_request_irq;
375 if (mbox->send_no_irq)
376 mbox->chan->txdone_method = TXDONE_BY_ACK;
378 _omap_mbox_enable_irq(mbox, IRQ_RX);
383 mbox_queue_free(mbox->rxq);
387 static void omap_mbox_fini(struct omap_mbox *mbox)
389 _omap_mbox_disable_irq(mbox, IRQ_RX);
390 free_irq(mbox->irq, mbox);
391 flush_work(&mbox->rxq->work);
392 mbox_queue_free(mbox->rxq);
395 static struct omap_mbox *omap_mbox_device_find(struct omap_mbox_device *mdev,
396 const char *mbox_name)
398 struct omap_mbox *_mbox, *mbox = NULL;
399 struct omap_mbox **mboxes = mdev->mboxes;
405 for (i = 0; (_mbox = mboxes[i]); i++) {
406 if (!strcmp(_mbox->name, mbox_name)) {
414 struct mbox_chan *omap_mbox_request_channel(struct mbox_client *cl,
415 const char *chan_name)
417 struct device *dev = cl->dev;
418 struct omap_mbox *mbox = NULL;
419 struct omap_mbox_device *mdev;
420 struct mbox_chan *chan;
425 return ERR_PTR(-ENODEV);
428 pr_err("%s: please use mbox_request_channel(), this API is supported only for OMAP non-DT usage\n",
430 return ERR_PTR(-ENODEV);
433 mutex_lock(&omap_mbox_devices_lock);
434 list_for_each_entry(mdev, &omap_mbox_devices, elem) {
435 mbox = omap_mbox_device_find(mdev, chan_name);
439 mutex_unlock(&omap_mbox_devices_lock);
441 if (!mbox || !mbox->chan)
442 return ERR_PTR(-ENOENT);
445 spin_lock_irqsave(&chan->lock, flags);
448 chan->active_req = NULL;
450 init_completion(&chan->tx_complete);
451 spin_unlock_irqrestore(&chan->lock, flags);
453 ret = chan->mbox->ops->startup(chan);
455 pr_err("Unable to startup the chan (%d)\n", ret);
456 mbox_free_channel(chan);
462 EXPORT_SYMBOL(omap_mbox_request_channel);
464 static struct class omap_mbox_class = { .name = "mbox", };
466 static int omap_mbox_register(struct omap_mbox_device *mdev)
470 struct omap_mbox **mboxes;
472 if (!mdev || !mdev->mboxes)
475 mboxes = mdev->mboxes;
476 for (i = 0; mboxes[i]; i++) {
477 struct omap_mbox *mbox = mboxes[i];
479 mbox->dev = device_create(&omap_mbox_class, mdev->dev,
480 0, mbox, "%s", mbox->name);
481 if (IS_ERR(mbox->dev)) {
482 ret = PTR_ERR(mbox->dev);
487 mutex_lock(&omap_mbox_devices_lock);
488 list_add(&mdev->elem, &omap_mbox_devices);
489 mutex_unlock(&omap_mbox_devices_lock);
491 ret = devm_mbox_controller_register(mdev->dev, &mdev->controller);
496 device_unregister(mboxes[i]->dev);
501 static int omap_mbox_unregister(struct omap_mbox_device *mdev)
504 struct omap_mbox **mboxes;
506 if (!mdev || !mdev->mboxes)
509 mutex_lock(&omap_mbox_devices_lock);
510 list_del(&mdev->elem);
511 mutex_unlock(&omap_mbox_devices_lock);
513 mboxes = mdev->mboxes;
514 for (i = 0; mboxes[i]; i++)
515 device_unregister(mboxes[i]->dev);
519 static int omap_mbox_chan_startup(struct mbox_chan *chan)
521 struct omap_mbox *mbox = mbox_chan_to_omap_mbox(chan);
522 struct omap_mbox_device *mdev = mbox->parent;
525 mutex_lock(&mdev->cfg_lock);
526 pm_runtime_get_sync(mdev->dev);
527 ret = omap_mbox_startup(mbox);
529 pm_runtime_put_sync(mdev->dev);
530 mutex_unlock(&mdev->cfg_lock);
534 static void omap_mbox_chan_shutdown(struct mbox_chan *chan)
536 struct omap_mbox *mbox = mbox_chan_to_omap_mbox(chan);
537 struct omap_mbox_device *mdev = mbox->parent;
539 mutex_lock(&mdev->cfg_lock);
540 omap_mbox_fini(mbox);
541 pm_runtime_put_sync(mdev->dev);
542 mutex_unlock(&mdev->cfg_lock);
545 static int omap_mbox_chan_send_noirq(struct omap_mbox *mbox, u32 msg)
549 if (!mbox_fifo_full(mbox)) {
550 _omap_mbox_enable_irq(mbox, IRQ_RX);
551 mbox_fifo_write(mbox, msg);
553 _omap_mbox_disable_irq(mbox, IRQ_RX);
555 /* we must read and ack the interrupt directly from here */
556 mbox_fifo_read(mbox);
557 ack_mbox_irq(mbox, IRQ_RX);
563 static int omap_mbox_chan_send(struct omap_mbox *mbox, u32 msg)
567 if (!mbox_fifo_full(mbox)) {
568 mbox_fifo_write(mbox, msg);
572 /* always enable the interrupt */
573 _omap_mbox_enable_irq(mbox, IRQ_TX);
577 static int omap_mbox_chan_send_data(struct mbox_chan *chan, void *data)
579 struct omap_mbox *mbox = mbox_chan_to_omap_mbox(chan);
581 u32 msg = omap_mbox_message(data);
586 if (mbox->send_no_irq)
587 ret = omap_mbox_chan_send_noirq(mbox, msg);
589 ret = omap_mbox_chan_send(mbox, msg);
594 static const struct mbox_chan_ops omap_mbox_chan_ops = {
595 .startup = omap_mbox_chan_startup,
596 .send_data = omap_mbox_chan_send_data,
597 .shutdown = omap_mbox_chan_shutdown,
600 #ifdef CONFIG_PM_SLEEP
601 static int omap_mbox_suspend(struct device *dev)
603 struct omap_mbox_device *mdev = dev_get_drvdata(dev);
606 if (pm_runtime_status_suspended(dev))
609 for (fifo = 0; fifo < mdev->num_fifos; fifo++) {
610 if (mbox_read_reg(mdev, MAILBOX_MSGSTATUS(fifo))) {
611 dev_err(mdev->dev, "fifo %d has unexpected unread messages\n",
617 for (usr = 0; usr < mdev->num_users; usr++) {
618 reg = MAILBOX_IRQENABLE(mdev->intr_type, usr);
619 mdev->irq_ctx[usr] = mbox_read_reg(mdev, reg);
625 static int omap_mbox_resume(struct device *dev)
627 struct omap_mbox_device *mdev = dev_get_drvdata(dev);
630 if (pm_runtime_status_suspended(dev))
633 for (usr = 0; usr < mdev->num_users; usr++) {
634 reg = MAILBOX_IRQENABLE(mdev->intr_type, usr);
635 mbox_write_reg(mdev, mdev->irq_ctx[usr], reg);
642 static const struct dev_pm_ops omap_mbox_pm_ops = {
643 SET_SYSTEM_SLEEP_PM_OPS(omap_mbox_suspend, omap_mbox_resume)
646 static const struct omap_mbox_match_data omap2_data = { MBOX_INTR_CFG_TYPE1 };
647 static const struct omap_mbox_match_data omap4_data = { MBOX_INTR_CFG_TYPE2 };
649 static const struct of_device_id omap_mailbox_of_match[] = {
651 .compatible = "ti,omap2-mailbox",
655 .compatible = "ti,omap3-mailbox",
659 .compatible = "ti,omap4-mailbox",
663 .compatible = "ti,am654-mailbox",
667 .compatible = "ti,am64-mailbox",
674 MODULE_DEVICE_TABLE(of, omap_mailbox_of_match);
676 static struct mbox_chan *omap_mbox_of_xlate(struct mbox_controller *controller,
677 const struct of_phandle_args *sp)
679 phandle phandle = sp->args[0];
680 struct device_node *node;
681 struct omap_mbox_device *mdev;
682 struct omap_mbox *mbox;
684 mdev = container_of(controller, struct omap_mbox_device, controller);
686 return ERR_PTR(-EINVAL);
688 node = of_find_node_by_phandle(phandle);
690 pr_err("%s: could not find node phandle 0x%x\n",
692 return ERR_PTR(-ENODEV);
695 mbox = omap_mbox_device_find(mdev, node->name);
697 return mbox ? mbox->chan : ERR_PTR(-ENOENT);
700 static int omap_mbox_probe(struct platform_device *pdev)
703 struct mbox_chan *chnls;
704 struct omap_mbox **list, *mbox, *mboxblk;
705 struct omap_mbox_fifo_info *finfo, *finfoblk;
706 struct omap_mbox_device *mdev;
707 struct omap_mbox_fifo *fifo;
708 struct device_node *node = pdev->dev.of_node;
709 struct device_node *child;
710 const struct omap_mbox_match_data *match_data;
711 u32 intr_type, info_count;
712 u32 num_users, num_fifos;
718 pr_err("%s: only DT-based devices are supported\n", __func__);
722 match_data = of_device_get_match_data(&pdev->dev);
725 intr_type = match_data->intr_type;
727 if (of_property_read_u32(node, "ti,mbox-num-users", &num_users))
730 if (of_property_read_u32(node, "ti,mbox-num-fifos", &num_fifos))
733 info_count = of_get_available_child_count(node);
735 dev_err(&pdev->dev, "no available mbox devices found\n");
739 finfoblk = devm_kcalloc(&pdev->dev, info_count, sizeof(*finfoblk),
746 for (i = 0; i < info_count; i++, finfo++) {
747 child = of_get_next_available_child(node, child);
748 ret = of_property_read_u32_array(child, "ti,mbox-tx", tmp,
752 finfo->tx_id = tmp[0];
753 finfo->tx_irq = tmp[1];
754 finfo->tx_usr = tmp[2];
756 ret = of_property_read_u32_array(child, "ti,mbox-rx", tmp,
760 finfo->rx_id = tmp[0];
761 finfo->rx_irq = tmp[1];
762 finfo->rx_usr = tmp[2];
764 finfo->name = child->name;
766 if (of_find_property(child, "ti,mbox-send-noirq", NULL))
767 finfo->send_no_irq = true;
769 if (finfo->tx_id >= num_fifos || finfo->rx_id >= num_fifos ||
770 finfo->tx_usr >= num_users || finfo->rx_usr >= num_users)
774 mdev = devm_kzalloc(&pdev->dev, sizeof(*mdev), GFP_KERNEL);
778 mdev->mbox_base = devm_platform_ioremap_resource(pdev, 0);
779 if (IS_ERR(mdev->mbox_base))
780 return PTR_ERR(mdev->mbox_base);
782 mdev->irq_ctx = devm_kcalloc(&pdev->dev, num_users, sizeof(u32),
787 /* allocate one extra for marking end of list */
788 list = devm_kcalloc(&pdev->dev, info_count + 1, sizeof(*list),
793 chnls = devm_kcalloc(&pdev->dev, info_count + 1, sizeof(*chnls),
798 mboxblk = devm_kcalloc(&pdev->dev, info_count, sizeof(*mbox),
805 for (i = 0; i < info_count; i++, finfo++) {
806 fifo = &mbox->tx_fifo;
807 fifo->msg = MAILBOX_MESSAGE(finfo->tx_id);
808 fifo->fifo_stat = MAILBOX_FIFOSTATUS(finfo->tx_id);
809 fifo->intr_bit = MAILBOX_IRQ_NOTFULL(finfo->tx_id);
810 fifo->irqenable = MAILBOX_IRQENABLE(intr_type, finfo->tx_usr);
811 fifo->irqstatus = MAILBOX_IRQSTATUS(intr_type, finfo->tx_usr);
812 fifo->irqdisable = MAILBOX_IRQDISABLE(intr_type, finfo->tx_usr);
814 fifo = &mbox->rx_fifo;
815 fifo->msg = MAILBOX_MESSAGE(finfo->rx_id);
816 fifo->msg_stat = MAILBOX_MSGSTATUS(finfo->rx_id);
817 fifo->intr_bit = MAILBOX_IRQ_NEWMSG(finfo->rx_id);
818 fifo->irqenable = MAILBOX_IRQENABLE(intr_type, finfo->rx_usr);
819 fifo->irqstatus = MAILBOX_IRQSTATUS(intr_type, finfo->rx_usr);
820 fifo->irqdisable = MAILBOX_IRQDISABLE(intr_type, finfo->rx_usr);
822 mbox->send_no_irq = finfo->send_no_irq;
823 mbox->intr_type = intr_type;
826 mbox->name = finfo->name;
827 mbox->irq = platform_get_irq(pdev, finfo->tx_irq);
830 mbox->chan = &chnls[i];
831 chnls[i].con_priv = mbox;
835 mutex_init(&mdev->cfg_lock);
836 mdev->dev = &pdev->dev;
837 mdev->num_users = num_users;
838 mdev->num_fifos = num_fifos;
839 mdev->intr_type = intr_type;
843 * OMAP/K3 Mailbox IP does not have a Tx-Done IRQ, but rather a Tx-Ready
844 * IRQ and is needed to run the Tx state machine
846 mdev->controller.txdone_irq = true;
847 mdev->controller.dev = mdev->dev;
848 mdev->controller.ops = &omap_mbox_chan_ops;
849 mdev->controller.chans = chnls;
850 mdev->controller.num_chans = info_count;
851 mdev->controller.of_xlate = omap_mbox_of_xlate;
852 ret = omap_mbox_register(mdev);
856 platform_set_drvdata(pdev, mdev);
857 pm_runtime_enable(mdev->dev);
859 ret = pm_runtime_resume_and_get(mdev->dev);
864 * just print the raw revision register, the format is not
865 * uniform across all SoCs
867 l = mbox_read_reg(mdev, MAILBOX_REVISION);
868 dev_info(mdev->dev, "omap mailbox rev 0x%x\n", l);
870 ret = pm_runtime_put_sync(mdev->dev);
871 if (ret < 0 && ret != -ENOSYS)
874 devm_kfree(&pdev->dev, finfoblk);
878 pm_runtime_disable(mdev->dev);
879 omap_mbox_unregister(mdev);
883 static int omap_mbox_remove(struct platform_device *pdev)
885 struct omap_mbox_device *mdev = platform_get_drvdata(pdev);
887 pm_runtime_disable(mdev->dev);
888 omap_mbox_unregister(mdev);
893 static struct platform_driver omap_mbox_driver = {
894 .probe = omap_mbox_probe,
895 .remove = omap_mbox_remove,
897 .name = "omap-mailbox",
898 .pm = &omap_mbox_pm_ops,
899 .of_match_table = of_match_ptr(omap_mailbox_of_match),
903 static int __init omap_mbox_init(void)
907 err = class_register(&omap_mbox_class);
911 /* kfifo size sanity check: alignment and minimal size */
912 mbox_kfifo_size = ALIGN(mbox_kfifo_size, sizeof(u32));
913 mbox_kfifo_size = max_t(unsigned int, mbox_kfifo_size, sizeof(u32));
915 err = platform_driver_register(&omap_mbox_driver);
917 class_unregister(&omap_mbox_class);
921 subsys_initcall(omap_mbox_init);
923 static void __exit omap_mbox_exit(void)
925 platform_driver_unregister(&omap_mbox_driver);
926 class_unregister(&omap_mbox_class);
928 module_exit(omap_mbox_exit);
930 MODULE_LICENSE("GPL v2");
931 MODULE_DESCRIPTION("omap mailbox: interrupt driven messaging");
932 MODULE_AUTHOR("Toshihiro Kobayashi");
933 MODULE_AUTHOR("Hiroshi DOYU");