1 // SPDX-License-Identifier: GPL-2.0
3 * Device driver for the via ADB on (many) Mac II-class machines
5 * Based on the original ADB keyboard handler Copyright (c) 1997 Alan Cox
6 * Also derived from code Copyright (C) 1996 Paul Mackerras.
8 * With various updates provided over the years by Michael Schmitz,
9 * Guideo Koerber and others.
11 * Rewrite for Unified ADB by Joshua M. Thompson (funaho@jurai.org)
13 * 1999-08-02 (jmt) - Initial rewrite for Unified ADB.
14 * 2000-03-29 Tony Mantler <tonym@mac.linux-m68k.org>
15 * - Big overhaul, should actually work now.
16 * 2006-12-31 Finn Thain - Another overhaul.
19 * Inside Macintosh, ch. 5 ADB Manager
20 * Guide to the Macinstosh Family Hardware, ch. 8 Apple Desktop Bus
21 * Rockwell R6522 VIA datasheet
23 * Apple's "ADB Analyzer" bus sniffer is invaluable:
24 * ftp://ftp.apple.com/developer/Tool_Chest/Devices_-_Hardware/Apple_Desktop_Bus/
26 #include <linux/types.h>
27 #include <linux/errno.h>
28 #include <linux/kernel.h>
29 #include <linux/delay.h>
30 #include <linux/adb.h>
31 #include <linux/interrupt.h>
32 #include <linux/init.h>
33 #include <asm/macintosh.h>
34 #include <asm/macints.h>
35 #include <asm/mac_via.h>
37 static volatile unsigned char *via;
39 /* VIA registers - spaced 0x200 bytes apart */
40 #define RS 0x200 /* skip between registers */
41 #define B 0 /* B-side data */
42 #define A RS /* A-side data */
43 #define DIRB (2*RS) /* B-side direction (1=output) */
44 #define DIRA (3*RS) /* A-side direction (1=output) */
45 #define T1CL (4*RS) /* Timer 1 ctr/latch (low 8 bits) */
46 #define T1CH (5*RS) /* Timer 1 counter (high 8 bits) */
47 #define T1LL (6*RS) /* Timer 1 latch (low 8 bits) */
48 #define T1LH (7*RS) /* Timer 1 latch (high 8 bits) */
49 #define T2CL (8*RS) /* Timer 2 ctr/latch (low 8 bits) */
50 #define T2CH (9*RS) /* Timer 2 counter (high 8 bits) */
51 #define SR (10*RS) /* Shift register */
52 #define ACR (11*RS) /* Auxiliary control register */
53 #define PCR (12*RS) /* Peripheral control register */
54 #define IFR (13*RS) /* Interrupt flag register */
55 #define IER (14*RS) /* Interrupt enable register */
56 #define ANH (15*RS) /* A-side data, no handshake */
58 /* Bits in B data register: all active low */
59 #define CTLR_IRQ 0x08 /* Controller rcv status (input) */
60 #define ST_MASK 0x30 /* mask for selecting ADB state bits */
63 #define SR_CTRL 0x1c /* Shift register control bits */
64 #define SR_EXT 0x0c /* Shift on external clock */
65 #define SR_OUT 0x10 /* Shift out if 1 */
67 /* Bits in IFR and IER */
68 #define IER_SET 0x80 /* set bits in IER */
69 #define IER_CLR 0 /* clear bits in IER */
70 #define SR_INT 0x04 /* Shift register full/empty */
72 /* ADB transaction states according to GMHW */
73 #define ST_CMD 0x00 /* ADB state: command byte */
74 #define ST_EVEN 0x10 /* ADB state: even data byte */
75 #define ST_ODD 0x20 /* ADB state: odd data byte */
76 #define ST_IDLE 0x30 /* ADB state: idle, nothing to send */
78 /* ADB command byte structure */
79 #define ADDR_MASK 0xF0
84 static int macii_init_via(void);
85 static void macii_start(void);
86 static irqreturn_t macii_interrupt(int irq, void *arg);
87 static void macii_queue_poll(void);
89 static int macii_probe(void);
90 static int macii_init(void);
91 static int macii_send_request(struct adb_request *req, int sync);
92 static int macii_write(struct adb_request *req);
93 static int macii_autopoll(int devs);
94 static void macii_poll(void);
95 static int macii_reset_bus(void);
97 struct adb_driver via_macii_driver = {
101 .send_request = macii_send_request,
102 .autopoll = macii_autopoll,
104 .reset_bus = macii_reset_bus,
107 static enum macii_state {
113 static struct adb_request *current_req; /* first request struct in the queue */
114 static struct adb_request *last_req; /* last request struct in the queue */
115 static unsigned char reply_buf[16]; /* storage for autopolled replies */
116 static unsigned char *reply_ptr; /* next byte in reply_buf or req->reply */
117 static bool reading_reply; /* store reply in reply_buf else req->reply */
118 static int data_index; /* index of the next byte to send from req->data */
119 static int reply_len; /* number of bytes received in reply_buf or req->reply */
120 static int status; /* VIA's ADB status bits captured upon interrupt */
121 static bool bus_timeout; /* no data was sent by the device */
122 static bool srq_asserted; /* have to poll for the device that asserted it */
123 static u8 last_cmd; /* the most recent command byte transmitted */
124 static u8 last_talk_cmd; /* the most recent Talk command byte transmitted */
125 static u8 last_poll_cmd; /* the most recent Talk R0 command byte transmitted */
126 static unsigned int autopoll_devs; /* bits set are device addresses to poll */
128 /* Check for MacII style ADB */
129 static int macii_probe(void)
131 if (macintosh_config->adb_type != MAC_ADB_II)
136 pr_info("adb: Mac II ADB Driver v1.0 for Unified ADB\n");
140 /* Initialize the driver */
141 static int macii_init(void)
146 local_irq_save(flags);
148 err = macii_init_via();
152 err = request_irq(IRQ_MAC_ADB, macii_interrupt, 0, "ADB",
159 local_irq_restore(flags);
163 /* initialize the hardware */
164 static int macii_init_via(void)
168 /* We want CTLR_IRQ as input and ST_EVEN | ST_ODD as output lines. */
169 via[DIRB] = (via[DIRB] | ST_EVEN | ST_ODD) & ~CTLR_IRQ;
171 /* Set up state: idle */
174 /* Shift register on input */
175 via[ACR] = (via[ACR] & ~SR_CTRL) | SR_EXT;
177 /* Wipe any pending data and int */
183 /* Send an ADB poll (Talk Register 0 command prepended to the request queue) */
184 static void macii_queue_poll(void)
186 static struct adb_request req;
187 unsigned char poll_command;
188 unsigned int poll_addr;
190 /* This only polls devices in the autopoll list, which assumes that
191 * unprobed devices never assert SRQ. That could happen if a device was
192 * plugged in after the adb bus scan. Unplugging it again will resolve
193 * the problem. This behaviour is similar to MacOS.
198 /* The device most recently polled may not be the best device to poll
199 * right now. Some other device(s) may have signalled SRQ (the active
200 * device won't do that). Or the autopoll list may have been changed.
201 * Try polling the next higher address.
203 poll_addr = (last_poll_cmd & ADDR_MASK) >> 4;
204 if ((srq_asserted && last_cmd == last_poll_cmd) ||
205 !(autopoll_devs & (1 << poll_addr))) {
206 unsigned int higher_devs;
208 higher_devs = autopoll_devs & -(1 << (poll_addr + 1));
209 poll_addr = ffs(higher_devs ? higher_devs : autopoll_devs) - 1;
212 /* Send a Talk Register 0 command */
213 poll_command = ADB_READREG(poll_addr, 0);
215 /* No need to repeat this Talk command. The transceiver will do that
216 * as long as it is idle.
218 if (poll_command == last_cmd)
221 adb_request(&req, NULL, ADBREQ_NOSEND, 1, poll_command);
226 req.next = current_req;
228 if (WARN_ON(current_req)) {
236 /* Send an ADB request; if sync, poll out the reply 'till it's done */
237 static int macii_send_request(struct adb_request *req, int sync)
241 err = macii_write(req);
246 while (!req->complete)
252 /* Send an ADB request (append to request queue) */
253 static int macii_write(struct adb_request *req)
257 if (req->nbytes < 2 || req->data[0] != ADB_PACKET || req->nbytes > 15) {
267 local_irq_save(flags);
269 if (current_req != NULL) {
270 last_req->next = req;
275 if (macii_state == idle)
279 local_irq_restore(flags);
284 /* Start auto-polling */
285 static int macii_autopoll(int devs)
289 local_irq_save(flags);
291 /* bit 1 == device 1, and so on. */
292 autopoll_devs = (unsigned int)devs & 0xFFFE;
296 if (current_req && macii_state == idle)
300 local_irq_restore(flags);
305 /* Prod the chip without interrupts */
306 static void macii_poll(void)
308 macii_interrupt(0, NULL);
312 static int macii_reset_bus(void)
314 struct adb_request req;
316 /* Command = 0, Address = ignored */
317 adb_request(&req, NULL, ADBREQ_NOSEND, 1, ADB_BUSRESET);
318 macii_send_request(&req, 1);
320 /* Don't want any more requests during the Global Reset low time. */
326 /* Start sending ADB packet */
327 static void macii_start(void)
329 struct adb_request *req;
333 /* Now send it. Be careful though, that first byte of the request
334 * is actually ADB_PACKET; the real data begins at index 1!
335 * And req->nbytes is the number of bytes of real data plus one.
341 via[SR] = req->data[1];
342 /* set ADB state to 'command' */
343 via[B] = (via[B] & ~ST_MASK) | ST_CMD;
345 macii_state = sending;
349 srq_asserted = false;
353 * The notorious ADB interrupt handler - does all of the protocol handling.
354 * Relies on the ADB controller sending and receiving data, thereby
355 * generating shift register interrupts (SR_INT) for us. This means there has
356 * to be activity on the ADB bus. The chip will poll to achieve this.
358 * The VIA Port B output signalling works as follows. After the ADB transceiver
359 * sees a transition on the PB4 and PB5 lines it will crank over the VIA shift
360 * register which eventually raises the SR_INT interrupt. The PB4/PB5 outputs
361 * are toggled with each byte as the ADB transaction progresses.
363 * Request with no reply expected (and empty transceiver buffer):
365 * Request with expected reply packet (or with buffered autopoll packet):
366 * CMD -> EVEN -> ODD -> EVEN -> ... -> IDLE
367 * Unsolicited packet:
368 * IDLE -> EVEN -> ODD -> EVEN -> ... -> IDLE
370 static irqreturn_t macii_interrupt(int irq, void *arg)
373 struct adb_request *req;
376 local_irq_save(flags);
379 /* Clear the SR IRQ flag when polling. */
380 if (via[IFR] & SR_INT)
383 local_irq_restore(flags);
388 status = via[B] & (ST_MASK | CTLR_IRQ);
390 switch (macii_state) {
392 WARN_ON((status & ST_MASK) != ST_IDLE);
394 reply_ptr = reply_buf;
395 reading_reply = false;
398 srq_asserted = false;
402 if (!(status & CTLR_IRQ)) {
403 /* /CTLR_IRQ asserted in idle state means we must
404 * read an autopoll reply from the transceiver buffer.
406 macii_state = reading;
415 /* set ADB state = even for first data byte */
416 via[B] = (via[B] & ~ST_MASK) | ST_EVEN;
422 if (status == (ST_CMD | CTLR_IRQ)) {
423 /* /CTLR_IRQ de-asserted after the command byte means
424 * the host can continue with the transaction.
427 /* Store command byte */
428 last_cmd = req->data[1];
429 if ((last_cmd & OP_MASK) == TALK) {
430 last_talk_cmd = last_cmd;
431 if ((last_cmd & CMD_MASK) == ADB_READREG(0, 0))
432 last_poll_cmd = last_cmd;
436 if (status == ST_CMD) {
437 /* /CTLR_IRQ asserted after the command byte means we
438 * must read an autopoll reply. The first byte was
439 * lost because the shift register was an output.
441 macii_state = reading;
443 reading_reply = false;
444 reply_ptr = reply_buf;
445 *reply_ptr = last_talk_cmd;
448 /* reset to shift in */
451 } else if (data_index >= req->nbytes) {
454 if (req->reply_expected) {
455 macii_state = reading;
457 reading_reply = true;
458 reply_ptr = req->reply;
459 *reply_ptr = req->data[1];
464 } else if ((req->data[1] & OP_MASK) == TALK) {
465 macii_state = reading;
467 reading_reply = false;
468 reply_ptr = reply_buf;
469 *reply_ptr = req->data[1];
476 current_req = req->next;
483 current_req = req->next;
489 via[SR] = req->data[data_index++];
492 if ((via[B] & ST_MASK) == ST_CMD) {
493 /* just sent the command byte, set to EVEN */
494 via[B] = (via[B] & ~ST_MASK) | ST_EVEN;
496 /* invert state bits, toggle ODD/EVEN */
503 WARN_ON((status & ST_MASK) == ST_CMD ||
504 (status & ST_MASK) == ST_IDLE);
506 if (!(status & CTLR_IRQ)) {
507 if (status == ST_EVEN && reply_len == 1) {
509 } else if (status == ST_ODD && reply_len == 2) {
518 struct adb_request *req = current_req;
520 req->reply_len = reply_len;
523 current_req = req->next;
526 } else if (reply_len && autopoll_devs &&
527 reply_buf[0] == last_poll_cmd) {
528 adb_input(reply_buf, reply_len, 1);
534 if (reply_len < ARRAY_SIZE(reply_buf)) {
540 /* invert state bits, toggle ODD/EVEN */
548 if (macii_state == idle) {
555 if (macii_state == idle) {
558 via[B] = (via[B] & ~ST_MASK) | ST_IDLE;
562 local_irq_restore(flags);